1 1.14 riastrad /* $NetBSD: sscom_var.h,v 1.14 2015/04/14 20:32:35 riastradh Exp $ */ 2 1.1 bsh 3 1.1 bsh /* 4 1.4 bsh * Copyright (c) 2002, 2003 Fujitsu Component Limited 5 1.4 bsh * Copyright (c) 2002, 2003 Genetec Corporation 6 1.1 bsh * All rights reserved. 7 1.1 bsh * 8 1.1 bsh * Redistribution and use in source and binary forms, with or without 9 1.1 bsh * modification, are permitted provided that the following conditions 10 1.1 bsh * are met: 11 1.1 bsh * 1. Redistributions of source code must retain the above copyright 12 1.1 bsh * notice, this list of conditions and the following disclaimer. 13 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright 14 1.1 bsh * notice, this list of conditions and the following disclaimer in the 15 1.1 bsh * documentation and/or other materials provided with the distribution. 16 1.1 bsh * 3. Neither the name of The Fujitsu Component Limited nor the name of 17 1.1 bsh * Genetec corporation may not be used to endorse or promote products 18 1.1 bsh * derived from this software without specific prior written permission. 19 1.1 bsh * 20 1.1 bsh * THIS SOFTWARE IS PROVIDED BY FUJITSU COMPONENT LIMITED AND GENETEC 21 1.1 bsh * CORPORATION ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, 22 1.1 bsh * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF 23 1.1 bsh * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 24 1.1 bsh * DISCLAIMED. IN NO EVENT SHALL FUJITSU COMPONENT LIMITED OR GENETEC 25 1.1 bsh * CORPORATION BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 26 1.1 bsh * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 27 1.1 bsh * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF 28 1.1 bsh * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 29 1.1 bsh * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 30 1.1 bsh * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT 31 1.1 bsh * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 32 1.1 bsh * SUCH DAMAGE. 33 1.1 bsh */ 34 1.1 bsh /* derived from sys/dev/ic/comvar.h */ 35 1.2 bsh 36 1.1 bsh /* 37 1.1 bsh * Copyright (c) 1996 Christopher G. Demetriou. All rights reserved. 38 1.1 bsh * 39 1.1 bsh * Redistribution and use in source and binary forms, with or without 40 1.1 bsh * modification, are permitted provided that the following conditions 41 1.1 bsh * are met: 42 1.1 bsh * 1. Redistributions of source code must retain the above copyright 43 1.1 bsh * notice, this list of conditions and the following disclaimer. 44 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright 45 1.1 bsh * notice, this list of conditions and the following disclaimer in the 46 1.1 bsh * documentation and/or other materials provided with the distribution. 47 1.1 bsh * 3. All advertising materials mentioning features or use of this software 48 1.1 bsh * must display the following acknowledgement: 49 1.1 bsh * This product includes software developed by Christopher G. Demetriou 50 1.1 bsh * for the NetBSD Project. 51 1.1 bsh * 4. The name of the author may not be used to endorse or promote products 52 1.1 bsh * derived from this software without specific prior written permission 53 1.1 bsh * 54 1.1 bsh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 55 1.1 bsh * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 56 1.1 bsh * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 57 1.1 bsh * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 58 1.1 bsh * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 59 1.1 bsh * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 60 1.1 bsh * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 61 1.1 bsh * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 62 1.1 bsh * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 63 1.1 bsh * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 64 1.1 bsh */ 65 1.1 bsh 66 1.1 bsh #ifndef _ARM_S3C2XX0_SSCOM_VAR_H 67 1.1 bsh #define _ARM_S3C2XX0_SSCOM_VAR_H 68 1.3 martin 69 1.3 martin #include "opt_multiprocessor.h" 70 1.3 martin #include "opt_lockdebug.h" 71 1.5 bsh #include "opt_sscom.h" 72 1.1 bsh 73 1.1 bsh #include <sys/param.h> 74 1.1 bsh #include <sys/systm.h> 75 1.1 bsh #include <sys/device.h> 76 1.1 bsh #include <sys/termios.h> 77 1.1 bsh #include <sys/callout.h> 78 1.8 dyoung #include <sys/bus.h> 79 1.14 riastrad #ifdef RND_COM 80 1.14 riastrad #include <sys/rndsource.h> 81 1.14 riastrad #endif 82 1.1 bsh 83 1.5 bsh #ifdef SSCOM_S3C2410 84 1.5 bsh #include <arm/s3c2xx0/s3c2410reg.h> 85 1.5 bsh #include <arm/s3c2xx0/s3c2410var.h> 86 1.10 nisimura #elif defined(SSCOM_S3C2440) 87 1.10 nisimura #include <arm/s3c2xx0/s3c2440reg.h> 88 1.10 nisimura #include <arm/s3c2xx0/s3c2440var.h> 89 1.5 bsh #endif 90 1.5 bsh 91 1.1 bsh /* Hardware flag masks */ 92 1.1 bsh #define SSCOM_HW_FLOW 0x02 93 1.1 bsh #define SSCOM_HW_DEV_OK 0x04 94 1.1 bsh #define SSCOM_HW_CONSOLE 0x08 95 1.1 bsh #define SSCOM_HW_KGDB 0x10 96 1.1 bsh #define SSCOM_HW_TXINT 0x20 97 1.1 bsh #define SSCOM_HW_RXINT 0x40 98 1.1 bsh 99 1.1 bsh /* Buffer size for character buffer */ 100 1.1 bsh #define SSCOM_RING_SIZE 2048 101 1.1 bsh 102 1.1 bsh struct sscom_softc { 103 1.10 nisimura device_t sc_dev; 104 1.1 bsh void *sc_si; 105 1.1 bsh struct tty *sc_tty; 106 1.1 bsh 107 1.1 bsh struct callout sc_diag_callout; 108 1.1 bsh 109 1.1 bsh int sc_unit; /* UART0/UART1 */ 110 1.1 bsh int sc_frequency; 111 1.1 bsh 112 1.1 bsh bus_space_tag_t sc_iot; 113 1.1 bsh bus_space_handle_t sc_ioh; 114 1.1 bsh 115 1.1 bsh u_int sc_overflows, 116 1.1 bsh sc_floods, 117 1.1 bsh sc_errors; 118 1.1 bsh 119 1.1 bsh int sc_hwflags, 120 1.1 bsh sc_swflags; 121 1.1 bsh 122 1.1 bsh u_int sc_r_hiwat, 123 1.1 bsh sc_r_lowat; 124 1.1 bsh u_char *volatile sc_rbget, 125 1.1 bsh *volatile sc_rbput; 126 1.1 bsh volatile u_int sc_rbavail; 127 1.1 bsh u_char *sc_rbuf, 128 1.1 bsh *sc_ebuf; 129 1.1 bsh 130 1.1 bsh u_char *sc_tba; 131 1.1 bsh u_int sc_tbc, 132 1.1 bsh sc_heldtbc; 133 1.1 bsh 134 1.1 bsh volatile u_char sc_rx_flags, 135 1.1 bsh #define RX_TTY_BLOCKED 0x01 136 1.1 bsh #define RX_TTY_OVERFLOWED 0x02 137 1.1 bsh #define RX_IBUF_BLOCKED 0x04 138 1.1 bsh #define RX_IBUF_OVERFLOWED 0x08 139 1.1 bsh #define RX_ANY_BLOCK 0x0f 140 1.1 bsh sc_tx_busy, 141 1.1 bsh sc_tx_done, 142 1.1 bsh sc_tx_stopped, 143 1.1 bsh sc_st_check, 144 1.1 bsh sc_rx_ready; 145 1.1 bsh 146 1.1 bsh /* data to stored in UART registers. 147 1.1 bsh actual write to UART register is pended while sc_tx_busy */ 148 1.1 bsh uint16_t sc_ucon; /* control register */ 149 1.1 bsh uint16_t sc_ubrdiv; /* baudrate register */ 150 1.1 bsh uint8_t sc_heldchange; /* register changes are pended */ 151 1.1 bsh uint8_t sc_ulcon; /* line control */ 152 1.1 bsh uint8_t sc_umcon; /* modem control */ 153 1.1 bsh #define UMCON_HW_MASK (UMCON_RTS) 154 1.1 bsh #define UMCON_DTR (1<<4) /* provided by other means such as GPIO */ 155 1.1 bsh uint8_t sc_msts; /* modem status */ 156 1.1 bsh #define MSTS_CTS UMSTAT_CTS /* bit0 */ 157 1.1 bsh #define MSTS_DCD (1<<1) 158 1.1 bsh #define MSTS_DSR (1<<2) 159 1.1 bsh 160 1.1 bsh uint8_t sc_msr_dcd; /* DCD or 0 */ 161 1.1 bsh uint8_t sc_mcr_dtr; /* DTR or 0 or DTR|RTS*/ 162 1.1 bsh uint8_t sc_mcr_rts; /* RTS or DTR in sc_umcon */ 163 1.1 bsh uint8_t sc_msr_cts; /* CTS or DCD in sc_msts */ 164 1.1 bsh 165 1.1 bsh uint8_t sc_msr_mask; /* sc_msr_cts|sc_msr_dcd */ 166 1.1 bsh uint8_t sc_mcr_active; 167 1.1 bsh uint8_t sc_msr_delta; 168 1.1 bsh 169 1.1 bsh uint8_t sc_rx_irqno, sc_tx_irqno; 170 1.1 bsh 171 1.1 bsh #if 0 172 1.1 bsh /* PPS signal on DCD, with or without inkernel clock disciplining */ 173 1.1 bsh u_char sc_ppsmask; /* pps signal mask */ 174 1.1 bsh u_char sc_ppsassert; /* pps leading edge */ 175 1.1 bsh u_char sc_ppsclear; /* pps trailing edge */ 176 1.1 bsh pps_info_t ppsinfo; 177 1.1 bsh pps_params_t ppsparam; 178 1.1 bsh #endif 179 1.1 bsh 180 1.11 tls #ifdef RND_COM 181 1.13 matt krndsource_t sc_rnd_source; 182 1.1 bsh #endif 183 1.1 bsh #if (defined(MULTIPROCESSOR) || defined(LOCKDEBUG)) && defined(SSCOM_MPLOCK) 184 1.13 matt kmutex_t sc_lock; 185 1.1 bsh #endif 186 1.1 bsh 187 1.1 bsh /* 188 1.1 bsh * S3C2XX0's UART doesn't have modem control/status pins. 189 1.1 bsh * On platforms with S3C2XX0, those pins are simply unavailable 190 1.1 bsh * or provided by other means such as GPIO. Platform specific attach routine 191 1.1 bsh * have to provide functions to read/write modem control/status pins. 192 1.1 bsh */ 193 1.13 matt int (*sc_read_modem_status)( struct sscom_softc * ); 194 1.13 matt void (*sc_set_modem_control)( struct sscom_softc * ); 195 1.13 matt void (*sc_change_txrx_interrupts)(struct sscom_softc *, bool, u_int); 196 1.1 bsh }; 197 1.1 bsh 198 1.1 bsh /* UART register address, etc. */ 199 1.1 bsh struct sscom_uart_info { 200 1.1 bsh int unit; 201 1.1 bsh char tx_int, rx_int, err_int; 202 1.1 bsh bus_addr_t iobase; 203 1.1 bsh }; 204 1.1 bsh 205 1.1 bsh #define sscom_rxrdy(iot,ioh) \ 206 1.1 bsh (bus_space_read_1((iot), (ioh), SSCOM_UTRSTAT) & UTRSTAT_RXREADY) 207 1.1 bsh #define sscom_getc(iot,ioh) bus_space_read_1((iot), (ioh), SSCOM_URXH) 208 1.1 bsh #define sscom_geterr(iot,ioh) bus_space_read_1((iot), (ioh), SSCOM_UERSTAT) 209 1.1 bsh 210 1.13 matt #define sscom_mask_rxint(sc) \ 211 1.13 matt (*(sc)->sc_change_txrx_interrupts)((sc), false, SSCOM_HW_RXINT) 212 1.5 bsh #define sscom_unmask_rxint(sc) \ 213 1.13 matt (*(sc)->sc_change_txrx_interrupts)((sc), true, SSCOM_HW_RXINT) 214 1.5 bsh #define sscom_mask_txint(sc) \ 215 1.13 matt (*(sc)->sc_change_txrx_interrupts)((sc), false, SSCOM_HW_TXINT) 216 1.10 nisimura #define sscom_unmask_txint(sc) \ 217 1.13 matt (*(sc)->sc_change_txrx_interrupts)((sc), true, SSCOM_HW_TXINT) 218 1.5 bsh #define sscom_mask_txrxint(sc) \ 219 1.13 matt (*(sc)->sc_change_txrx_interrupts)((sc), false, \ 220 1.13 matt SSCOM_HW_RXINT | SSCOM_HW_TXINT) 221 1.13 matt #define sscom_unmask_txrxint(sc) \ 222 1.13 matt (*(sc)->sc_change_txrx_interrupts)((sc), true, \ 223 1.13 matt SSCOM_HW_RXINT | SSCOM_HW_TXINT) 224 1.5 bsh 225 1.5 bsh #define sscom_enable_rxint(sc) \ 226 1.5 bsh (sscom_unmask_rxint(sc), ((sc)->sc_hwflags |= SSCOM_HW_RXINT)) 227 1.5 bsh #define sscom_disable_rxint(sc) \ 228 1.5 bsh (sscom_mask_rxint(sc), ((sc)->sc_hwflags &= ~SSCOM_HW_RXINT)) 229 1.5 bsh #define sscom_enable_txint(sc) \ 230 1.5 bsh (sscom_unmask_txint(sc), ((sc)->sc_hwflags |= SSCOM_HW_TXINT)) 231 1.5 bsh #define sscom_disable_txint(sc) \ 232 1.5 bsh (sscom_mask_txint(sc),((sc)->sc_hwflags &= ~SSCOM_HW_TXINT)) 233 1.5 bsh #define sscom_enable_txrxint(sc) \ 234 1.5 bsh (sscom_unmask_txrxint(sc),((sc)->sc_hwflags |= (SSCOM_HW_TXINT|SSCOM_HW_RXINT))) 235 1.5 bsh #define sscom_disable_txrxint(sc) \ 236 1.5 bsh (sscom_mask_txrxint(sc),((sc)->sc_hwflags &= ~(SSCOM_HW_TXINT|SSCOM_HW_RXINT))) 237 1.1 bsh 238 1.1 bsh 239 1.1 bsh int sscomspeed(long, long); 240 1.1 bsh void sscom_attach_subr(struct sscom_softc *); 241 1.1 bsh 242 1.12 chs int sscom_detach(device_t, int); 243 1.12 chs int sscom_activate(device_t, enum devact); 244 1.1 bsh void sscom_shutdown(struct sscom_softc *); 245 1.12 chs void sscomdiag(void *); 246 1.1 bsh void sscomstart(struct tty *); 247 1.1 bsh int sscomparam(struct tty *, struct termios *); 248 1.1 bsh int sscomread(dev_t, struct uio *, int); 249 1.1 bsh void sscom_config(struct sscom_softc *); 250 1.1 bsh 251 1.4 bsh int sscomtxintr(void *); 252 1.4 bsh int sscomrxintr(void *); 253 1.1 bsh 254 1.1 bsh int sscom_cnattach(bus_space_tag_t, const struct sscom_uart_info *, 255 1.1 bsh int, int, tcflag_t); 256 1.1 bsh void sscom_cndetach(void); 257 1.1 bsh int sscom_is_console(bus_space_tag_t, int, bus_space_handle_t *); 258 1.1 bsh 259 1.1 bsh #ifdef KGDB 260 1.1 bsh int sscom_kgdb_attach(bus_space_tag_t, const struct sscom_uart_info *, 261 1.1 bsh int, int, tcflag_t); 262 1.1 bsh #endif 263 1.1 bsh 264 1.1 bsh #endif /* _ARM_S3C2XX0_SSCOM_VAR_H */ 265