Home | History | Annotate | Line # | Download | only in sa11x0
      1  1.3  martin /*      $NetBSD: sa11x0_comreg.h,v 1.3 2008/04/28 20:23:14 martin Exp $        */
      2  1.1     rjs 
      3  1.1     rjs /*-
      4  1.1     rjs  * Copyright (c) 2001, The NetBSD Foundation, Inc.  All rights reserved.
      5  1.1     rjs  *
      6  1.1     rjs  * This code is derived from software contributed to The NetBSD Foundation
      7  1.1     rjs  * by IWAMOTO Toshihiro and Ichiro FUKUHARA.
      8  1.1     rjs  *
      9  1.1     rjs  * Redistribution and use in source and binary forms, with or without
     10  1.1     rjs  * modification, are permitted provided that the following conditions
     11  1.1     rjs  * are met:
     12  1.1     rjs  * 1. Redistributions of source code must retain the above copyright
     13  1.1     rjs  *    notice, this list of conditions and the following disclaimer.
     14  1.1     rjs  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1     rjs  *    notice, this list of conditions and the following disclaimer in the
     16  1.1     rjs  *    documentation and/or other materials provided with the distribution.
     17  1.1     rjs  *
     18  1.2   peter  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     19  1.2   peter  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     20  1.2   peter  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     21  1.2   peter  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     22  1.2   peter  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     23  1.2   peter  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     24  1.2   peter  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     25  1.2   peter  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     26  1.2   peter  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     27  1.2   peter  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     28  1.2   peter  * POSSIBILITY OF SUCH DAMAGE.
     29  1.1     rjs  */
     30  1.1     rjs 
     31  1.1     rjs /* SA11[01]0 integrated UART interface */
     32  1.1     rjs 
     33  1.1     rjs /* #define SACOM_BASE	0x80050000 */
     34  1.1     rjs 
     35  1.1     rjs #define SACOM_FREQ	(3686400 / 16)
     36  1.1     rjs #define SACOMSPEED(b)	(SACOM_FREQ / (b) - 1)
     37  1.1     rjs 
     38  1.1     rjs /* size of I/O space */
     39  1.1     rjs #define SACOM_NPORTS	9
     40  1.1     rjs 
     41  1.1     rjs #define SACOM_TXFIFOLEN		8
     42  1.1     rjs #define SACOM_RXFIFOLEN		12
     43  1.1     rjs 
     44  1.1     rjs /* UART control register 0 */
     45  1.1     rjs #define SACOM_CR0	0x00
     46  1.1     rjs #define CR0_PE		0x01	/* Parity enable */
     47  1.1     rjs #define CR0_OES		0x02	/* Odd/even parity select */
     48  1.1     rjs #define CR0_SBS		0x04	/* Stop bit select */
     49  1.1     rjs #define CR0_DSS		0x08	/* Data size select */
     50  1.1     rjs #define CR0_SCE		0x10	/* Sample clock enable */
     51  1.1     rjs #define CR0_RCE		0x20	/* Receive clock edge enable */
     52  1.1     rjs #define CR0_TCE		0x40	/* Transmit clock edge enable */
     53  1.1     rjs 
     54  1.1     rjs /* UART control register 1 and 2 - baud rate divisor */
     55  1.1     rjs #define SACOM_CR1	0x04
     56  1.1     rjs #define SACOM_CR2	0x08
     57  1.1     rjs 
     58  1.1     rjs /* UART control register 3 */
     59  1.1     rjs #define SACOM_CR3	0x0C
     60  1.1     rjs #define CR3_RXE		0x01	/* Receiver enable */
     61  1.1     rjs #define CR3_TXE		0x02	/* Transmitter enable */
     62  1.1     rjs #define CR3_BRK		0x04	/* Break */
     63  1.1     rjs #define CR3_RIE		0x08	/* Receive FIFO interrupt enable */
     64  1.1     rjs #define CR3_TIE		0x10	/* Transmit FIFO interrupt enable */
     65  1.1     rjs #define CR3_LBM		0x20	/* Loopback mode */
     66  1.1     rjs 
     67  1.1     rjs /* UART data register */
     68  1.1     rjs #define SACOM_DR	0x14
     69  1.1     rjs #define DR_PRE		0x100	/* Parity error */
     70  1.1     rjs #define DR_FRE		0x200	/* Framing error */
     71  1.1     rjs #define DR_ROR		0x400	/* Receiver overrun */
     72  1.1     rjs 
     73  1.1     rjs /* UART status register 0 */
     74  1.1     rjs #define SACOM_SR0	0x1C
     75  1.1     rjs #define SR0_TFS		0x01	/* Transmit FIFO service request */
     76  1.1     rjs #define SR0_RFS		0x02	/* Receive FIFO service request */
     77  1.1     rjs #define SR0_RID		0x04	/* Receiver idle */
     78  1.1     rjs #define SR0_RBB		0x08	/* Receiver begin of break */
     79  1.1     rjs #define SR0_REB		0x10	/* Receiver end of break */
     80  1.1     rjs #define SR0_EIF		0x20	/* Error in FIFO */
     81  1.1     rjs 
     82  1.1     rjs /* UART status register 1 */
     83  1.1     rjs #define SACOM_SR1	0x20
     84  1.1     rjs #define SR1_TBY		0x01	/* Transmitter busy */
     85  1.1     rjs #define SR1_RNE		0x02	/* Receive FIFO not empty */
     86  1.1     rjs #define SR1_TNF		0x04	/* Transmit FIFO not full */
     87  1.1     rjs #define SR1_PRE		0x08	/* Parity error */
     88  1.1     rjs #define SR1_FRE		0x10	/* Framing error */
     89  1.1     rjs #define SR1_ROR		0x20	/* Receive FIFO overrun */
     90