Home | History | Annotate | Line # | Download | only in sa11x0
sa11x0_comreg.h revision 1.1
      1  1.1  rjs /*      $NetBSD: sa11x0_comreg.h,v 1.1 2001/07/08 23:37:53 rjs Exp $        */
      2  1.1  rjs 
      3  1.1  rjs /*-
      4  1.1  rjs  * Copyright (c) 2001, The NetBSD Foundation, Inc.  All rights reserved.
      5  1.1  rjs  *
      6  1.1  rjs  * This code is derived from software contributed to The NetBSD Foundation
      7  1.1  rjs  * by IWAMOTO Toshihiro and Ichiro FUKUHARA.
      8  1.1  rjs  *
      9  1.1  rjs  * Redistribution and use in source and binary forms, with or without
     10  1.1  rjs  * modification, are permitted provided that the following conditions
     11  1.1  rjs  * are met:
     12  1.1  rjs  * 1. Redistributions of source code must retain the above copyright
     13  1.1  rjs  *    notice, this list of conditions and the following disclaimer.
     14  1.1  rjs  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1  rjs  *    notice, this list of conditions and the following disclaimer in the
     16  1.1  rjs  *    documentation and/or other materials provided with the distribution.
     17  1.1  rjs  * 3. All advertising materials mentioning features or use of this software
     18  1.1  rjs  *    must display the following acknowledgement:
     19  1.1  rjs  *      This product includes software developed by the NetBSD
     20  1.1  rjs  *      Foundation, Inc. and its contributors.
     21  1.1  rjs  * 4. Neither the name of The NetBSD Foundation nor the names of its
     22  1.1  rjs  *    contributors may be used to endorse or promote products derived
     23  1.1  rjs  *    from this software without specific prior written permission.
     24  1.1  rjs  *
     25  1.1  rjs  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     26  1.1  rjs  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     27  1.1  rjs  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     28  1.1  rjs  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     29  1.1  rjs  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     30  1.1  rjs  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     31  1.1  rjs  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     32  1.1  rjs  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     33  1.1  rjs  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     34  1.1  rjs  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     35  1.1  rjs  * SUCH DAMAGE.
     36  1.1  rjs  *
     37  1.1  rjs  */
     38  1.1  rjs 
     39  1.1  rjs /* SA11[01]0 integrated UART interface */
     40  1.1  rjs 
     41  1.1  rjs /* #define SACOM_BASE	0x80050000 */
     42  1.1  rjs 
     43  1.1  rjs #define SACOM_FREQ	(3686400 / 16)
     44  1.1  rjs #define SACOMSPEED(b)	(SACOM_FREQ / (b) - 1)
     45  1.1  rjs 
     46  1.1  rjs /* size of I/O space */
     47  1.1  rjs #define SACOM_NPORTS	9
     48  1.1  rjs 
     49  1.1  rjs #define SACOM_TXFIFOLEN		8
     50  1.1  rjs #define SACOM_RXFIFOLEN		12
     51  1.1  rjs 
     52  1.1  rjs /* UART control register 0 */
     53  1.1  rjs #define SACOM_CR0	0x00
     54  1.1  rjs #define CR0_PE		0x01	/* Parity enable */
     55  1.1  rjs #define CR0_OES		0x02	/* Odd/even parity select */
     56  1.1  rjs #define CR0_SBS		0x04	/* Stop bit select */
     57  1.1  rjs #define CR0_DSS		0x08	/* Data size select */
     58  1.1  rjs #define CR0_SCE		0x10	/* Sample clock enable */
     59  1.1  rjs #define CR0_RCE		0x20	/* Receive clock edge enable */
     60  1.1  rjs #define CR0_TCE		0x40	/* Transmit clock edge enable */
     61  1.1  rjs 
     62  1.1  rjs /* UART control register 1 and 2 - baud rate divisor */
     63  1.1  rjs #define SACOM_CR1	0x04
     64  1.1  rjs #define SACOM_CR2	0x08
     65  1.1  rjs 
     66  1.1  rjs /* UART control register 3 */
     67  1.1  rjs #define SACOM_CR3	0x0C
     68  1.1  rjs #define CR3_RXE		0x01	/* Receiver enable */
     69  1.1  rjs #define CR3_TXE		0x02	/* Transmitter enable */
     70  1.1  rjs #define CR3_BRK		0x04	/* Break */
     71  1.1  rjs #define CR3_RIE		0x08	/* Receive FIFO interrupt enable */
     72  1.1  rjs #define CR3_TIE		0x10	/* Transmit FIFO interrupt enable */
     73  1.1  rjs #define CR3_LBM		0x20	/* Loopback mode */
     74  1.1  rjs 
     75  1.1  rjs /* UART data register */
     76  1.1  rjs #define SACOM_DR	0x14
     77  1.1  rjs #define DR_PRE		0x100	/* Parity error */
     78  1.1  rjs #define DR_FRE		0x200	/* Framing error */
     79  1.1  rjs #define DR_ROR		0x400	/* Receiver overrun */
     80  1.1  rjs 
     81  1.1  rjs /* UART status register 0 */
     82  1.1  rjs #define SACOM_SR0	0x1C
     83  1.1  rjs #define SR0_TFS		0x01	/* Transmit FIFO service request */
     84  1.1  rjs #define SR0_RFS		0x02	/* Receive FIFO service request */
     85  1.1  rjs #define SR0_RID		0x04	/* Receiver idle */
     86  1.1  rjs #define SR0_RBB		0x08	/* Receiver begin of break */
     87  1.1  rjs #define SR0_REB		0x10	/* Receiver end of break */
     88  1.1  rjs #define SR0_EIF		0x20	/* Error in FIFO */
     89  1.1  rjs 
     90  1.1  rjs /* UART status register 1 */
     91  1.1  rjs #define SACOM_SR1	0x20
     92  1.1  rjs #define SR1_TBY		0x01	/* Transmitter busy */
     93  1.1  rjs #define SR1_RNE		0x02	/* Receive FIFO not empty */
     94  1.1  rjs #define SR1_TNF		0x04	/* Transmit FIFO not full */
     95  1.1  rjs #define SR1_PRE		0x08	/* Parity error */
     96  1.1  rjs #define SR1_FRE		0x10	/* Framing error */
     97  1.1  rjs #define SR1_ROR		0x20	/* Receive FIFO overrun */
     98