Home | History | Annotate | Line # | Download | only in sa11x0
sa11x0_dmacreg.h revision 1.1.64.1
      1  1.1.64.1  tron /*      $NetBSD: sa11x0_dmacreg.h,v 1.1.64.1 2006/05/24 15:47:52 tron Exp $	*/
      2       1.1   rjs 
      3       1.1   rjs /*-
      4       1.1   rjs  * Copyright (c) 2001, The NetBSD Foundation, Inc.  All rights reserved.
      5       1.1   rjs  *
      6       1.1   rjs  * This code is derived from software contributed to The NetBSD Foundation
      7       1.1   rjs  * by IWAMOTO Toshihiro.
      8       1.1   rjs  *
      9       1.1   rjs  * Redistribution and use in source and binary forms, with or without
     10       1.1   rjs  * modification, are permitted provided that the following conditions
     11       1.1   rjs  * are met:
     12       1.1   rjs  * 1. Redistributions of source code must retain the above copyright
     13       1.1   rjs  *    notice, this list of conditions and the following disclaimer.
     14       1.1   rjs  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1   rjs  *    notice, this list of conditions and the following disclaimer in the
     16       1.1   rjs  *    documentation and/or other materials provided with the distribution.
     17       1.1   rjs  * 3. All advertising materials mentioning features or use of this software
     18       1.1   rjs  *    must display the following acknowledgement:
     19       1.1   rjs  *      This product includes software developed by the NetBSD
     20       1.1   rjs  *      Foundation, Inc. and its contributors.
     21       1.1   rjs  * 4. Neither the name of The NetBSD Foundation nor the names of its
     22       1.1   rjs  *    contributors may be used to endorse or promote products derived
     23       1.1   rjs  *    from this software without specific prior written permission.
     24       1.1   rjs  *
     25  1.1.64.1  tron  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     26  1.1.64.1  tron  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27  1.1.64.1  tron  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28  1.1.64.1  tron  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     29  1.1.64.1  tron  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30  1.1.64.1  tron  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31  1.1.64.1  tron  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32  1.1.64.1  tron  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33  1.1.64.1  tron  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34  1.1.64.1  tron  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35  1.1.64.1  tron  * POSSIBILITY OF SUCH DAMAGE.
     36       1.1   rjs  */
     37       1.1   rjs 
     38       1.1   rjs /* SA11[01]0 integrated DMA controller */
     39       1.1   rjs 
     40       1.1   rjs #define SADMAC_NPORTS		40
     41       1.1   rjs 
     42       1.1   rjs #define SADMAC_DAR0		0x00	/* DMA device address register */
     43       1.1   rjs #define SADMAC_DCR0_SET		0x04	/* DMA control/status (set) */
     44       1.1   rjs #define SADMAC_DCR0_CLR		0x08	/* DMA control/status (clear) */
     45       1.1   rjs #define SADMAC_DCR0		0x0C	/* DMA control/status (read only) */
     46       1.1   rjs #define SADMAC_DBSA0		0x10	/* DMA Buffer A start address */
     47       1.1   rjs #define SADMAC_DBTA0		0x14	/* DMA Buffer A transfer count */
     48       1.1   rjs #define SADMAC_DBSB0		0x18	/* DMA Buffer B start address */
     49       1.1   rjs #define SADMAC_DBTB0		0x1C	/* DMA Buffer B transfer count */
     50       1.1   rjs 
     51       1.1   rjs #define SADMAC_DAR1		0x20
     52       1.1   rjs #define SADMAC_DCR1_SET		0x24
     53       1.1   rjs #define SADMAC_DCR1_CLR		0x28
     54       1.1   rjs #define SADMAC_DCR1		0x2C
     55       1.1   rjs #define SADMAC_DBSA1		0x30
     56       1.1   rjs #define SADMAC_DBTA1		0x34
     57       1.1   rjs #define SADMAC_DBSB1		0x38
     58       1.1   rjs #define SADMAC_DBTB1		0x3C
     59       1.1   rjs 
     60       1.1   rjs #define SADMAC_DAR2		0x40
     61       1.1   rjs #define SADMAC_DCR2_SET		0x44
     62       1.1   rjs #define SADMAC_DCR2_CLR		0x48
     63       1.1   rjs #define SADMAC_DCR2		0x4C
     64       1.1   rjs #define SADMAC_DBSA2		0x50
     65       1.1   rjs #define SADMAC_DBTA2		0x54
     66       1.1   rjs #define SADMAC_DBSB2		0x58
     67       1.1   rjs #define SADMAC_DBTB2		0x5C
     68       1.1   rjs 
     69       1.1   rjs #define SADMAC_DAR3		0x60
     70       1.1   rjs #define SADMAC_DCR3_SET		0x64
     71       1.1   rjs #define SADMAC_DCR3_CLR		0x68
     72       1.1   rjs #define SADMAC_DCR3		0x6C
     73       1.1   rjs #define SADMAC_DBSA3		0x70
     74       1.1   rjs #define SADMAC_DBTA3		0x74
     75       1.1   rjs #define SADMAC_DBSB3		0x78
     76       1.1   rjs #define SADMAC_DBTB3		0x7C
     77       1.1   rjs 
     78       1.1   rjs #define SADMAC_DAR4		0x80
     79       1.1   rjs #define SADMAC_DCR4_SET		0x84
     80       1.1   rjs #define SADMAC_DCR4_CLR		0x88
     81       1.1   rjs #define SADMAC_DCR4		0x8C
     82       1.1   rjs #define SADMAC_DBSA4		0x90
     83       1.1   rjs #define SADMAC_DBTA4		0x94
     84       1.1   rjs #define SADMAC_DBSB4		0x98
     85       1.1   rjs #define SADMAC_DBTB4		0x9C
     86       1.1   rjs 
     87       1.1   rjs #define SADMAC_DAR5		0xA0
     88       1.1   rjs #define SADMAC_DCR5_SET		0xA4
     89       1.1   rjs #define SADMAC_DCR5_CLR		0xA8
     90       1.1   rjs #define SADMAC_DCR5		0xAC
     91       1.1   rjs #define SADMAC_DBSA5		0xB0
     92       1.1   rjs #define SADMAC_DBTA5		0xB4
     93       1.1   rjs #define SADMAC_DBSB5		0xB8
     94       1.1   rjs #define SADMAC_DBTB5		0xBC
     95