sa11x0_dmacreg.h revision 1.3 1 1.3 martin /* $NetBSD: sa11x0_dmacreg.h,v 1.3 2008/04/28 20:23:14 martin Exp $ */
2 1.1 rjs
3 1.1 rjs /*-
4 1.1 rjs * Copyright (c) 2001, The NetBSD Foundation, Inc. All rights reserved.
5 1.1 rjs *
6 1.1 rjs * This code is derived from software contributed to The NetBSD Foundation
7 1.1 rjs * by IWAMOTO Toshihiro.
8 1.1 rjs *
9 1.1 rjs * Redistribution and use in source and binary forms, with or without
10 1.1 rjs * modification, are permitted provided that the following conditions
11 1.1 rjs * are met:
12 1.1 rjs * 1. Redistributions of source code must retain the above copyright
13 1.1 rjs * notice, this list of conditions and the following disclaimer.
14 1.1 rjs * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 rjs * notice, this list of conditions and the following disclaimer in the
16 1.1 rjs * documentation and/or other materials provided with the distribution.
17 1.1 rjs *
18 1.2 peter * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
19 1.2 peter * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
20 1.2 peter * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
21 1.2 peter * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
22 1.2 peter * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 1.2 peter * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 1.2 peter * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 1.2 peter * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 1.2 peter * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 1.2 peter * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 1.2 peter * POSSIBILITY OF SUCH DAMAGE.
29 1.1 rjs */
30 1.1 rjs
31 1.1 rjs /* SA11[01]0 integrated DMA controller */
32 1.1 rjs
33 1.1 rjs #define SADMAC_NPORTS 40
34 1.1 rjs
35 1.1 rjs #define SADMAC_DAR0 0x00 /* DMA device address register */
36 1.1 rjs #define SADMAC_DCR0_SET 0x04 /* DMA control/status (set) */
37 1.1 rjs #define SADMAC_DCR0_CLR 0x08 /* DMA control/status (clear) */
38 1.1 rjs #define SADMAC_DCR0 0x0C /* DMA control/status (read only) */
39 1.1 rjs #define SADMAC_DBSA0 0x10 /* DMA Buffer A start address */
40 1.1 rjs #define SADMAC_DBTA0 0x14 /* DMA Buffer A transfer count */
41 1.1 rjs #define SADMAC_DBSB0 0x18 /* DMA Buffer B start address */
42 1.1 rjs #define SADMAC_DBTB0 0x1C /* DMA Buffer B transfer count */
43 1.1 rjs
44 1.1 rjs #define SADMAC_DAR1 0x20
45 1.1 rjs #define SADMAC_DCR1_SET 0x24
46 1.1 rjs #define SADMAC_DCR1_CLR 0x28
47 1.1 rjs #define SADMAC_DCR1 0x2C
48 1.1 rjs #define SADMAC_DBSA1 0x30
49 1.1 rjs #define SADMAC_DBTA1 0x34
50 1.1 rjs #define SADMAC_DBSB1 0x38
51 1.1 rjs #define SADMAC_DBTB1 0x3C
52 1.1 rjs
53 1.1 rjs #define SADMAC_DAR2 0x40
54 1.1 rjs #define SADMAC_DCR2_SET 0x44
55 1.1 rjs #define SADMAC_DCR2_CLR 0x48
56 1.1 rjs #define SADMAC_DCR2 0x4C
57 1.1 rjs #define SADMAC_DBSA2 0x50
58 1.1 rjs #define SADMAC_DBTA2 0x54
59 1.1 rjs #define SADMAC_DBSB2 0x58
60 1.1 rjs #define SADMAC_DBTB2 0x5C
61 1.1 rjs
62 1.1 rjs #define SADMAC_DAR3 0x60
63 1.1 rjs #define SADMAC_DCR3_SET 0x64
64 1.1 rjs #define SADMAC_DCR3_CLR 0x68
65 1.1 rjs #define SADMAC_DCR3 0x6C
66 1.1 rjs #define SADMAC_DBSA3 0x70
67 1.1 rjs #define SADMAC_DBTA3 0x74
68 1.1 rjs #define SADMAC_DBSB3 0x78
69 1.1 rjs #define SADMAC_DBTB3 0x7C
70 1.1 rjs
71 1.1 rjs #define SADMAC_DAR4 0x80
72 1.1 rjs #define SADMAC_DCR4_SET 0x84
73 1.1 rjs #define SADMAC_DCR4_CLR 0x88
74 1.1 rjs #define SADMAC_DCR4 0x8C
75 1.1 rjs #define SADMAC_DBSA4 0x90
76 1.1 rjs #define SADMAC_DBTA4 0x94
77 1.1 rjs #define SADMAC_DBSB4 0x98
78 1.1 rjs #define SADMAC_DBTB4 0x9C
79 1.1 rjs
80 1.1 rjs #define SADMAC_DAR5 0xA0
81 1.1 rjs #define SADMAC_DCR5_SET 0xA4
82 1.1 rjs #define SADMAC_DCR5_CLR 0xA8
83 1.1 rjs #define SADMAC_DCR5 0xAC
84 1.1 rjs #define SADMAC_DBSA5 0xB0
85 1.1 rjs #define SADMAC_DBTA5 0xB4
86 1.1 rjs #define SADMAC_DBSB5 0xB8
87 1.1 rjs #define SADMAC_DBTB5 0xBC
88