1 1.20 thorpej /* $NetBSD: sa11x0_irqhandler.c,v 1.20 2020/11/20 18:37:30 thorpej Exp $ */ 2 1.1 rjs 3 1.1 rjs /*- 4 1.1 rjs * Copyright (c) 1996, 1997, 1998, 2001 The NetBSD Foundation, Inc. 5 1.1 rjs * All rights reserved. 6 1.1 rjs * 7 1.1 rjs * This code is derived from software contributed to the NetBSD Foundation 8 1.1 rjs * by IWAMOTO Toshihiro. 9 1.1 rjs * 10 1.1 rjs * This code is derived from software contributed to The NetBSD Foundation 11 1.1 rjs * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace 12 1.1 rjs * Simulation Facility, NASA Ames Research Center. 13 1.1 rjs * 14 1.1 rjs * Redistribution and use in source and binary forms, with or without 15 1.1 rjs * modification, are permitted provided that the following conditions 16 1.1 rjs * are met: 17 1.1 rjs * 1. Redistributions of source code must retain the above copyright 18 1.1 rjs * notice, this list of conditions and the following disclaimer. 19 1.1 rjs * 2. Redistributions in binary form must reproduce the above copyright 20 1.1 rjs * notice, this list of conditions and the following disclaimer in the 21 1.1 rjs * documentation and/or other materials provided with the distribution. 22 1.1 rjs * 23 1.1 rjs * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 24 1.1 rjs * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 25 1.1 rjs * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 26 1.1 rjs * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 27 1.1 rjs * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 28 1.1 rjs * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 29 1.1 rjs * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 30 1.1 rjs * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 31 1.1 rjs * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 32 1.1 rjs * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 33 1.1 rjs * POSSIBILITY OF SUCH DAMAGE. 34 1.1 rjs */ 35 1.1 rjs 36 1.1 rjs /*- 37 1.1 rjs * Copyright (c) 1991 The Regents of the University of California. 38 1.1 rjs * All rights reserved. 39 1.1 rjs * 40 1.1 rjs * This code is derived from software contributed to Berkeley by 41 1.1 rjs * William Jolitz. 42 1.1 rjs * 43 1.1 rjs * Redistribution and use in source and binary forms, with or without 44 1.1 rjs * modification, are permitted provided that the following conditions 45 1.1 rjs * are met: 46 1.1 rjs * 1. Redistributions of source code must retain the above copyright 47 1.1 rjs * notice, this list of conditions and the following disclaimer. 48 1.1 rjs * 2. Redistributions in binary form must reproduce the above copyright 49 1.1 rjs * notice, this list of conditions and the following disclaimer in the 50 1.1 rjs * documentation and/or other materials provided with the distribution. 51 1.5 agc * 3. Neither the name of the University nor the names of its contributors 52 1.1 rjs * may be used to endorse or promote products derived from this software 53 1.1 rjs * without specific prior written permission. 54 1.1 rjs * 55 1.1 rjs * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 56 1.1 rjs * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 57 1.1 rjs * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 58 1.1 rjs * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 59 1.1 rjs * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 60 1.1 rjs * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 61 1.1 rjs * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 62 1.1 rjs * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 63 1.1 rjs * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 64 1.1 rjs * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 65 1.1 rjs * SUCH DAMAGE. 66 1.1 rjs * 67 1.1 rjs * @(#)isa.c 7.2 (Berkeley) 5/13/91 68 1.1 rjs */ 69 1.1 rjs 70 1.4 lukem 71 1.4 lukem #include <sys/cdefs.h> 72 1.20 thorpej __KERNEL_RCSID(0, "$NetBSD: sa11x0_irqhandler.c,v 1.20 2020/11/20 18:37:30 thorpej Exp $"); 73 1.1 rjs 74 1.1 rjs #include "opt_irqstats.h" 75 1.1 rjs 76 1.1 rjs #include <sys/param.h> 77 1.1 rjs #include <sys/kernel.h> 78 1.1 rjs #include <sys/systm.h> 79 1.1 rjs #include <sys/syslog.h> 80 1.18 matt #include <sys/cpu.h> 81 1.18 matt #include <sys/intr.h> 82 1.20 thorpej #include <sys/kmem.h> 83 1.1 rjs 84 1.18 matt #include <uvm/uvm_extern.h> 85 1.18 matt 86 1.16 rafal #include <arm/arm32/machdep.h> 87 1.1 rjs #include <arm/sa11x0/sa11x0_reg.h> 88 1.1 rjs #include <arm/sa11x0/sa11x0_var.h> 89 1.1 rjs 90 1.1 rjs irqhandler_t *irqhandlers[NIRQS]; 91 1.1 rjs 92 1.1 rjs u_int actual_mask; 93 1.14 matt u_int irqmasks[NIPL]; 94 1.1 rjs 95 1.1 rjs static int fakeintr(void *); 96 1.8 peter #ifdef INTR_DEBUG 97 1.3 chs static int dumpirqhandlers(void); 98 1.1 rjs #endif 99 1.3 chs void intr_calculatemasks(void); 100 1.3 chs 101 1.3 chs const struct evcnt *sa11x0_intr_evcnt(sa11x0_chipset_tag_t, int); 102 1.3 chs void stray_irqhandler(void *); 103 1.3 chs 104 1.14 matt #if IPL_NONE > IPL_HIGH 105 1.14 matt #error IPL_NONE must be less than IPL_HIGH 106 1.14 matt #endif 107 1.1 rjs /* 108 1.1 rjs * Recalculate the interrupt masks from scratch. 109 1.1 rjs * We could code special registry and deregistry versions of this function that 110 1.1 rjs * would be faster, but the code would be nastier, and we don't expect this to 111 1.1 rjs * happen very much anyway. 112 1.1 rjs */ 113 1.1 rjs void 114 1.3 chs intr_calculatemasks(void) 115 1.1 rjs { 116 1.16 rafal int i, irq, ipl; 117 1.1 rjs struct irqhandler *q; 118 1.1 rjs int intrlevel[ICU_LEN]; 119 1.1 rjs 120 1.1 rjs /* First, figure out which levels each IRQ uses. */ 121 1.1 rjs for (irq = 0; irq < ICU_LEN; irq++) { 122 1.14 matt int ipls = 0; 123 1.1 rjs for (q = irqhandlers[irq]; q; q = q->ih_next) 124 1.14 matt ipls |= 1 << q->ih_level; 125 1.14 matt intrlevel[irq] = ipls; 126 1.1 rjs } 127 1.1 rjs 128 1.1 rjs /* Then figure out which IRQs use each level. */ 129 1.14 matt for (ipl = 0; ipl < NIPL; ipl++) { 130 1.1 rjs int irqs = 0; 131 1.1 rjs for (irq = 0; irq < ICU_LEN; irq++) 132 1.14 matt if (intrlevel[irq] & (1 << ipl)) 133 1.1 rjs irqs |= 1 << irq; 134 1.16 rafal 135 1.16 rafal /* First enable the interrupt(s) at all lower level(s) */ 136 1.16 rafal for(i = 0; i < ipl; ++i) 137 1.16 rafal irqmasks[i] |= irqs; 138 1.16 rafal 139 1.16 rafal /* Then disable the interrupt(s) at all higher level(s) */ 140 1.16 rafal for( ; i < NIPL-1; ++i) 141 1.16 rafal irqmasks[i] &= ~irqs; 142 1.16 rafal 143 1.1 rjs } 144 1.1 rjs 145 1.1 rjs /* 146 1.1 rjs * Enforce a hierarchy that gives slow devices a better chance at not 147 1.1 rjs * dropping data. 148 1.1 rjs */ 149 1.16 rafal for (ipl = 0; ipl < NIPL - 1; ipl++) 150 1.16 rafal irqmasks[ipl + 1] &= irqmasks[ipl]; 151 1.1 rjs } 152 1.1 rjs 153 1.1 rjs 154 1.1 rjs const struct evcnt * 155 1.1 rjs sa11x0_intr_evcnt(sa11x0_chipset_tag_t ic, int irq) 156 1.1 rjs { 157 1.1 rjs 158 1.1 rjs /* XXX for now, no evcnt parent reported */ 159 1.1 rjs return NULL; 160 1.1 rjs } 161 1.1 rjs 162 1.1 rjs void * 163 1.1 rjs sa11x0_intr_establish(sa11x0_chipset_tag_t ic, int irq, int type, int level, 164 1.7 peter int (*ih_fun)(void *), void *ih_arg) 165 1.1 rjs { 166 1.1 rjs int saved_cpsr; 167 1.1 rjs struct irqhandler **p, *q, *ih; 168 1.1 rjs static struct irqhandler fakehand = {fakeintr}; 169 1.1 rjs 170 1.20 thorpej ih = kmem_alloc(sizeof *ih, KM_SLEEP); 171 1.1 rjs 172 1.1 rjs if (irq < 0 || irq >= ICU_LEN || type == IST_NONE) 173 1.1 rjs panic("intr_establish: bogus irq or type"); 174 1.1 rjs 175 1.1 rjs /* All interrupts are level intrs. */ 176 1.1 rjs 177 1.1 rjs /* 178 1.1 rjs * Figure out where to put the handler. 179 1.1 rjs * This is O(N^2), but we want to preserve the order, and N is 180 1.1 rjs * generally small. 181 1.1 rjs */ 182 1.1 rjs for (p = &irqhandlers[irq]; (q = *p) != NULL; p = &q->ih_next) 183 1.10 peter continue; 184 1.1 rjs 185 1.1 rjs /* 186 1.1 rjs * Actually install a fake handler momentarily, since we might be doing 187 1.1 rjs * this with interrupts enabled and don't want the real routine called 188 1.1 rjs * until masking is set up. 189 1.1 rjs */ 190 1.1 rjs fakehand.ih_level = level; 191 1.1 rjs *p = &fakehand; 192 1.1 rjs 193 1.1 rjs intr_calculatemasks(); 194 1.1 rjs 195 1.1 rjs /* 196 1.1 rjs * Poke the real handler in now. 197 1.1 rjs */ 198 1.1 rjs ih->ih_func = ih_fun; 199 1.1 rjs ih->ih_arg = ih_arg; 200 1.1 rjs #ifdef hpcarm 201 1.1 rjs ih->ih_count = 0; 202 1.1 rjs #else 203 1.1 rjs ih->ih_num = 0; 204 1.1 rjs #endif 205 1.1 rjs ih->ih_next = NULL; 206 1.1 rjs ih->ih_level = level; 207 1.1 rjs #ifdef hpcarm 208 1.1 rjs ih->ih_irq = irq; 209 1.1 rjs #endif 210 1.1 rjs ih->ih_name = NULL; /* XXX */ 211 1.1 rjs *p = ih; 212 1.1 rjs 213 1.1 rjs saved_cpsr = SetCPSR(I32_bit, I32_bit); 214 1.1 rjs set_spl_masks(); 215 1.1 rjs 216 1.1 rjs irq_setmasks(); 217 1.1 rjs 218 1.1 rjs SetCPSR(I32_bit, saved_cpsr & I32_bit); 219 1.8 peter #ifdef INTR_DEBUG 220 1.1 rjs dumpirqhandlers(); 221 1.1 rjs #endif 222 1.10 peter return ih; 223 1.1 rjs } 224 1.1 rjs 225 1.1 rjs /* 226 1.1 rjs * Deregister an interrupt handler. 227 1.1 rjs */ 228 1.1 rjs void 229 1.1 rjs sa11x0_intr_disestablish(sa11x0_chipset_tag_t ic, void *arg) 230 1.1 rjs { 231 1.1 rjs struct irqhandler *ih = arg; 232 1.1 rjs int irq = ih->ih_irq; 233 1.1 rjs int saved_cpsr; 234 1.1 rjs struct irqhandler **p, *q; 235 1.1 rjs 236 1.1 rjs #if DIAGNOSTIC 237 1.1 rjs if (irq < 0 || irq >= ICU_LEN) 238 1.1 rjs panic("intr_disestablish: bogus irq"); 239 1.1 rjs #endif 240 1.1 rjs 241 1.1 rjs /* 242 1.1 rjs * Remove the handler from the chain. 243 1.1 rjs * This is O(n^2), too. 244 1.1 rjs */ 245 1.1 rjs for (p = &irqhandlers[irq]; (q = *p) != NULL && q != ih; 246 1.1 rjs p = &q->ih_next) 247 1.10 peter continue; 248 1.1 rjs if (q) 249 1.1 rjs *p = q->ih_next; 250 1.1 rjs else 251 1.1 rjs panic("intr_disestablish: handler not registered"); 252 1.20 thorpej kmem_free(ih, sizeof(*ih)); 253 1.1 rjs 254 1.1 rjs intr_calculatemasks(); 255 1.1 rjs saved_cpsr = SetCPSR(I32_bit, I32_bit); 256 1.1 rjs set_spl_masks(); 257 1.1 rjs 258 1.1 rjs irq_setmasks(); 259 1.1 rjs SetCPSR(I32_bit, saved_cpsr & I32_bit); 260 1.1 rjs 261 1.1 rjs } 262 1.1 rjs 263 1.1 rjs void 264 1.1 rjs stray_irqhandler(void *p) 265 1.1 rjs { 266 1.16 rafal int irq = (int)p; 267 1.16 rafal printf("stray interrupt %d\n", irq); 268 1.1 rjs } 269 1.1 rjs 270 1.1 rjs int 271 1.1 rjs fakeintr(void *p) 272 1.1 rjs { 273 1.1 rjs 274 1.1 rjs return 0; 275 1.1 rjs } 276 1.1 rjs 277 1.8 peter #ifdef INTR_DEBUG 278 1.1 rjs int 279 1.7 peter dumpirqhandlers(void) 280 1.1 rjs { 281 1.1 rjs int irq; 282 1.1 rjs struct irqhandler *p; 283 1.1 rjs 284 1.1 rjs for (irq = 0; irq < ICU_LEN; irq++) { 285 1.1 rjs printf("irq %d:", irq); 286 1.1 rjs p = irqhandlers[irq]; 287 1.1 rjs for (; p; p = p->ih_next) 288 1.1 rjs printf("ih_func: 0x%lx, ", (unsigned long)p->ih_func); 289 1.1 rjs printf("\n"); 290 1.1 rjs } 291 1.1 rjs return 0; 292 1.1 rjs } 293 1.1 rjs #endif 294