sa11x0_ost.c revision 1.30.2.2       1  1.30.2.1       tls /*	$NetBSD: sa11x0_ost.c,v 1.30.2.2 2017/12/03 11:35:55 jdolecek Exp $	*/
      2       1.1       rjs 
      3       1.1       rjs /*
      4       1.1       rjs  * Copyright (c) 1997 Mark Brinicombe.
      5       1.1       rjs  * Copyright (c) 1997 Causality Limited.
      6       1.1       rjs  * All rights reserved.
      7       1.1       rjs  *
      8       1.1       rjs  * This code is derived from software contributed to The NetBSD Foundation
      9       1.1       rjs  * by IWAMOTO Toshihiro and Ichiro FUKUHARA.
     10       1.1       rjs  *
     11       1.1       rjs  * Redistribution and use in source and binary forms, with or without
     12       1.1       rjs  * modification, are permitted provided that the following conditions
     13       1.1       rjs  * are met:
     14       1.1       rjs  * 1. Redistributions of source code must retain the above copyright
     15       1.1       rjs  *    notice, this list of conditions and the following disclaimer.
     16       1.1       rjs  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.1       rjs  *    notice, this list of conditions and the following disclaimer in the
     18       1.1       rjs  *    documentation and/or other materials provided with the distribution.
     19      1.25    martin  * 3. All advertising materials mentioning features or use of this software
     20      1.25    martin  *    must display the following acknowledgement:
     21      1.25    martin  *	This product includes software developed by the NetBSD
     22      1.25    martin  *	Foundation, Inc. and its contributors.
     23      1.25    martin  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24      1.25    martin  *    contributors may be used to endorse or promote products derived
     25      1.25    martin  *    from this software without specific prior written permission.
     26       1.1       rjs  *
     27       1.1       rjs  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28       1.1       rjs  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29       1.1       rjs  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30       1.1       rjs  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31       1.1       rjs  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.1       rjs  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.1       rjs  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.1       rjs  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.1       rjs  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.1       rjs  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.1       rjs  * POSSIBILITY OF SUCH DAMAGE.
     38       1.1       rjs  */
     39      1.11     lukem 
     40      1.11     lukem #include <sys/cdefs.h>
     41  1.30.2.1       tls __KERNEL_RCSID(0, "$NetBSD: sa11x0_ost.c,v 1.30.2.2 2017/12/03 11:35:55 jdolecek Exp $");
     42       1.1       rjs 
     43       1.1       rjs #include <sys/types.h>
     44       1.1       rjs #include <sys/param.h>
     45       1.1       rjs #include <sys/systm.h>
     46       1.1       rjs #include <sys/kernel.h>
     47       1.1       rjs #include <sys/time.h>
     48      1.19     peter #include <sys/timetc.h>
     49       1.1       rjs #include <sys/device.h>
     50       1.1       rjs 
     51      1.29    dyoung #include <sys/bus.h>
     52       1.2      matt #include <machine/intr.h>
     53       1.4   thorpej 
     54       1.4   thorpej #include <arm/cpufunc.h>
     55       1.4   thorpej 
     56       1.1       rjs #include <arm/sa11x0/sa11x0_reg.h>
     57       1.1       rjs #include <arm/sa11x0/sa11x0_var.h>
     58       1.1       rjs #include <arm/sa11x0/sa11x0_ostreg.h>
     59      1.30    nonaka #include <arm/sa11x0/sa11x0_ostvar.h>
     60       1.1       rjs 
     61      1.26       rjs static int	saost_match(device_t, cfdata_t, void *);
     62      1.26       rjs static void	saost_attach(device_t, device_t, void *);
     63       1.1       rjs 
     64      1.19     peter static void	saost_tc_init(void);
     65      1.19     peter 
     66      1.19     peter static uint32_t	gettick(void);
     67       1.1       rjs static int	clockintr(void *);
     68       1.1       rjs static int	statintr(void *);
     69       1.1       rjs 
     70       1.1       rjs struct saost_softc {
     71      1.26       rjs 	device_t		sc_dev;
     72      1.20     peter 
     73       1.1       rjs 	bus_space_tag_t		sc_iot;
     74       1.1       rjs 	bus_space_handle_t	sc_ioh;
     75       1.1       rjs 
     76      1.20     peter 	uint32_t		sc_clock_count;
     77      1.20     peter 	uint32_t		sc_statclock_count;
     78      1.20     peter 	uint32_t		sc_statclock_step;
     79       1.1       rjs };
     80       1.1       rjs 
     81       1.1       rjs static struct saost_softc *saost_sc = NULL;
     82       1.1       rjs 
     83      1.23     chris #if defined(CPU_XSCALE_PXA270) && defined(CPU_XSCALE_PXA250)
     84      1.27  kiyohara #include <arm/xscale/pxa2x0cpu.h>
     85      1.27  kiyohara static uint32_t freq;
     86      1.27  kiyohara #define TIMER_FREQUENCY         freq
     87      1.23     chris #elif defined(CPU_XSCALE_PXA270)
     88      1.23     chris #define TIMER_FREQUENCY         3250000         /* PXA270 uses 3.25MHz */
     89      1.23     chris #else
     90       1.1       rjs #define TIMER_FREQUENCY         3686400         /* 3.6864MHz */
     91      1.23     chris #endif
     92       1.1       rjs 
     93       1.1       rjs #ifndef STATHZ
     94       1.1       rjs #define STATHZ	64
     95       1.1       rjs #endif
     96       1.1       rjs 
     97      1.26       rjs CFATTACH_DECL_NEW(saost, sizeof(struct saost_softc),
     98       1.9   thorpej     saost_match, saost_attach, NULL, NULL);
     99       1.1       rjs 
    100       1.1       rjs static int
    101      1.26       rjs saost_match(device_t parent, cfdata_t match, void *aux)
    102       1.1       rjs {
    103      1.28  kiyohara 	struct sa11x0_attach_args *sa = aux;
    104      1.18     peter 
    105      1.28  kiyohara 	if (strcmp(sa->sa_name, match->cf_name) != 0)
    106      1.28  kiyohara 		return 0;
    107      1.18     peter 	return 1;
    108       1.1       rjs }
    109       1.1       rjs 
    110      1.20     peter static void
    111      1.26       rjs saost_attach(device_t parent, device_t self, void *aux)
    112       1.1       rjs {
    113      1.26       rjs 	struct saost_softc *sc = device_private(self);
    114       1.1       rjs 	struct sa11x0_attach_args *sa = aux;
    115       1.1       rjs 
    116      1.26       rjs 	aprint_normal("\n");
    117       1.1       rjs 
    118      1.26       rjs 	sc->sc_dev = self;
    119       1.1       rjs 	sc->sc_iot = sa->sa_iot;
    120       1.1       rjs 
    121       1.1       rjs 	saost_sc = sc;
    122       1.1       rjs 
    123      1.18     peter 	if (bus_space_map(sa->sa_iot, sa->sa_addr, sa->sa_size, 0,
    124      1.18     peter 	    &sc->sc_ioh))
    125      1.26       rjs 		panic("%s: Cannot map registers", device_xname(self));
    126       1.1       rjs 
    127       1.1       rjs 	/* disable all channel and clear interrupt status */
    128      1.20     peter 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_IR, 0);
    129      1.20     peter 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_SR, 0xf);
    130       1.1       rjs 
    131      1.26       rjs 	aprint_normal_dev(self, "SA-11x0 OS Timer\n");
    132       1.1       rjs }
    133       1.1       rjs 
    134       1.1       rjs static int
    135      1.15     peter clockintr(void *arg)
    136       1.1       rjs {
    137      1.20     peter 	struct saost_softc *sc = saost_sc;
    138       1.1       rjs 	struct clockframe *frame = arg;
    139      1.16     peter 	uint32_t oscr, nextmatch, oldmatch;
    140       1.1       rjs 	int s;
    141       1.1       rjs 
    142      1.20     peter 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_SR, 1);
    143       1.1       rjs 
    144       1.1       rjs 	/* schedule next clock intr */
    145      1.20     peter 	oldmatch = sc->sc_clock_count;
    146       1.1       rjs 	nextmatch = oldmatch + TIMER_FREQUENCY / hz;
    147       1.1       rjs 
    148      1.20     peter 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_MR0, nextmatch);
    149      1.20     peter 	oscr = bus_space_read_4(sc->sc_iot, sc->sc_ioh, SAOST_CR);
    150       1.1       rjs 
    151       1.1       rjs 	if ((nextmatch > oldmatch &&
    152       1.1       rjs 	     (oscr > nextmatch || oscr < oldmatch)) ||
    153       1.1       rjs 	    (nextmatch < oldmatch && oscr > nextmatch && oscr < oldmatch)) {
    154       1.1       rjs 		/*
    155       1.1       rjs 		 * we couldn't set the matching register in time.
    156       1.1       rjs 		 * just set it to some value so that next interrupt happens.
    157      1.18     peter 		 * XXX is it possible to compensate lost interrupts?
    158       1.1       rjs 		 */
    159       1.1       rjs 
    160       1.1       rjs 		s = splhigh();
    161      1.20     peter 		oscr = bus_space_read_4(sc->sc_iot, sc->sc_ioh, SAOST_CR);
    162       1.1       rjs 		nextmatch = oscr + 10;
    163      1.20     peter 		bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_MR0, nextmatch);
    164       1.1       rjs 		splx(s);
    165       1.1       rjs 	}
    166       1.1       rjs 
    167      1.20     peter 	sc->sc_clock_count = nextmatch;
    168       1.1       rjs 	hardclock(frame);
    169       1.1       rjs 
    170      1.18     peter 	return 1;
    171       1.1       rjs }
    172       1.1       rjs 
    173       1.1       rjs static int
    174      1.15     peter statintr(void *arg)
    175       1.1       rjs {
    176      1.20     peter 	struct saost_softc *sc = saost_sc;
    177       1.1       rjs 	struct clockframe *frame = arg;
    178      1.16     peter 	uint32_t oscr, nextmatch, oldmatch;
    179       1.1       rjs 	int s;
    180       1.1       rjs 
    181      1.20     peter 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_SR, 2);
    182       1.1       rjs 
    183       1.1       rjs 	/* schedule next clock intr */
    184      1.20     peter 	oldmatch = sc->sc_statclock_count;
    185      1.20     peter 	nextmatch = oldmatch + sc->sc_statclock_step;
    186       1.1       rjs 
    187      1.20     peter 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_MR1, nextmatch);
    188      1.20     peter 	oscr = bus_space_read_4(sc->sc_iot, sc->sc_ioh, SAOST_CR);
    189       1.1       rjs 
    190       1.1       rjs 	if ((nextmatch > oldmatch &&
    191       1.1       rjs 	     (oscr > nextmatch || oscr < oldmatch)) ||
    192       1.1       rjs 	    (nextmatch < oldmatch && oscr > nextmatch && oscr < oldmatch)) {
    193       1.1       rjs 		/*
    194       1.1       rjs 		 * we couldn't set the matching register in time.
    195       1.1       rjs 		 * just set it to some value so that next interrupt happens.
    196      1.18     peter 		 * XXX is it possible to compensate lost interrupts?
    197       1.1       rjs 		 */
    198       1.1       rjs 
    199       1.1       rjs 		s = splhigh();
    200      1.20     peter 		oscr = bus_space_read_4(sc->sc_iot, sc->sc_ioh, SAOST_CR);
    201       1.1       rjs 		nextmatch = oscr + 10;
    202      1.20     peter 		bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_MR1, nextmatch);
    203       1.1       rjs 		splx(s);
    204       1.1       rjs 	}
    205       1.1       rjs 
    206      1.20     peter 	sc->sc_statclock_count = nextmatch;
    207       1.1       rjs 	statclock(frame);
    208       1.1       rjs 
    209      1.18     peter 	return 1;
    210       1.1       rjs }
    211       1.1       rjs 
    212       1.1       rjs void
    213      1.15     peter setstatclockrate(int schz)
    214       1.1       rjs {
    215      1.20     peter 	struct saost_softc *sc = saost_sc;
    216      1.16     peter 	uint32_t count;
    217       1.1       rjs 
    218      1.20     peter 	sc->sc_statclock_step = TIMER_FREQUENCY / schz;
    219      1.20     peter 	count = bus_space_read_4(sc->sc_iot, sc->sc_ioh, SAOST_CR);
    220      1.20     peter 	count += sc->sc_statclock_step;
    221      1.20     peter 	sc->sc_statclock_count = count;
    222      1.20     peter 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_MR1, count);
    223       1.1       rjs }
    224       1.1       rjs 
    225       1.1       rjs void
    226      1.15     peter cpu_initclocks(void)
    227       1.1       rjs {
    228      1.20     peter 	struct saost_softc *sc = saost_sc;
    229      1.20     peter 
    230       1.1       rjs 	stathz = STATHZ;
    231       1.1       rjs 	profhz = stathz;
    232      1.27  kiyohara #if defined(CPU_XSCALE_PXA270) && defined(CPU_XSCALE_PXA250)
    233      1.27  kiyohara 	TIMER_FREQUENCY = (CPU_IS_PXA250) ? 3686400 : 3250000;
    234      1.27  kiyohara #endif
    235      1.20     peter 	sc->sc_statclock_step = TIMER_FREQUENCY / stathz;
    236       1.1       rjs 
    237      1.26       rjs 	aprint_normal("clock: hz=%d stathz=%d\n", hz, stathz);
    238       1.1       rjs 
    239       1.1       rjs 	/* Use the channels 0 and 1 for hardclock and statclock, respectively */
    240      1.20     peter 	sc->sc_clock_count = TIMER_FREQUENCY / hz;
    241      1.20     peter 	sc->sc_statclock_count = TIMER_FREQUENCY / stathz;
    242       1.1       rjs 
    243       1.6       rjs 	sa11x0_intr_establish(0, 26, 1, IPL_CLOCK, clockintr, 0);
    244       1.6       rjs 	sa11x0_intr_establish(0, 27, 1, IPL_CLOCK, statintr, 0);
    245       1.6       rjs 
    246      1.20     peter 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_SR, 0xf);
    247      1.20     peter 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_IR, 3);
    248      1.20     peter 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_MR0,
    249      1.20     peter 			  sc->sc_clock_count);
    250      1.20     peter 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_MR1,
    251      1.20     peter 			  sc->sc_statclock_count);
    252       1.1       rjs 
    253       1.6       rjs 	/* Zero the counter value */
    254      1.20     peter 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_CR, 0);
    255      1.19     peter 
    256      1.19     peter 	saost_tc_init();
    257      1.19     peter }
    258      1.19     peter 
    259      1.19     peter static u_int
    260      1.19     peter saost_tc_get_timecount(struct timecounter *tc)
    261      1.19     peter {
    262      1.19     peter 	return (u_int)gettick();
    263      1.19     peter }
    264      1.19     peter 
    265      1.19     peter static void
    266      1.19     peter saost_tc_init(void)
    267      1.19     peter {
    268      1.19     peter 	static struct timecounter saost_tc = {
    269      1.19     peter 		.tc_get_timecount = saost_tc_get_timecount,
    270      1.19     peter 		.tc_counter_mask = ~0,
    271      1.19     peter 		.tc_name = "saost_count",
    272      1.27  kiyohara #if !(defined(CPU_XSCALE_PXA270) && defined(CPU_XSCALE_PXA250))
    273      1.27  kiyohara 		.tc_frequency = TIMER_FREQUENCY,
    274      1.27  kiyohara #endif
    275      1.19     peter 		.tc_quality = 100,
    276      1.19     peter 	};
    277      1.19     peter 
    278      1.27  kiyohara #if defined(CPU_XSCALE_PXA270) && defined(CPU_XSCALE_PXA250)
    279  1.30.2.2  jdolecek 	saost_tc.tc_frequency = TIMER_FREQUENCY;
    280      1.27  kiyohara #endif
    281      1.19     peter 	tc_init(&saost_tc);
    282       1.1       rjs }
    283       1.1       rjs 
    284      1.19     peter static uint32_t
    285      1.15     peter gettick(void)
    286       1.1       rjs {
    287      1.20     peter 	struct saost_softc *sc = saost_sc;
    288      1.20     peter 	uint32_t counter;
    289      1.20     peter 	u_int saved_ints;
    290      1.20     peter 
    291      1.20     peter 	saved_ints = disable_interrupts(I32_bit);
    292      1.20     peter 	counter = bus_space_read_4(sc->sc_iot, sc->sc_ioh, SAOST_CR);
    293      1.20     peter 	restore_interrupts(saved_ints);
    294       1.1       rjs 
    295       1.1       rjs 	return counter;
    296       1.1       rjs }
    297       1.1       rjs 
    298       1.1       rjs void
    299      1.15     peter delay(u_int usecs)
    300       1.1       rjs {
    301      1.16     peter 	uint32_t xtick, otick, delta;
    302      1.23     chris 	int csec, usec;
    303       1.1       rjs 
    304       1.1       rjs 	csec = usecs / 10000;
    305       1.1       rjs 	usec = usecs % 10000;
    306       1.1       rjs 
    307       1.1       rjs 	usecs = (TIMER_FREQUENCY / 100) * csec
    308       1.1       rjs 	    + (TIMER_FREQUENCY / 100) * usec / 10000;
    309       1.1       rjs 
    310      1.20     peter 	if (saost_sc == NULL) {
    311  1.30.2.1       tls 		volatile int k = 0;
    312      1.23     chris 		int j;
    313       1.1       rjs 		/* clock isn't initialized yet */
    314      1.18     peter 		for (; usecs > 0; usecs--)
    315      1.23     chris 			for (j = 100; j > 0; j--, k--)
    316      1.18     peter 				continue;
    317       1.1       rjs 		return;
    318       1.1       rjs 	}
    319       1.1       rjs 
    320       1.1       rjs 	otick = gettick();
    321       1.1       rjs 
    322       1.1       rjs 	while (1) {
    323      1.12       uwe 		xtick = gettick();
    324      1.12       uwe 		delta = xtick - otick;
    325       1.1       rjs 		if (delta > usecs)
    326       1.1       rjs 			break;
    327       1.1       rjs 		usecs -= delta;
    328      1.12       uwe 		otick = xtick;
    329       1.1       rjs 	}
    330       1.1       rjs }
    331      1.30    nonaka 
    332      1.30    nonaka void
    333      1.30    nonaka saost_reset(void)
    334      1.30    nonaka {
    335      1.30    nonaka 	struct saost_softc *sc = saost_sc;
    336      1.30    nonaka 	uint32_t counter;
    337      1.30    nonaka 	uint32_t saved_ints;
    338      1.30    nonaka 
    339      1.30    nonaka 	saved_ints = disable_interrupts(I32_bit|F32_bit);
    340      1.30    nonaka 
    341      1.30    nonaka 	counter = bus_space_read_4(sc->sc_iot, sc->sc_ioh, SAOST_CR);
    342      1.30    nonaka 	counter += TIMER_FREQUENCY;
    343      1.30    nonaka 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_MR3, counter);
    344      1.30    nonaka 
    345      1.30    nonaka 	/* Enable watchdog */
    346      1.30    nonaka 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, SAOST_WR, 1);
    347      1.30    nonaka 
    348      1.30    nonaka 	delay(1 * 1000 * 1000);
    349      1.30    nonaka 
    350      1.30    nonaka 	restore_interrupts(saved_ints);
    351      1.30    nonaka }
    352