sa11x0_sspreg.h revision 1.1 1 1.1 rjs /* $NetBSD: sa11x0_sspreg.h,v 1.1 2001/07/08 23:37:54 rjs Exp $ */
2 1.1 rjs
3 1.1 rjs /*-
4 1.1 rjs * Copyright (c) 2001, The NetBSD Foundation, Inc. All rights reserved.
5 1.1 rjs *
6 1.1 rjs * This code is derived from software contributed to The NetBSD Foundation
7 1.1 rjs * by IWAMOTO Toshihiro.
8 1.1 rjs *
9 1.1 rjs * Redistribution and use in source and binary forms, with or without
10 1.1 rjs * modification, are permitted provided that the following conditions
11 1.1 rjs * are met:
12 1.1 rjs * 1. Redistributions of source code must retain the above copyright
13 1.1 rjs * notice, this list of conditions and the following disclaimer.
14 1.1 rjs * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 rjs * notice, this list of conditions and the following disclaimer in the
16 1.1 rjs * documentation and/or other materials provided with the distribution.
17 1.1 rjs * 3. All advertising materials mentioning features or use of this software
18 1.1 rjs * must display the following acknowledgement:
19 1.1 rjs * This product includes software developed by the NetBSD
20 1.1 rjs * Foundation, Inc. and its contributors.
21 1.1 rjs * 4. Neither the name of The NetBSD Foundation nor the names of its
22 1.1 rjs * contributors may be used to endorse or promote products derived
23 1.1 rjs * from this software without specific prior written permission.
24 1.1 rjs *
25 1.1 rjs * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
26 1.1 rjs * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
27 1.1 rjs * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
28 1.1 rjs * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
29 1.1 rjs * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
30 1.1 rjs * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
31 1.1 rjs * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
32 1.1 rjs * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
33 1.1 rjs * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
34 1.1 rjs * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
35 1.1 rjs * SUCH DAMAGE.
36 1.1 rjs *
37 1.1 rjs */
38 1.1 rjs
39 1.1 rjs /* SA11[01]0 integrated SSP (synchronous serial port) interface */
40 1.1 rjs
41 1.1 rjs #define SASSP_FREQ (3686400 / 2)
42 1.1 rjs #define SASSPSPEED(b) (SACOM_FREQ / (b) - 1)
43 1.1 rjs
44 1.1 rjs /* size of I/O space */
45 1.1 rjs #define SASSP_NPORTS 30
46 1.1 rjs
47 1.1 rjs #define SASSP_TXFIFOLEN 8
48 1.1 rjs #define SASSP_RXFIFOLEN 12
49 1.1 rjs
50 1.1 rjs /* SSP control register 0 */
51 1.1 rjs #define SASSP_CR0 0x60
52 1.1 rjs #define CR0_DSS_MASK 0x000F /* Data size select */
53 1.1 rjs #define CR0_FRF_MASK 0x0030 /* Frame format */
54 1.1 rjs #define CR0_SSE 0x0080 /* SSP enable */
55 1.1 rjs #define CR0_SCR_MASK 0xFF00 /* Serial clock rate */
56 1.1 rjs
57 1.1 rjs /* SSP control register 1 */
58 1.1 rjs #define SASSP_CR1 0x64
59 1.1 rjs #define CR1_RIE 0x01 /* Receive FIFO interrupt enable */
60 1.1 rjs #define CR1_TIE 0x02 /* Transmit FIFO interrupt enable */
61 1.1 rjs #define CR1_LBM 0x04 /* Loopback mode */
62 1.1 rjs #define CR1_SPO 0x08 /* Serial clock polarity */
63 1.1 rjs #define CR1_SPH 0x10 /* Serial clock phase */
64 1.1 rjs #define CR1_ECS 0x20 /* External clock select */
65 1.1 rjs
66 1.1 rjs /* SSP data register */
67 1.1 rjs #define SASSP_DR 0x6C
68 1.1 rjs
69 1.1 rjs /* SSP status register */
70 1.1 rjs #define SASSP_SR 0x74
71 1.1 rjs #define SR_TNF 0x02 /* Transmit FIFO not full */
72 1.1 rjs #define SR_RNE 0x04 /* Receive FIFO not empty */
73 1.1 rjs #define SR_BSY 0x08 /* SSP busy flag */
74 1.1 rjs #define SR_TFS 0x10 /* Transmit FIFO service request */
75 1.1 rjs #define SR_RFS 0x20 /* Receive FIFO service request */
76 1.1 rjs #define SR_ROR 0x40 /* Receive FIFO overrrun */
77