Home | History | Annotate | Line # | Download | only in sa11x0
sa11x0_sspreg.h revision 1.2
      1  1.2  peter /*      $NetBSD: sa11x0_sspreg.h,v 1.2 2006/04/11 15:24:24 peter Exp $	*/
      2  1.1    rjs 
      3  1.1    rjs /*-
      4  1.1    rjs  * Copyright (c) 2001, The NetBSD Foundation, Inc.  All rights reserved.
      5  1.1    rjs  *
      6  1.1    rjs  * This code is derived from software contributed to The NetBSD Foundation
      7  1.1    rjs  * by IWAMOTO Toshihiro.
      8  1.1    rjs  *
      9  1.1    rjs  * Redistribution and use in source and binary forms, with or without
     10  1.1    rjs  * modification, are permitted provided that the following conditions
     11  1.1    rjs  * are met:
     12  1.1    rjs  * 1. Redistributions of source code must retain the above copyright
     13  1.1    rjs  *    notice, this list of conditions and the following disclaimer.
     14  1.1    rjs  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1    rjs  *    notice, this list of conditions and the following disclaimer in the
     16  1.1    rjs  *    documentation and/or other materials provided with the distribution.
     17  1.1    rjs  * 3. All advertising materials mentioning features or use of this software
     18  1.1    rjs  *    must display the following acknowledgement:
     19  1.1    rjs  *      This product includes software developed by the NetBSD
     20  1.1    rjs  *      Foundation, Inc. and its contributors.
     21  1.1    rjs  * 4. Neither the name of The NetBSD Foundation nor the names of its
     22  1.1    rjs  *    contributors may be used to endorse or promote products derived
     23  1.1    rjs  *    from this software without specific prior written permission.
     24  1.1    rjs  *
     25  1.2  peter  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     26  1.2  peter  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27  1.2  peter  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28  1.2  peter  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     29  1.2  peter  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30  1.2  peter  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31  1.2  peter  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32  1.2  peter  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33  1.2  peter  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34  1.2  peter  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35  1.2  peter  * POSSIBILITY OF SUCH DAMAGE.
     36  1.1    rjs  */
     37  1.1    rjs 
     38  1.1    rjs /* SA11[01]0 integrated SSP (synchronous serial port) interface */
     39  1.1    rjs 
     40  1.1    rjs #define SASSP_FREQ	(3686400 / 2)
     41  1.1    rjs #define SASSPSPEED(b)	(SACOM_FREQ / (b) - 1)
     42  1.1    rjs 
     43  1.1    rjs /* size of I/O space */
     44  1.1    rjs #define SASSP_NPORTS	30
     45  1.1    rjs 
     46  1.1    rjs #define SASSP_TXFIFOLEN		8
     47  1.1    rjs #define SASSP_RXFIFOLEN		12
     48  1.1    rjs 
     49  1.1    rjs /* SSP control register 0 */
     50  1.1    rjs #define SASSP_CR0	0x60
     51  1.1    rjs #define CR0_DSS_MASK	0x000F	/* Data size select */
     52  1.1    rjs #define CR0_FRF_MASK	0x0030	/* Frame format */
     53  1.1    rjs #define CR0_SSE		0x0080	/* SSP enable */
     54  1.1    rjs #define CR0_SCR_MASK	0xFF00	/* Serial clock rate */
     55  1.1    rjs 
     56  1.1    rjs /* SSP control register 1 */
     57  1.1    rjs #define SASSP_CR1	0x64
     58  1.1    rjs #define CR1_RIE		0x01	/* Receive FIFO interrupt enable */
     59  1.1    rjs #define CR1_TIE		0x02	/* Transmit FIFO interrupt enable */
     60  1.1    rjs #define CR1_LBM		0x04	/* Loopback mode */
     61  1.1    rjs #define CR1_SPO		0x08	/* Serial clock polarity */
     62  1.1    rjs #define CR1_SPH		0x10	/* Serial clock phase */
     63  1.1    rjs #define CR1_ECS		0x20	/* External clock select */
     64  1.1    rjs 
     65  1.1    rjs /* SSP data register */
     66  1.1    rjs #define SASSP_DR	0x6C
     67  1.1    rjs 
     68  1.1    rjs /* SSP status register */
     69  1.1    rjs #define SASSP_SR	0x74
     70  1.1    rjs #define SR_TNF		0x02	/* Transmit FIFO not full */
     71  1.1    rjs #define SR_RNE		0x04	/* Receive FIFO not empty */
     72  1.1    rjs #define SR_BSY		0x08	/* SSP busy flag */
     73  1.1    rjs #define SR_TFS		0x10	/* Transmit FIFO service request */
     74  1.1    rjs #define SR_RFS		0x20	/* Receive FIFO service request */
     75  1.1    rjs #define SR_ROR		0x40	/* Receive FIFO overrrun */
     76