1 1.16 thorpej /* $NetBSD: exynos5422_clock.c,v 1.16 2021/01/27 03:10:19 thorpej Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /*- 4 1.1 jmcneill * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca> 5 1.1 jmcneill * All rights reserved. 6 1.1 jmcneill * 7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without 8 1.1 jmcneill * modification, are permitted provided that the following conditions 9 1.1 jmcneill * are met: 10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright 11 1.1 jmcneill * notice, this list of conditions and the following disclaimer. 12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the 14 1.1 jmcneill * documentation and/or other materials provided with the distribution. 15 1.1 jmcneill * 16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 jmcneill * SUCH DAMAGE. 27 1.1 jmcneill */ 28 1.1 jmcneill 29 1.1 jmcneill #include "locators.h" 30 1.1 jmcneill 31 1.1 jmcneill #include <sys/cdefs.h> 32 1.16 thorpej __KERNEL_RCSID(0, "$NetBSD: exynos5422_clock.c,v 1.16 2021/01/27 03:10:19 thorpej Exp $"); 33 1.1 jmcneill 34 1.1 jmcneill #include <sys/param.h> 35 1.1 jmcneill #include <sys/bus.h> 36 1.1 jmcneill #include <sys/device.h> 37 1.1 jmcneill #include <sys/intr.h> 38 1.1 jmcneill #include <sys/systm.h> 39 1.1 jmcneill #include <sys/kernel.h> 40 1.1 jmcneill #include <sys/atomic.h> 41 1.1 jmcneill 42 1.1 jmcneill #include <dev/clk/clk_backend.h> 43 1.1 jmcneill 44 1.1 jmcneill #include <arm/samsung/exynos_reg.h> 45 1.1 jmcneill #include <arm/samsung/exynos_var.h> 46 1.1 jmcneill #include <arm/samsung/exynos_clock.h> 47 1.1 jmcneill 48 1.3 marty #include <dev/fdt/fdtvar.h> 49 1.3 marty 50 1.13 aymeric static struct clk *exynos5422_clock_decode(device_t, int, const void *, size_t); 51 1.4 jmcneill 52 1.4 jmcneill static const struct fdtbus_clock_controller_func exynos5422_car_fdtclock_funcs = { 53 1.4 jmcneill .decode = exynos5422_clock_decode 54 1.4 jmcneill }; 55 1.4 jmcneill 56 1.4 jmcneill /* DT clock ID to clock name mappings */ 57 1.4 jmcneill static struct exynos5422_clock_id { 58 1.4 jmcneill u_int id; 59 1.4 jmcneill const char *name; 60 1.4 jmcneill } exynos5422_clock_ids[] = { 61 1.4 jmcneill { 1, "fin_pll" }, 62 1.4 jmcneill { 2, "fout_apll" }, 63 1.4 jmcneill { 3, "fout_cpll" }, 64 1.4 jmcneill { 4, "fout_dpll" }, 65 1.4 jmcneill { 5, "fout_epll" }, 66 1.4 jmcneill { 6, "fout_rpll" }, 67 1.4 jmcneill { 7, "fout_ipll" }, 68 1.4 jmcneill { 8, "fout_spll" }, 69 1.4 jmcneill { 9, "fout_vpll" }, 70 1.4 jmcneill { 10, "fout_mpll" }, 71 1.4 jmcneill { 11, "fout_bpll" }, 72 1.4 jmcneill { 12, "fout_kpll" }, 73 1.4 jmcneill { 128, "sclk_uart0" }, 74 1.4 jmcneill { 129, "sclk_uart1" }, 75 1.4 jmcneill { 130, "sclk_uart2" }, 76 1.4 jmcneill { 131, "sclk_uart3" }, 77 1.4 jmcneill { 132, "sclk_mmc0" }, 78 1.4 jmcneill { 133, "sclk_mmc1" }, 79 1.4 jmcneill { 134, "sclk_mmc2" }, 80 1.4 jmcneill { 135, "sclk_spi0" }, 81 1.4 jmcneill { 136, "sclk_spi1" }, 82 1.4 jmcneill { 137, "sclk_spi2" }, 83 1.4 jmcneill { 138, "sclk_i2s1" }, 84 1.4 jmcneill { 139, "sclk_i2s2" }, 85 1.4 jmcneill { 140, "sclk_pcm1" }, 86 1.4 jmcneill { 141, "sclk_pcm2" }, 87 1.4 jmcneill { 142, "sclk_spdif" }, 88 1.4 jmcneill { 143, "sclk_hdmi" }, 89 1.4 jmcneill { 144, "sclk_pixel" }, 90 1.4 jmcneill { 145, "sclk_dp1" }, 91 1.4 jmcneill { 146, "sclk_mipi1" }, 92 1.4 jmcneill { 147, "sclk_fimd1" }, 93 1.4 jmcneill { 148, "sclk_maudio0" }, 94 1.4 jmcneill { 149, "sclk_maupcm0" }, 95 1.4 jmcneill { 150, "sclk_usbd300" }, 96 1.4 jmcneill { 151, "sclk_usbd301" }, 97 1.4 jmcneill { 152, "sclk_usbphy300" }, 98 1.4 jmcneill { 153, "sclk_usbphy301" }, 99 1.4 jmcneill { 154, "sclk_unipro" }, 100 1.4 jmcneill { 155, "sclk_pwm" }, 101 1.4 jmcneill { 156, "sclk_gscl_wa" }, 102 1.4 jmcneill { 157, "sclk_gscl_wb" }, 103 1.4 jmcneill { 158, "sclk_hdmiphy" }, 104 1.4 jmcneill { 159, "mau_epll" }, 105 1.4 jmcneill { 160, "sclk_hsic_12m" }, 106 1.4 jmcneill { 161, "sclk_mphy_ixtal24" }, 107 1.4 jmcneill { 257, "uart0" }, 108 1.4 jmcneill { 258, "uart1" }, 109 1.4 jmcneill { 259, "uart2" }, 110 1.4 jmcneill { 260, "uart3" }, 111 1.4 jmcneill { 261, "i2c0" }, 112 1.4 jmcneill { 262, "i2c1" }, 113 1.4 jmcneill { 263, "i2c2" }, 114 1.4 jmcneill { 264, "i2c3" }, 115 1.4 jmcneill { 265, "usi0" }, 116 1.4 jmcneill { 266, "usi1" }, 117 1.4 jmcneill { 267, "usi2" }, 118 1.4 jmcneill { 268, "usi3" }, 119 1.4 jmcneill { 269, "i2c_hdmi" }, 120 1.4 jmcneill { 270, "tsadc" }, 121 1.4 jmcneill { 271, "spi0" }, 122 1.4 jmcneill { 272, "spi1" }, 123 1.4 jmcneill { 273, "spi2" }, 124 1.4 jmcneill { 274, "keyif" }, 125 1.4 jmcneill { 275, "i2s1" }, 126 1.4 jmcneill { 276, "i2s2" }, 127 1.4 jmcneill { 277, "pcm1" }, 128 1.4 jmcneill { 278, "pcm2" }, 129 1.4 jmcneill { 279, "pwm" }, 130 1.4 jmcneill { 280, "spdif" }, 131 1.4 jmcneill { 281, "usi4" }, 132 1.4 jmcneill { 282, "usi5" }, 133 1.4 jmcneill { 283, "usi6" }, 134 1.4 jmcneill { 300, "aclk66_psgen" }, 135 1.4 jmcneill { 301, "chipid" }, 136 1.4 jmcneill { 302, "sysreg" }, 137 1.4 jmcneill { 303, "tzpc0" }, 138 1.4 jmcneill { 304, "tzpc1" }, 139 1.4 jmcneill { 305, "tzpc2" }, 140 1.4 jmcneill { 306, "tzpc3" }, 141 1.4 jmcneill { 307, "tzpc4" }, 142 1.4 jmcneill { 308, "tzpc5" }, 143 1.4 jmcneill { 309, "tzpc6" }, 144 1.4 jmcneill { 310, "tzpc7" }, 145 1.4 jmcneill { 311, "tzpc8" }, 146 1.4 jmcneill { 312, "tzpc9" }, 147 1.4 jmcneill { 313, "hdmi_cec" }, 148 1.4 jmcneill { 314, "seckey" }, 149 1.4 jmcneill { 315, "mct" }, 150 1.4 jmcneill { 316, "wdt" }, 151 1.4 jmcneill { 317, "rtc" }, 152 1.4 jmcneill { 318, "tmu" }, 153 1.4 jmcneill { 319, "tmu_gpu" }, 154 1.4 jmcneill { 330, "pclk66_gpio" }, 155 1.4 jmcneill { 350, "aclk200_fsys2" }, 156 1.4 jmcneill { 351, "mout_mmc0" }, 157 1.4 jmcneill { 352, "mout_mmc1" }, 158 1.4 jmcneill { 353, "mout_mmc2" }, 159 1.4 jmcneill { 354, "sromc" }, 160 1.4 jmcneill { 355, "ufs" }, 161 1.4 jmcneill { 360, "aclk200_fsys" }, 162 1.4 jmcneill { 361, "tsi" }, 163 1.4 jmcneill { 362, "pdma0" }, 164 1.4 jmcneill { 363, "pdma1" }, 165 1.4 jmcneill { 364, "rtic" }, 166 1.4 jmcneill { 365, "usbh20" }, 167 1.4 jmcneill { 366, "usbd300" }, 168 1.4 jmcneill { 367, "usbd301" }, 169 1.4 jmcneill { 380, "aclk400_mscl" }, 170 1.4 jmcneill { 381, "mscl0" }, 171 1.4 jmcneill { 382, "mscl1" }, 172 1.4 jmcneill { 383, "mscl2" }, 173 1.4 jmcneill { 384, "smmu_mscl0" }, 174 1.4 jmcneill { 385, "smmu_mscl1" }, 175 1.4 jmcneill { 386, "smmu_mscl2" }, 176 1.4 jmcneill { 400, "aclk333" }, 177 1.4 jmcneill { 401, "mfc" }, 178 1.4 jmcneill { 402, "smmu_mfcl" }, 179 1.4 jmcneill { 403, "smmu_mfcr" }, 180 1.4 jmcneill { 410, "aclk200_disp1" }, 181 1.4 jmcneill { 411, "dsim1" }, 182 1.4 jmcneill { 412, "dp1" }, 183 1.4 jmcneill { 413, "hdmi" }, 184 1.4 jmcneill { 420, "aclk300_disp1" }, 185 1.4 jmcneill { 421, "fimd1" }, 186 1.4 jmcneill { 422, "smmu_fimd1m0" }, 187 1.4 jmcneill { 423, "smmu_fimd1m1" }, 188 1.4 jmcneill { 430, "aclk166" }, 189 1.4 jmcneill { 431, "mixer" }, 190 1.4 jmcneill { 440, "aclk266" }, 191 1.4 jmcneill { 441, "rotator" }, 192 1.4 jmcneill { 442, "mdma1" }, 193 1.4 jmcneill { 443, "smmu_rotator" }, 194 1.4 jmcneill { 444, "smmu_mdma1" }, 195 1.4 jmcneill { 450, "aclk300_jpeg" }, 196 1.4 jmcneill { 451, "jpeg" }, 197 1.4 jmcneill { 452, "jpeg2" }, 198 1.4 jmcneill { 453, "smmu_jpeg" }, 199 1.4 jmcneill { 454, "smmu_jpeg2" }, 200 1.4 jmcneill { 460, "aclk300_gscl" }, 201 1.4 jmcneill { 461, "smmu_gscl0" }, 202 1.4 jmcneill { 462, "smmu_gscl1" }, 203 1.4 jmcneill { 463, "gscl_wa" }, 204 1.4 jmcneill { 464, "gscl_wb" }, 205 1.4 jmcneill { 465, "gscl0" }, 206 1.4 jmcneill { 466, "gscl1" }, 207 1.4 jmcneill { 467, "fimc_3aa" }, 208 1.4 jmcneill { 470, "aclk266_g2d" }, 209 1.4 jmcneill { 471, "sss" }, 210 1.4 jmcneill { 472, "slim_sss" }, 211 1.4 jmcneill { 473, "mdma0" }, 212 1.4 jmcneill { 480, "aclk333_g2d" }, 213 1.4 jmcneill { 481, "g2d" }, 214 1.4 jmcneill { 490, "aclk333_432_gscl" }, 215 1.4 jmcneill { 491, "smmu_3aa" }, 216 1.4 jmcneill { 492, "smmu_fimcl0" }, 217 1.4 jmcneill { 493, "smmu_fimcl1" }, 218 1.4 jmcneill { 494, "smmu_fimcl3" }, 219 1.4 jmcneill { 495, "fimc_lite3" }, 220 1.4 jmcneill { 496, "fimc_lite0" }, 221 1.4 jmcneill { 497, "fimc_lite1" }, 222 1.4 jmcneill { 500, "aclk_g3d" }, 223 1.4 jmcneill { 501, "g3d" }, 224 1.4 jmcneill { 502, "smmu_mixer" }, 225 1.4 jmcneill { 503, "smmu_g2d" }, 226 1.4 jmcneill { 504, "smmu_mdma0" }, 227 1.4 jmcneill { 505, "mc" }, 228 1.4 jmcneill { 506, "top_rtc" }, 229 1.4 jmcneill { 510, "sclk_uart_isp" }, 230 1.4 jmcneill { 511, "sclk_spi0_isp" }, 231 1.4 jmcneill { 512, "sclk_spi1_isp" }, 232 1.4 jmcneill { 513, "sclk_pwm_isp" }, 233 1.4 jmcneill { 514, "sclk_isp_sensor0" }, 234 1.4 jmcneill { 515, "sclk_isp_sensor1" }, 235 1.4 jmcneill { 516, "sclk_isp_sensor2" }, 236 1.4 jmcneill { 517, "aclk432_scaler" }, 237 1.4 jmcneill { 518, "aclk432_cam" }, 238 1.4 jmcneill { 519, "aclk_fl1550_cam" }, 239 1.4 jmcneill { 520, "aclk550_cam" }, 240 1.4 jmcneill { 640, "mout_hdmi" }, 241 1.4 jmcneill { 641, "mout_g3d" }, 242 1.4 jmcneill { 642, "mout_vpll" }, 243 1.4 jmcneill { 643, "mout_maudio0" }, 244 1.4 jmcneill { 644, "mout_user_aclk333" }, 245 1.4 jmcneill { 645, "mout_sw_aclk333" }, 246 1.4 jmcneill { 646, "mout_user_aclk200_disp1" }, 247 1.4 jmcneill { 647, "mout_sw_aclk200" }, 248 1.4 jmcneill { 648, "mout_user_aclk300_disp1" }, 249 1.4 jmcneill { 649, "mout_sw_aclk300" }, 250 1.4 jmcneill { 650, "mout_user_aclk400_disp1" }, 251 1.4 jmcneill { 651, "mout_sw_aclk400" }, 252 1.4 jmcneill { 768, "dout_pixel" }, 253 1.4 jmcneill }; 254 1.4 jmcneill 255 1.1 jmcneill static struct clk *exynos5422_clock_get(void *, const char *); 256 1.1 jmcneill static void exynos5422_clock_put(void *, struct clk *); 257 1.1 jmcneill static u_int exynos5422_clock_get_rate(void *, struct clk *); 258 1.1 jmcneill static int exynos5422_clock_set_rate(void *, struct clk *, u_int); 259 1.1 jmcneill static int exynos5422_clock_enable(void *, struct clk *); 260 1.1 jmcneill static int exynos5422_clock_disable(void *, struct clk *); 261 1.1 jmcneill static int exynos5422_clock_set_parent(void *, struct clk *, struct clk *); 262 1.1 jmcneill static struct clk *exynos5422_clock_get_parent(void *, struct clk *); 263 1.1 jmcneill 264 1.1 jmcneill static const struct clk_funcs exynos5422_clock_funcs = { 265 1.1 jmcneill .get = exynos5422_clock_get, 266 1.1 jmcneill .put = exynos5422_clock_put, 267 1.1 jmcneill .get_rate = exynos5422_clock_get_rate, 268 1.1 jmcneill .set_rate = exynos5422_clock_set_rate, 269 1.1 jmcneill .enable = exynos5422_clock_enable, 270 1.1 jmcneill .disable = exynos5422_clock_disable, 271 1.1 jmcneill .set_parent = exynos5422_clock_set_parent, 272 1.1 jmcneill .get_parent = exynos5422_clock_get_parent, 273 1.1 jmcneill }; 274 1.1 jmcneill 275 1.1 jmcneill #define CLK_FIXED(_name, _rate) { \ 276 1.1 jmcneill .base = { .name = (_name) }, .type = EXYNOS_CLK_FIXED, \ 277 1.1 jmcneill .u = { .fixed = { .rate = (_rate) } } \ 278 1.1 jmcneill } 279 1.1 jmcneill 280 1.6 jmcneill #define CLK_PLL(_name, _parent, _lock, _con0) { \ 281 1.1 jmcneill .base = { .name = (_name) }, .type = EXYNOS_CLK_PLL, \ 282 1.1 jmcneill .parent = (_parent), \ 283 1.1 jmcneill .u = { \ 284 1.1 jmcneill .pll = { \ 285 1.6 jmcneill .lock_reg = (_lock), \ 286 1.6 jmcneill .con0_reg = (_con0), \ 287 1.1 jmcneill } \ 288 1.1 jmcneill } \ 289 1.1 jmcneill } 290 1.1 jmcneill 291 1.1 jmcneill #define CLK_MUXF(_name, _alias, _reg, _bits, _f, _p) { \ 292 1.1 jmcneill .base = { .name = (_name), .flags = (_f) }, \ 293 1.1 jmcneill .type = EXYNOS_CLK_MUX, \ 294 1.1 jmcneill .alias = (_alias), \ 295 1.1 jmcneill .u = { \ 296 1.1 jmcneill .mux = { \ 297 1.1 jmcneill .nparents = __arraycount(_p), \ 298 1.1 jmcneill .parents = (_p), \ 299 1.1 jmcneill .reg = (_reg), \ 300 1.1 jmcneill .bits = (_bits) \ 301 1.1 jmcneill } \ 302 1.1 jmcneill } \ 303 1.1 jmcneill } 304 1.1 jmcneill 305 1.1 jmcneill #define CLK_MUXA(_name, _alias, _reg, _bits, _p) \ 306 1.1 jmcneill CLK_MUXF(_name, _alias, _reg, _bits, 0, _p) 307 1.1 jmcneill 308 1.1 jmcneill #define CLK_MUX(_name, _reg, _bits, _p) \ 309 1.1 jmcneill CLK_MUXF(_name, NULL, _reg, _bits, 0, _p) 310 1.1 jmcneill 311 1.1 jmcneill #define CLK_DIV(_name, _parent, _reg, _bits) { \ 312 1.1 jmcneill .base = { .name = (_name) }, .type = EXYNOS_CLK_DIV, \ 313 1.1 jmcneill .parent = (_parent), \ 314 1.1 jmcneill .u = { \ 315 1.1 jmcneill .div = { \ 316 1.1 jmcneill .reg = (_reg), \ 317 1.1 jmcneill .bits = (_bits) \ 318 1.1 jmcneill } \ 319 1.1 jmcneill } \ 320 1.1 jmcneill } 321 1.1 jmcneill 322 1.1 jmcneill #define CLK_GATE(_name, _parent, _reg, _bits, _f) { \ 323 1.1 jmcneill .base = { .name = (_name), .flags = (_f) }, \ 324 1.1 jmcneill .type = EXYNOS_CLK_GATE, \ 325 1.1 jmcneill .parent = (_parent), \ 326 1.1 jmcneill .u = { \ 327 1.1 jmcneill .gate = { \ 328 1.1 jmcneill .reg = (_reg), \ 329 1.1 jmcneill .bits = (_bits) \ 330 1.1 jmcneill } \ 331 1.1 jmcneill } \ 332 1.1 jmcneill } 333 1.1 jmcneill 334 1.6 jmcneill #define EXYNOS5422_APLL_LOCK 0x00000 335 1.6 jmcneill #define EXYNOS5422_APLL_CON0 0x00100 336 1.6 jmcneill #define EXYNOS5422_CPLL_LOCK 0x10020 337 1.6 jmcneill #define EXYNOS5422_DPLL_LOCK 0x10030 338 1.6 jmcneill #define EXYNOS5422_EPLL_LOCK 0x10040 339 1.6 jmcneill #define EXYNOS5422_RPLL_LOCK 0x10050 340 1.6 jmcneill #define EXYNOS5422_IPLL_LOCK 0x10060 341 1.6 jmcneill #define EXYNOS5422_SPLL_LOCK 0x10070 342 1.6 jmcneill #define EXYNOS5422_VPLL_LOCK 0x10080 343 1.6 jmcneill #define EXYNOS5422_MPLL_LOCK 0x10090 344 1.6 jmcneill #define EXYNOS5422_CPLL_CON0 0x10120 345 1.6 jmcneill #define EXYNOS5422_DPLL_CON0 0x10128 346 1.6 jmcneill #define EXYNOS5422_EPLL_CON0 0x10130 347 1.6 jmcneill #define EXYNOS5422_EPLL_CON1 0x10134 348 1.6 jmcneill #define EXYNOS5422_EPLL_CON2 0x10138 349 1.6 jmcneill #define EXYNOS5422_RPLL_CON0 0x10140 350 1.6 jmcneill #define EXYNOS5422_RPLL_CON1 0x10144 351 1.6 jmcneill #define EXYNOS5422_RPLL_CON2 0x10148 352 1.6 jmcneill #define EXYNOS5422_IPLL_CON0 0x10150 353 1.6 jmcneill #define EXYNOS5422_SPLL_CON0 0x10160 354 1.6 jmcneill #define EXYNOS5422_VPLL_CON0 0x10170 355 1.6 jmcneill #define EXYNOS5422_MPLL_CON0 0x10180 356 1.6 jmcneill #define EXYNOS5422_BPLL_LOCK 0x20010 357 1.6 jmcneill #define EXYNOS5422_BPLL_CON0 0x20110 358 1.6 jmcneill #define EXYNOS5422_KPLL_LOCK 0x28000 359 1.6 jmcneill #define EXYNOS5422_KPLL_CON0 0x28100 360 1.1 jmcneill 361 1.1 jmcneill #define EXYNOS5422_SRC_CPU 0x00200 362 1.1 jmcneill #define EXYNOS5422_SRC_TOP0 0x10200 363 1.1 jmcneill #define EXYNOS5422_SRC_TOP1 0x10204 364 1.1 jmcneill #define EXYNOS5422_SRC_TOP2 0x10208 365 1.1 jmcneill #define EXYNOS5422_SRC_TOP3 0x1020c 366 1.1 jmcneill #define EXYNOS5422_SRC_TOP4 0x10210 367 1.1 jmcneill #define EXYNOS5422_SRC_TOP5 0x10214 368 1.1 jmcneill #define EXYNOS5422_SRC_TOP6 0x10218 369 1.1 jmcneill #define EXYNOS5422_SRC_TOP7 0x1021c 370 1.1 jmcneill #define EXYNOS5422_SRC_DISP10 0x1022c 371 1.1 jmcneill #define EXYNOS5422_SRC_MAU 0x10240 372 1.1 jmcneill #define EXYNOS5422_SRC_FSYS 0x10244 373 1.1 jmcneill #define EXYNOS5422_SRC_PERIC0 0x10250 374 1.1 jmcneill #define EXYNOS5422_SRC_PERIC1 0x10254 375 1.1 jmcneill #define EXYNOS5422_SRC_ISP 0x10270 376 1.1 jmcneill #define EXYNOS5422_SRC_TOP10 0x10280 377 1.8 jmcneill #define EXYNOS5422_SRC_TOP11 0x10284 378 1.8 jmcneill #define EXYNOS5422_SRC_TOP12 0x10288 379 1.1 jmcneill 380 1.8 jmcneill #define EXYNOS5422_DIV_TOP0 0x10500 381 1.11 jmcneill #define EXYNOS5422_DIV_TOP1 0x10504 382 1.9 jmcneill #define EXYNOS5422_DIV_FSYS0 0x10548 383 1.1 jmcneill #define EXYNOS5422_DIV_FSYS1 0x1054c 384 1.6 jmcneill #define EXYNOS5422_DIV_PERIC0 0x10558 385 1.1 jmcneill 386 1.8 jmcneill #define EXYNOS5422_GATE_BUS_FSYS0 0x10740 387 1.1 jmcneill #define EXYNOS5422_GATE_TOP_SCLK_FSYS 0x10840 388 1.6 jmcneill #define EXYNOS5422_GATE_TOP_SCLK_PERIC 0x10850 389 1.11 jmcneill #define EXYNOS5422_GATE_IP_FSYS 0x10944 390 1.11 jmcneill #define EXYNOS5422_GATE_IP_PERIC 0x10950 391 1.1 jmcneill 392 1.1 jmcneill static const char *mout_cpll_p[] = { "fin_pll", "fout_cpll" }; 393 1.1 jmcneill static const char *mout_dpll_p[] = { "fin_pll", "fout_dpll" }; 394 1.1 jmcneill static const char *mout_mpll_p[] = { "fin_pll", "fout_mpll" }; 395 1.1 jmcneill static const char *mout_spll_p[] = { "fin_pll", "fout_spll" }; 396 1.1 jmcneill static const char *mout_ipll_p[] = { "fin_pll", "fout_ipll" }; 397 1.1 jmcneill static const char *mout_epll_p[] = { "fin_pll", "fout_epll" }; 398 1.1 jmcneill static const char *mout_rpll_p[] = { "fin_pll", "fout_rpll" }; 399 1.8 jmcneill static const char *mout_group1_p[] = 400 1.8 jmcneill { "sclk_cpll", "sclk_dpll", "sclk_mpp" }; 401 1.1 jmcneill static const char *mout_group2_p[] = 402 1.1 jmcneill { "fin_pll", "sclk_cpll", "sclk_dpll", "sclk_mpll", 403 1.1 jmcneill "sclk_spll", "sclk_ipll", "sclk_epll", "sclk_rpll" }; 404 1.8 jmcneill static const char *mout_user_aclk200_fsys_p[] = 405 1.8 jmcneill { "fin_pll", "mout_sw_aclk200_fsys" }; 406 1.8 jmcneill static const char *mout_user_aclk200_fsys2_p[] = 407 1.8 jmcneill { "fin_pll", "mout_sw_aclk200_fsys2" }; 408 1.11 jmcneill static const char *mout_user_aclk66_peric_p[] = 409 1.11 jmcneill { "fin_pll", "mout_sw_aclk66" }; 410 1.11 jmcneill static const char *mout_sw_aclk66_p[] = 411 1.11 jmcneill { "dout_aclk66", "sclk_spll" }; 412 1.8 jmcneill static const char *mout_sw_aclk200_fsys_p[] = 413 1.8 jmcneill { "dout_aclk200_fsys", "sclk_spll" }; 414 1.8 jmcneill static const char *mout_sw_aclk200_fsys2_p[] = 415 1.8 jmcneill { "dout_aclk200_fsys2", "sclk_spll" }; 416 1.1 jmcneill 417 1.1 jmcneill static struct exynos_clk exynos5422_clocks[] = { 418 1.1 jmcneill CLK_FIXED("fin_pll", EXYNOS_F_IN_FREQ), 419 1.1 jmcneill 420 1.6 jmcneill CLK_PLL("fout_apll", "fin_pll", EXYNOS5422_APLL_LOCK, 421 1.6 jmcneill EXYNOS5422_APLL_CON0), 422 1.6 jmcneill CLK_PLL("fout_cpll", "fin_pll", EXYNOS5422_CPLL_LOCK, 423 1.6 jmcneill EXYNOS5422_CPLL_CON0), 424 1.6 jmcneill CLK_PLL("fout_dpll", "fin_pll", EXYNOS5422_DPLL_LOCK, 425 1.6 jmcneill EXYNOS5422_DPLL_CON0), 426 1.6 jmcneill CLK_PLL("fout_epll", "fin_pll", EXYNOS5422_EPLL_LOCK, 427 1.6 jmcneill EXYNOS5422_EPLL_CON0), 428 1.6 jmcneill CLK_PLL("fout_rpll", "fin_pll", EXYNOS5422_RPLL_LOCK, 429 1.6 jmcneill EXYNOS5422_RPLL_CON0), 430 1.6 jmcneill CLK_PLL("fout_ipll", "fin_pll", EXYNOS5422_IPLL_LOCK, 431 1.6 jmcneill EXYNOS5422_IPLL_CON0), 432 1.6 jmcneill CLK_PLL("fout_spll", "fin_pll", EXYNOS5422_SPLL_LOCK, 433 1.6 jmcneill EXYNOS5422_SPLL_CON0), 434 1.6 jmcneill CLK_PLL("fout_vpll", "fin_pll", EXYNOS5422_VPLL_LOCK, 435 1.6 jmcneill EXYNOS5422_VPLL_CON0), 436 1.6 jmcneill CLK_PLL("fout_mpll", "fin_pll", EXYNOS5422_MPLL_LOCK, 437 1.6 jmcneill EXYNOS5422_MPLL_CON0), 438 1.6 jmcneill CLK_PLL("fout_bpll", "fin_pll", EXYNOS5422_BPLL_LOCK, 439 1.6 jmcneill EXYNOS5422_BPLL_CON0), 440 1.6 jmcneill CLK_PLL("fout_kpll", "fin_pll", EXYNOS5422_KPLL_LOCK, 441 1.6 jmcneill EXYNOS5422_KPLL_CON0), 442 1.1 jmcneill 443 1.1 jmcneill CLK_MUXA("sclk_cpll", "mout_cpll", EXYNOS5422_SRC_TOP6, __BIT(28), 444 1.1 jmcneill mout_cpll_p), 445 1.1 jmcneill CLK_MUXA("sclk_dpll", "mout_dpll", EXYNOS5422_SRC_TOP6, __BIT(24), 446 1.1 jmcneill mout_dpll_p), 447 1.1 jmcneill CLK_MUXA("sclk_mpll", "mout_mpll", EXYNOS5422_SRC_TOP6, __BIT(0), 448 1.1 jmcneill mout_mpll_p), 449 1.1 jmcneill CLK_MUXA("sclk_spll", "mout_spll", EXYNOS5422_SRC_TOP6, __BIT(8), 450 1.1 jmcneill mout_spll_p), 451 1.1 jmcneill CLK_MUXA("sclk_ipll", "mout_ipll", EXYNOS5422_SRC_TOP6, __BIT(12), 452 1.1 jmcneill mout_ipll_p), 453 1.1 jmcneill CLK_MUXF("sclk_epll", "mout_epll", EXYNOS5422_SRC_TOP6, __BIT(20), 454 1.1 jmcneill CLK_SET_RATE_PARENT, mout_epll_p), 455 1.1 jmcneill CLK_MUXF("sclk_rpll", "mout_rpll", EXYNOS5422_SRC_TOP6, __BIT(16), 456 1.1 jmcneill CLK_SET_RATE_PARENT, mout_rpll_p), 457 1.1 jmcneill 458 1.8 jmcneill CLK_MUX("mout_sw_aclk200_fsys", EXYNOS5422_SRC_TOP10, __BIT(24), 459 1.8 jmcneill mout_sw_aclk200_fsys_p), 460 1.8 jmcneill CLK_MUX("mout_sw_aclk200_fsys2", EXYNOS5422_SRC_TOP10, __BIT(12), 461 1.8 jmcneill mout_sw_aclk200_fsys2_p), 462 1.8 jmcneill CLK_MUX("mout_user_aclk200_fsys", EXYNOS5422_SRC_TOP3, __BIT(28), 463 1.8 jmcneill mout_user_aclk200_fsys_p), 464 1.8 jmcneill CLK_MUX("mout_user_aclk200_fsys2", EXYNOS5422_SRC_TOP3, __BIT(12), 465 1.8 jmcneill mout_user_aclk200_fsys2_p), 466 1.11 jmcneill CLK_MUX("mout_aclk66", EXYNOS5422_SRC_TOP1, __BITS(9,8), 467 1.11 jmcneill mout_group1_p), 468 1.8 jmcneill CLK_MUX("mout_aclk200_fsys", EXYNOS5422_SRC_TOP0, __BITS(25,24), 469 1.8 jmcneill mout_group1_p), 470 1.8 jmcneill CLK_MUX("mout_aclk200_fsys2", EXYNOS5422_SRC_TOP0, __BITS(13,12), 471 1.8 jmcneill mout_group1_p), 472 1.8 jmcneill 473 1.11 jmcneill CLK_MUX("mout_sw_aclk66", EXYNOS5422_SRC_TOP11, __BIT(8), 474 1.11 jmcneill mout_sw_aclk66_p), 475 1.11 jmcneill CLK_MUX("mout_user_aclk66_peric", EXYNOS5422_SRC_TOP4, __BIT(8), 476 1.11 jmcneill mout_user_aclk66_peric_p), 477 1.11 jmcneill 478 1.9 jmcneill CLK_MUX("mout_usbd301", EXYNOS5422_SRC_FSYS, __BITS(6,4), 479 1.9 jmcneill mout_group2_p), 480 1.9 jmcneill CLK_MUX("mout_usbd300", EXYNOS5422_SRC_FSYS, __BITS(22,20), 481 1.9 jmcneill mout_group2_p), 482 1.1 jmcneill CLK_MUX("mout_mmc0", EXYNOS5422_SRC_FSYS, __BITS(10,8), 483 1.1 jmcneill mout_group2_p), 484 1.1 jmcneill CLK_MUX("mout_mmc1", EXYNOS5422_SRC_FSYS, __BITS(14,12), 485 1.1 jmcneill mout_group2_p), 486 1.1 jmcneill CLK_MUX("mout_mmc2", EXYNOS5422_SRC_FSYS, __BITS(18,16), 487 1.1 jmcneill mout_group2_p), 488 1.6 jmcneill CLK_MUX("mout_uart0", EXYNOS5422_SRC_PERIC0, __BITS(6,4), 489 1.6 jmcneill mout_group2_p), 490 1.6 jmcneill CLK_MUX("mout_uart1", EXYNOS5422_SRC_PERIC0, __BITS(10,8), 491 1.6 jmcneill mout_group2_p), 492 1.6 jmcneill CLK_MUX("mout_uart2", EXYNOS5422_SRC_PERIC0, __BITS(14,12), 493 1.6 jmcneill mout_group2_p), 494 1.6 jmcneill CLK_MUX("mout_uart3", EXYNOS5422_SRC_PERIC0, __BITS(18,16), 495 1.6 jmcneill mout_group2_p), 496 1.1 jmcneill 497 1.11 jmcneill CLK_DIV("dout_aclk66", "mout_aclk66", EXYNOS5422_DIV_TOP1, __BITS(13,8)), 498 1.8 jmcneill CLK_DIV("dout_aclk200_fsys", "mout_aclk200_fsys", EXYNOS5422_DIV_TOP0, __BITS(30,28)), 499 1.8 jmcneill CLK_DIV("dout_aclk200_fsys2", "mout_aclk200_fsys2", EXYNOS5422_DIV_TOP0, __BITS(14,12)), 500 1.8 jmcneill 501 1.9 jmcneill CLK_DIV("dout_usbphy301", "mout_usbd301", EXYNOS5422_DIV_FSYS0, __BITS(15,12)), 502 1.9 jmcneill CLK_DIV("dout_usbphy300", "mout_usbd300", EXYNOS5422_DIV_FSYS0, __BITS(19,16)), 503 1.9 jmcneill CLK_DIV("dout_usbd301", "mout_usbd301", EXYNOS5422_DIV_FSYS0, __BITS(23,20)), 504 1.9 jmcneill CLK_DIV("dout_usbd300", "mout_usbd300", EXYNOS5422_DIV_FSYS0, __BITS(27,24)), 505 1.1 jmcneill CLK_DIV("dout_mmc0", "mout_mmc0", EXYNOS5422_DIV_FSYS1, __BITS(9,0)), 506 1.1 jmcneill CLK_DIV("dout_mmc1", "mout_mmc1", EXYNOS5422_DIV_FSYS1, __BITS(19,10)), 507 1.1 jmcneill CLK_DIV("dout_mmc2", "mout_mmc2", EXYNOS5422_DIV_FSYS1, __BITS(29,20)), 508 1.6 jmcneill CLK_DIV("dout_uart0", "mout_uart0", EXYNOS5422_DIV_PERIC0, 509 1.6 jmcneill __BITS(11,8)), 510 1.6 jmcneill CLK_DIV("dout_uart1", "mout_uart1", EXYNOS5422_DIV_PERIC0, 511 1.6 jmcneill __BITS(15,12)), 512 1.6 jmcneill CLK_DIV("dout_uart2", "mout_uart2", EXYNOS5422_DIV_PERIC0, 513 1.6 jmcneill __BITS(19,16)), 514 1.6 jmcneill CLK_DIV("dout_uart3", "mout_uart3", EXYNOS5422_DIV_PERIC0, 515 1.6 jmcneill __BITS(23,20)), 516 1.1 jmcneill 517 1.8 jmcneill CLK_GATE("aclk200_fsys", "mout_user_aclk200_fsys", EXYNOS5422_GATE_BUS_FSYS0, 518 1.8 jmcneill __BIT(9), CLK_SET_RATE_PARENT), 519 1.8 jmcneill CLK_GATE("aclk200_fsys2", "mout_user_aclk200_fsys2", EXYNOS5422_GATE_BUS_FSYS0, 520 1.8 jmcneill __BIT(10), CLK_SET_RATE_PARENT), 521 1.8 jmcneill 522 1.1 jmcneill CLK_GATE("sclk_mmc0", "dout_mmc0", EXYNOS5422_GATE_TOP_SCLK_FSYS, 523 1.1 jmcneill __BIT(0), CLK_SET_RATE_PARENT), 524 1.1 jmcneill CLK_GATE("sclk_mmc1", "dout_mmc1", EXYNOS5422_GATE_TOP_SCLK_FSYS, 525 1.1 jmcneill __BIT(1), CLK_SET_RATE_PARENT), 526 1.1 jmcneill CLK_GATE("sclk_mmc2", "dout_mmc2", EXYNOS5422_GATE_TOP_SCLK_FSYS, 527 1.1 jmcneill __BIT(2), CLK_SET_RATE_PARENT), 528 1.9 jmcneill CLK_GATE("sclk_usbphy301", "dout_usbphy301", EXYNOS5422_GATE_TOP_SCLK_FSYS, 529 1.9 jmcneill __BIT(7), CLK_SET_RATE_PARENT), 530 1.9 jmcneill CLK_GATE("sclk_usbphy300", "dout_usbphy300", EXYNOS5422_GATE_TOP_SCLK_FSYS, 531 1.9 jmcneill __BIT(8), CLK_SET_RATE_PARENT), 532 1.9 jmcneill CLK_GATE("sclk_usbd300", "dout_usbd300", EXYNOS5422_GATE_TOP_SCLK_FSYS, 533 1.9 jmcneill __BIT(9), CLK_SET_RATE_PARENT), 534 1.9 jmcneill CLK_GATE("sclk_usbd301", "dout_usbd301", EXYNOS5422_GATE_TOP_SCLK_FSYS, 535 1.9 jmcneill __BIT(10), CLK_SET_RATE_PARENT), 536 1.6 jmcneill CLK_GATE("sclk_uart0", "dout_uart0", EXYNOS5422_GATE_TOP_SCLK_PERIC, 537 1.6 jmcneill __BIT(0), CLK_SET_RATE_PARENT), 538 1.6 jmcneill CLK_GATE("sclk_uart1", "dout_uart1", EXYNOS5422_GATE_TOP_SCLK_PERIC, 539 1.6 jmcneill __BIT(1), CLK_SET_RATE_PARENT), 540 1.6 jmcneill CLK_GATE("sclk_uart2", "dout_uart2", EXYNOS5422_GATE_TOP_SCLK_PERIC, 541 1.6 jmcneill __BIT(2), CLK_SET_RATE_PARENT), 542 1.6 jmcneill CLK_GATE("sclk_uart3", "dout_uart3", EXYNOS5422_GATE_TOP_SCLK_PERIC, 543 1.6 jmcneill __BIT(3), CLK_SET_RATE_PARENT), 544 1.8 jmcneill 545 1.8 jmcneill CLK_GATE("mmc0", "aclk200_fsys2", EXYNOS5422_GATE_IP_FSYS, 546 1.8 jmcneill __BIT(12), CLK_SET_RATE_PARENT), 547 1.8 jmcneill CLK_GATE("mmc1", "aclk200_fsys2", EXYNOS5422_GATE_IP_FSYS, 548 1.8 jmcneill __BIT(13), CLK_SET_RATE_PARENT), 549 1.8 jmcneill CLK_GATE("mmc2", "aclk200_fsys2", EXYNOS5422_GATE_IP_FSYS, 550 1.8 jmcneill __BIT(14), CLK_SET_RATE_PARENT), 551 1.8 jmcneill CLK_GATE("usbh20", "aclk200_fsys", EXYNOS5422_GATE_IP_FSYS, 552 1.8 jmcneill __BIT(18), CLK_SET_RATE_PARENT), 553 1.8 jmcneill CLK_GATE("usbd300", "aclk200_fsys", EXYNOS5422_GATE_IP_FSYS, 554 1.8 jmcneill __BIT(19), CLK_SET_RATE_PARENT), 555 1.8 jmcneill CLK_GATE("usbd301", "aclk200_fsys", EXYNOS5422_GATE_IP_FSYS, 556 1.8 jmcneill __BIT(20), CLK_SET_RATE_PARENT), 557 1.11 jmcneill 558 1.12 jmcneill CLK_GATE("uart0", "mout_user_aclk66_peric", EXYNOS5422_GATE_IP_PERIC, 559 1.12 jmcneill __BIT(0), CLK_SET_RATE_PARENT), 560 1.12 jmcneill CLK_GATE("uart1", "mout_user_aclk66_peric", EXYNOS5422_GATE_IP_PERIC, 561 1.12 jmcneill __BIT(1), CLK_SET_RATE_PARENT), 562 1.12 jmcneill CLK_GATE("uart2", "mout_user_aclk66_peric", EXYNOS5422_GATE_IP_PERIC, 563 1.12 jmcneill __BIT(2), CLK_SET_RATE_PARENT), 564 1.12 jmcneill CLK_GATE("uart3", "mout_user_aclk66_peric", EXYNOS5422_GATE_IP_PERIC, 565 1.12 jmcneill __BIT(3), CLK_SET_RATE_PARENT), 566 1.12 jmcneill CLK_GATE("i2c0", "mout_user_aclk66_peric", EXYNOS5422_GATE_IP_PERIC, 567 1.12 jmcneill __BIT(6), CLK_SET_RATE_PARENT), 568 1.12 jmcneill CLK_GATE("i2c1", "mout_user_aclk66_peric", EXYNOS5422_GATE_IP_PERIC, 569 1.12 jmcneill __BIT(7), CLK_SET_RATE_PARENT), 570 1.12 jmcneill CLK_GATE("i2c2", "mout_user_aclk66_peric", EXYNOS5422_GATE_IP_PERIC, 571 1.12 jmcneill __BIT(8), CLK_SET_RATE_PARENT), 572 1.12 jmcneill CLK_GATE("i2c3", "mout_user_aclk66_peric", EXYNOS5422_GATE_IP_PERIC, 573 1.12 jmcneill __BIT(9), CLK_SET_RATE_PARENT), 574 1.12 jmcneill CLK_GATE("i2c_hdmi", "mout_user_aclk66_peric", EXYNOS5422_GATE_IP_PERIC, 575 1.12 jmcneill __BIT(14), CLK_SET_RATE_PARENT), 576 1.11 jmcneill CLK_GATE("pwm", "mout_user_aclk66_peric", EXYNOS5422_GATE_IP_PERIC, 577 1.11 jmcneill __BIT(24), CLK_SET_RATE_PARENT), 578 1.1 jmcneill }; 579 1.1 jmcneill 580 1.1 jmcneill static int exynos5422_clock_match(device_t, cfdata_t, void *); 581 1.1 jmcneill static void exynos5422_clock_attach(device_t, device_t, void *); 582 1.1 jmcneill 583 1.1 jmcneill struct exynos5422_clock_softc { 584 1.1 jmcneill device_t sc_dev; 585 1.1 jmcneill bus_space_tag_t sc_bst; 586 1.1 jmcneill bus_space_handle_t sc_bsh; 587 1.5 jmcneill 588 1.5 jmcneill struct clk_domain sc_clkdom; 589 1.1 jmcneill }; 590 1.1 jmcneill 591 1.1 jmcneill static void exynos5422_clock_print_header(void); 592 1.1 jmcneill static void exynos5422_clock_print(struct exynos5422_clock_softc *, 593 1.1 jmcneill struct exynos_clk *); 594 1.1 jmcneill 595 1.1 jmcneill CFATTACH_DECL_NEW(exynos5422_clock, sizeof(struct exynos5422_clock_softc), 596 1.1 jmcneill exynos5422_clock_match, exynos5422_clock_attach, NULL, NULL); 597 1.1 jmcneill 598 1.1 jmcneill #define CLOCK_READ(sc, reg) \ 599 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg)) 600 1.1 jmcneill #define CLOCK_WRITE(sc, reg, val) \ 601 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val)) 602 1.1 jmcneill 603 1.16 thorpej static const struct device_compatible_entry compat_data[] = { 604 1.16 thorpej { .compat = "samsung,exynos5800-clock" }, 605 1.16 thorpej DEVICE_COMPAT_EOL 606 1.16 thorpej }; 607 1.16 thorpej 608 1.1 jmcneill static int 609 1.1 jmcneill exynos5422_clock_match(device_t parent, cfdata_t cf, void *aux) 610 1.1 jmcneill { 611 1.3 marty struct fdt_attach_args * const faa = aux; 612 1.4 jmcneill 613 1.16 thorpej return of_compatible_match(faa->faa_phandle, compat_data); 614 1.1 jmcneill } 615 1.1 jmcneill 616 1.1 jmcneill static void 617 1.1 jmcneill exynos5422_clock_attach(device_t parent, device_t self, void *aux) 618 1.1 jmcneill { 619 1.1 jmcneill struct exynos5422_clock_softc * const sc = device_private(self); 620 1.3 marty struct fdt_attach_args * const faa = aux; 621 1.3 marty bus_addr_t addr; 622 1.3 marty bus_size_t size; 623 1.3 marty int error; 624 1.3 marty 625 1.3 marty if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) { 626 1.3 marty aprint_error(": couldn't get registers\n"); 627 1.3 marty return; 628 1.3 marty } 629 1.1 jmcneill 630 1.1 jmcneill sc->sc_dev = self; 631 1.3 marty sc->sc_bst = faa->faa_bst; 632 1.15 skrll 633 1.3 marty error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh); 634 1.3 marty if (error) { 635 1.14 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", 636 1.14 skrll addr, error); 637 1.3 marty return; 638 1.3 marty } 639 1.1 jmcneill 640 1.1 jmcneill aprint_naive("\n"); 641 1.1 jmcneill aprint_normal(": Exynos5422 Clock Controller\n"); 642 1.1 jmcneill 643 1.5 jmcneill sc->sc_clkdom.funcs = &exynos5422_clock_funcs; 644 1.5 jmcneill sc->sc_clkdom.priv = sc; 645 1.5 jmcneill for (u_int n = 0; n < __arraycount(exynos5422_clocks); n++) { 646 1.5 jmcneill exynos5422_clocks[n].base.domain = &sc->sc_clkdom; 647 1.5 jmcneill } 648 1.1 jmcneill 649 1.4 jmcneill fdtbus_register_clock_controller(self, faa->faa_phandle, 650 1.4 jmcneill &exynos5422_car_fdtclock_funcs); 651 1.4 jmcneill 652 1.1 jmcneill exynos5422_clock_print_header(); 653 1.1 jmcneill for (u_int n = 0; n < __arraycount(exynos5422_clocks); n++) { 654 1.1 jmcneill exynos5422_clock_print(sc, &exynos5422_clocks[n]); 655 1.1 jmcneill } 656 1.1 jmcneill } 657 1.1 jmcneill 658 1.1 jmcneill static struct exynos_clk * 659 1.1 jmcneill exynos5422_clock_find(const char *name) 660 1.1 jmcneill { 661 1.1 jmcneill u_int n; 662 1.1 jmcneill 663 1.1 jmcneill for (n = 0; n < __arraycount(exynos5422_clocks); n++) { 664 1.1 jmcneill if (strcmp(exynos5422_clocks[n].base.name, name) == 0) { 665 1.1 jmcneill return &exynos5422_clocks[n]; 666 1.1 jmcneill } 667 1.1 jmcneill } 668 1.1 jmcneill 669 1.1 jmcneill return NULL; 670 1.1 jmcneill } 671 1.1 jmcneill 672 1.4 jmcneill static struct exynos_clk * 673 1.4 jmcneill exynos5422_clock_find_by_id(u_int clock_id) 674 1.4 jmcneill { 675 1.4 jmcneill u_int n; 676 1.4 jmcneill 677 1.4 jmcneill for (n = 0; n < __arraycount(exynos5422_clock_ids); n++) { 678 1.4 jmcneill if (exynos5422_clock_ids[n].id == clock_id) { 679 1.4 jmcneill const char *name = exynos5422_clock_ids[n].name; 680 1.4 jmcneill return exynos5422_clock_find(name); 681 1.4 jmcneill } 682 1.4 jmcneill } 683 1.4 jmcneill 684 1.4 jmcneill return NULL; 685 1.4 jmcneill } 686 1.4 jmcneill 687 1.1 jmcneill static void 688 1.1 jmcneill exynos5422_clock_print_header(void) 689 1.1 jmcneill { 690 1.10 jmcneill aprint_debug(" %-10s %2s %-10s %-5s %10s\n", 691 1.1 jmcneill "clock", "", "parent", "type", "rate"); 692 1.10 jmcneill aprint_debug(" %-10s %2s %-10s %-5s %10s\n", 693 1.1 jmcneill "=====", "", "======", "====", "===="); 694 1.1 jmcneill } 695 1.1 jmcneill 696 1.1 jmcneill static void 697 1.1 jmcneill exynos5422_clock_print(struct exynos5422_clock_softc *sc, 698 1.1 jmcneill struct exynos_clk *eclk) 699 1.1 jmcneill { 700 1.1 jmcneill struct exynos_clk *eclk_parent; 701 1.1 jmcneill struct clk *clk_parent; 702 1.1 jmcneill const char *type = "?"; 703 1.1 jmcneill 704 1.1 jmcneill switch (eclk->type) { 705 1.1 jmcneill case EXYNOS_CLK_FIXED: 706 1.1 jmcneill type = "fixed"; 707 1.1 jmcneill break; 708 1.1 jmcneill case EXYNOS_CLK_PLL: 709 1.1 jmcneill type = "pll"; 710 1.1 jmcneill break; 711 1.1 jmcneill case EXYNOS_CLK_MUX: 712 1.1 jmcneill type = "mux"; 713 1.1 jmcneill break; 714 1.1 jmcneill case EXYNOS_CLK_DIV: 715 1.1 jmcneill type = "div"; 716 1.1 jmcneill break; 717 1.1 jmcneill case EXYNOS_CLK_GATE: 718 1.1 jmcneill type = "gate"; 719 1.1 jmcneill break; 720 1.1 jmcneill } 721 1.1 jmcneill 722 1.1 jmcneill clk_parent = exynos5422_clock_get_parent(sc, &eclk->base); 723 1.1 jmcneill eclk_parent = (struct exynos_clk *)clk_parent; 724 1.1 jmcneill 725 1.10 jmcneill aprint_debug(" %-10s %2s %-10s %-5s %10d Hz\n", 726 1.1 jmcneill eclk->base.name, 727 1.1 jmcneill eclk_parent ? "<-" : "", 728 1.1 jmcneill eclk_parent ? eclk_parent->base.name : "", 729 1.1 jmcneill type, clk_get_rate(&eclk->base)); 730 1.1 jmcneill } 731 1.1 jmcneill 732 1.4 jmcneill static struct clk * 733 1.13 aymeric exynos5422_clock_decode(device_t dev, int cc_phandle, const void *data, 734 1.13 aymeric size_t len) 735 1.4 jmcneill { 736 1.4 jmcneill struct exynos_clk *eclk; 737 1.4 jmcneill 738 1.4 jmcneill /* #clock-cells should be 1 */ 739 1.4 jmcneill if (len != 4) { 740 1.4 jmcneill return NULL; 741 1.4 jmcneill } 742 1.4 jmcneill 743 1.4 jmcneill const u_int clock_id = be32dec(data); 744 1.4 jmcneill 745 1.4 jmcneill eclk = exynos5422_clock_find_by_id(clock_id); 746 1.4 jmcneill if (eclk) 747 1.4 jmcneill return &eclk->base; 748 1.4 jmcneill 749 1.4 jmcneill return NULL; 750 1.4 jmcneill } 751 1.4 jmcneill 752 1.1 jmcneill static u_int 753 1.1 jmcneill exynos5422_clock_get_rate_pll(struct exynos5422_clock_softc *sc, 754 1.1 jmcneill struct exynos_clk *eclk) 755 1.1 jmcneill { 756 1.1 jmcneill struct exynos_pll_clk *epll = &eclk->u.pll; 757 1.1 jmcneill struct exynos_clk *clk_parent; 758 1.1 jmcneill 759 1.1 jmcneill KASSERT(eclk->type == EXYNOS_CLK_PLL); 760 1.1 jmcneill 761 1.1 jmcneill clk_parent = exynos5422_clock_find(eclk->parent); 762 1.1 jmcneill KASSERT(clk_parent != NULL); 763 1.1 jmcneill const u_int rate_parent = exynos5422_clock_get_rate(sc, 764 1.1 jmcneill &clk_parent->base); 765 1.1 jmcneill 766 1.1 jmcneill const uint32_t v = CLOCK_READ(sc, epll->con0_reg); 767 1.15 skrll 768 1.1 jmcneill return PLL_FREQ(rate_parent, v); 769 1.1 jmcneill } 770 1.1 jmcneill 771 1.1 jmcneill static int 772 1.1 jmcneill exynos5422_clock_set_rate_pll(struct exynos5422_clock_softc *sc, 773 1.1 jmcneill struct exynos_clk *eclk, u_int rate) 774 1.1 jmcneill { 775 1.1 jmcneill /* TODO */ 776 1.1 jmcneill return EOPNOTSUPP; 777 1.1 jmcneill } 778 1.1 jmcneill 779 1.1 jmcneill static int 780 1.1 jmcneill exynos5422_clock_set_parent_mux(struct exynos5422_clock_softc *sc, 781 1.1 jmcneill struct exynos_clk *eclk, struct exynos_clk *eclk_parent) 782 1.1 jmcneill { 783 1.1 jmcneill struct exynos_mux_clk *emux = &eclk->u.mux; 784 1.1 jmcneill const char *pname = eclk_parent->base.name; 785 1.1 jmcneill u_int sel; 786 1.1 jmcneill 787 1.1 jmcneill KASSERT(eclk->type == EXYNOS_CLK_MUX); 788 1.1 jmcneill 789 1.1 jmcneill for (sel = 0; sel < emux->nparents; sel++) { 790 1.1 jmcneill if (strcmp(pname, emux->parents[sel]) == 0) { 791 1.1 jmcneill break; 792 1.1 jmcneill } 793 1.1 jmcneill } 794 1.1 jmcneill if (sel == emux->nparents) { 795 1.1 jmcneill return EINVAL; 796 1.1 jmcneill } 797 1.1 jmcneill 798 1.1 jmcneill uint32_t v = CLOCK_READ(sc, emux->reg); 799 1.1 jmcneill v &= ~emux->bits; 800 1.1 jmcneill v |= __SHIFTIN(sel, emux->bits); 801 1.1 jmcneill CLOCK_WRITE(sc, emux->reg, v); 802 1.1 jmcneill 803 1.1 jmcneill return 0; 804 1.1 jmcneill } 805 1.1 jmcneill 806 1.1 jmcneill static struct exynos_clk * 807 1.1 jmcneill exynos5422_clock_get_parent_mux(struct exynos5422_clock_softc *sc, 808 1.1 jmcneill struct exynos_clk *eclk) 809 1.1 jmcneill { 810 1.1 jmcneill struct exynos_mux_clk *emux = &eclk->u.mux; 811 1.1 jmcneill 812 1.1 jmcneill KASSERT(eclk->type == EXYNOS_CLK_MUX); 813 1.1 jmcneill 814 1.1 jmcneill const uint32_t v = CLOCK_READ(sc, emux->reg); 815 1.1 jmcneill const u_int sel = __SHIFTOUT(v, emux->bits); 816 1.1 jmcneill 817 1.1 jmcneill KASSERT(sel < emux->nparents); 818 1.1 jmcneill 819 1.1 jmcneill return exynos5422_clock_find(emux->parents[sel]); 820 1.1 jmcneill } 821 1.1 jmcneill 822 1.1 jmcneill static u_int 823 1.1 jmcneill exynos5422_clock_get_rate_div(struct exynos5422_clock_softc *sc, 824 1.1 jmcneill struct exynos_clk *eclk) 825 1.1 jmcneill { 826 1.2 jmcneill struct exynos_div_clk *ediv = &eclk->u.div; 827 1.1 jmcneill struct clk *clk_parent; 828 1.1 jmcneill 829 1.1 jmcneill KASSERT(eclk->type == EXYNOS_CLK_DIV); 830 1.1 jmcneill 831 1.1 jmcneill clk_parent = exynos5422_clock_get_parent(sc, &eclk->base); 832 1.1 jmcneill const u_int parent_rate = exynos5422_clock_get_rate(sc, clk_parent); 833 1.1 jmcneill 834 1.2 jmcneill const uint32_t v = CLOCK_READ(sc, ediv->reg); 835 1.2 jmcneill const u_int div = __SHIFTOUT(v, ediv->bits); 836 1.1 jmcneill 837 1.1 jmcneill return parent_rate / (div + 1); 838 1.1 jmcneill } 839 1.1 jmcneill 840 1.1 jmcneill static int 841 1.1 jmcneill exynos5422_clock_set_rate_div(struct exynos5422_clock_softc *sc, 842 1.1 jmcneill struct exynos_clk *eclk, u_int rate) 843 1.1 jmcneill { 844 1.2 jmcneill struct exynos_div_clk *ediv = &eclk->u.div; 845 1.1 jmcneill struct clk *clk_parent; 846 1.1 jmcneill int tmp_div, new_div = -1; 847 1.1 jmcneill u_int tmp_rate; 848 1.1 jmcneill 849 1.1 jmcneill KASSERT(eclk->type == EXYNOS_CLK_DIV); 850 1.1 jmcneill 851 1.1 jmcneill clk_parent = exynos5422_clock_get_parent(sc, &eclk->base); 852 1.1 jmcneill const u_int parent_rate = exynos5422_clock_get_rate(sc, clk_parent); 853 1.1 jmcneill 854 1.7 jmcneill for (tmp_div = 0; tmp_div < __SHIFTOUT_MASK(ediv->bits); tmp_div++) { 855 1.1 jmcneill tmp_rate = parent_rate / (tmp_div + 1); 856 1.1 jmcneill if (tmp_rate <= rate) { 857 1.1 jmcneill new_div = tmp_div; 858 1.1 jmcneill break; 859 1.1 jmcneill } 860 1.1 jmcneill } 861 1.1 jmcneill if (new_div == -1) 862 1.1 jmcneill return EINVAL; 863 1.1 jmcneill 864 1.2 jmcneill uint32_t v = CLOCK_READ(sc, ediv->reg); 865 1.2 jmcneill v &= ~ediv->bits; 866 1.2 jmcneill v |= __SHIFTIN(new_div, ediv->bits); 867 1.2 jmcneill CLOCK_WRITE(sc, ediv->reg, v); 868 1.1 jmcneill 869 1.1 jmcneill return 0; 870 1.1 jmcneill } 871 1.1 jmcneill 872 1.1 jmcneill static int 873 1.1 jmcneill exynos5422_clock_enable_gate(struct exynos5422_clock_softc *sc, 874 1.1 jmcneill struct exynos_clk *eclk, bool enable) 875 1.1 jmcneill { 876 1.1 jmcneill struct exynos_gate_clk *egate = &eclk->u.gate; 877 1.1 jmcneill 878 1.1 jmcneill KASSERT(eclk->type == EXYNOS_CLK_GATE); 879 1.1 jmcneill 880 1.1 jmcneill uint32_t v = CLOCK_READ(sc, egate->reg); 881 1.1 jmcneill if (enable) { 882 1.1 jmcneill v |= egate->bits; 883 1.1 jmcneill } else { 884 1.1 jmcneill v &= ~egate->bits; 885 1.1 jmcneill } 886 1.1 jmcneill CLOCK_WRITE(sc, egate->reg, v); 887 1.1 jmcneill 888 1.1 jmcneill return 0; 889 1.1 jmcneill } 890 1.1 jmcneill 891 1.1 jmcneill /* 892 1.1 jmcneill * clk api 893 1.1 jmcneill */ 894 1.1 jmcneill 895 1.1 jmcneill static struct clk * 896 1.1 jmcneill exynos5422_clock_get(void *priv, const char *name) 897 1.1 jmcneill { 898 1.1 jmcneill struct exynos_clk *eclk; 899 1.1 jmcneill 900 1.1 jmcneill eclk = exynos5422_clock_find(name); 901 1.1 jmcneill if (eclk == NULL) 902 1.1 jmcneill return NULL; 903 1.1 jmcneill 904 1.1 jmcneill atomic_inc_uint(&eclk->refcnt); 905 1.1 jmcneill 906 1.1 jmcneill return &eclk->base; 907 1.1 jmcneill } 908 1.1 jmcneill 909 1.1 jmcneill static void 910 1.1 jmcneill exynos5422_clock_put(void *priv, struct clk *clk) 911 1.1 jmcneill { 912 1.1 jmcneill struct exynos_clk *eclk = (struct exynos_clk *)clk; 913 1.1 jmcneill 914 1.1 jmcneill KASSERT(eclk->refcnt > 0); 915 1.1 jmcneill 916 1.1 jmcneill atomic_dec_uint(&eclk->refcnt); 917 1.1 jmcneill } 918 1.1 jmcneill 919 1.1 jmcneill static u_int 920 1.1 jmcneill exynos5422_clock_get_rate(void *priv, struct clk *clk) 921 1.1 jmcneill { 922 1.1 jmcneill struct exynos_clk *eclk = (struct exynos_clk *)clk; 923 1.1 jmcneill struct clk *clk_parent; 924 1.1 jmcneill 925 1.1 jmcneill switch (eclk->type) { 926 1.1 jmcneill case EXYNOS_CLK_FIXED: 927 1.1 jmcneill return eclk->u.fixed.rate; 928 1.1 jmcneill case EXYNOS_CLK_PLL: 929 1.1 jmcneill return exynos5422_clock_get_rate_pll(priv, eclk); 930 1.1 jmcneill case EXYNOS_CLK_MUX: 931 1.1 jmcneill case EXYNOS_CLK_GATE: 932 1.1 jmcneill clk_parent = exynos5422_clock_get_parent(priv, clk); 933 1.1 jmcneill return exynos5422_clock_get_rate(priv, clk_parent); 934 1.1 jmcneill case EXYNOS_CLK_DIV: 935 1.1 jmcneill return exynos5422_clock_get_rate_div(priv, eclk); 936 1.1 jmcneill default: 937 1.1 jmcneill panic("exynos5422: unknown eclk type %d", eclk->type); 938 1.1 jmcneill } 939 1.1 jmcneill } 940 1.1 jmcneill 941 1.1 jmcneill static int 942 1.1 jmcneill exynos5422_clock_set_rate(void *priv, struct clk *clk, u_int rate) 943 1.1 jmcneill { 944 1.1 jmcneill struct exynos_clk *eclk = (struct exynos_clk *)clk; 945 1.1 jmcneill 946 1.2 jmcneill KASSERT((clk->flags & CLK_SET_RATE_PARENT) == 0); 947 1.2 jmcneill 948 1.1 jmcneill switch (eclk->type) { 949 1.1 jmcneill case EXYNOS_CLK_FIXED: 950 1.1 jmcneill return EIO; 951 1.1 jmcneill case EXYNOS_CLK_PLL: 952 1.1 jmcneill return exynos5422_clock_set_rate_pll(priv, eclk, rate); 953 1.1 jmcneill case EXYNOS_CLK_MUX: 954 1.1 jmcneill return EIO; 955 1.1 jmcneill case EXYNOS_CLK_DIV: 956 1.1 jmcneill return exynos5422_clock_set_rate_div(priv, eclk, rate); 957 1.1 jmcneill case EXYNOS_CLK_GATE: 958 1.1 jmcneill return EINVAL; 959 1.1 jmcneill default: 960 1.1 jmcneill panic("exynos5422: unknown eclk type %d", eclk->type); 961 1.1 jmcneill } 962 1.1 jmcneill } 963 1.1 jmcneill 964 1.1 jmcneill static int 965 1.1 jmcneill exynos5422_clock_enable(void *priv, struct clk *clk) 966 1.1 jmcneill { 967 1.1 jmcneill struct exynos_clk *eclk = (struct exynos_clk *)clk; 968 1.1 jmcneill 969 1.1 jmcneill switch (eclk->type) { 970 1.1 jmcneill case EXYNOS_CLK_FIXED: 971 1.1 jmcneill return 0; /* always on */ 972 1.1 jmcneill case EXYNOS_CLK_PLL: 973 1.1 jmcneill return 0; /* XXX */ 974 1.1 jmcneill case EXYNOS_CLK_MUX: 975 1.1 jmcneill case EXYNOS_CLK_DIV: 976 1.1 jmcneill return 0; 977 1.1 jmcneill case EXYNOS_CLK_GATE: 978 1.1 jmcneill return exynos5422_clock_enable_gate(priv, eclk, true); 979 1.1 jmcneill default: 980 1.1 jmcneill panic("exynos5422: unknown eclk type %d", eclk->type); 981 1.1 jmcneill } 982 1.1 jmcneill } 983 1.1 jmcneill 984 1.1 jmcneill static int 985 1.1 jmcneill exynos5422_clock_disable(void *priv, struct clk *clk) 986 1.1 jmcneill { 987 1.1 jmcneill struct exynos_clk *eclk = (struct exynos_clk *)clk; 988 1.1 jmcneill 989 1.1 jmcneill switch (eclk->type) { 990 1.1 jmcneill case EXYNOS_CLK_FIXED: 991 1.1 jmcneill return EINVAL; /* always on */ 992 1.1 jmcneill case EXYNOS_CLK_PLL: 993 1.1 jmcneill return EINVAL; /* XXX */ 994 1.1 jmcneill case EXYNOS_CLK_MUX: 995 1.1 jmcneill case EXYNOS_CLK_DIV: 996 1.1 jmcneill return EINVAL; 997 1.1 jmcneill case EXYNOS_CLK_GATE: 998 1.1 jmcneill return exynos5422_clock_enable_gate(priv, eclk, false); 999 1.1 jmcneill default: 1000 1.1 jmcneill panic("exynos5422: unknown eclk type %d", eclk->type); 1001 1.1 jmcneill } 1002 1.1 jmcneill } 1003 1.1 jmcneill 1004 1.1 jmcneill static int 1005 1.1 jmcneill exynos5422_clock_set_parent(void *priv, struct clk *clk, struct clk *clk_parent) 1006 1.1 jmcneill { 1007 1.1 jmcneill struct exynos_clk *eclk = (struct exynos_clk *)clk; 1008 1.1 jmcneill struct exynos_clk *eclk_parent = (struct exynos_clk *)clk_parent; 1009 1.1 jmcneill 1010 1.1 jmcneill switch (eclk->type) { 1011 1.1 jmcneill case EXYNOS_CLK_FIXED: 1012 1.1 jmcneill case EXYNOS_CLK_PLL: 1013 1.1 jmcneill case EXYNOS_CLK_DIV: 1014 1.1 jmcneill case EXYNOS_CLK_GATE: 1015 1.1 jmcneill return EINVAL; 1016 1.1 jmcneill case EXYNOS_CLK_MUX: 1017 1.1 jmcneill return exynos5422_clock_set_parent_mux(priv, eclk, eclk_parent); 1018 1.1 jmcneill default: 1019 1.1 jmcneill panic("exynos5422: unknown eclk type %d", eclk->type); 1020 1.1 jmcneill } 1021 1.1 jmcneill } 1022 1.1 jmcneill 1023 1.1 jmcneill static struct clk * 1024 1.1 jmcneill exynos5422_clock_get_parent(void *priv, struct clk *clk) 1025 1.1 jmcneill { 1026 1.1 jmcneill struct exynos_clk *eclk = (struct exynos_clk *)clk; 1027 1.1 jmcneill struct exynos_clk *eclk_parent = NULL; 1028 1.1 jmcneill 1029 1.1 jmcneill switch (eclk->type) { 1030 1.1 jmcneill case EXYNOS_CLK_FIXED: 1031 1.1 jmcneill case EXYNOS_CLK_PLL: 1032 1.1 jmcneill case EXYNOS_CLK_DIV: 1033 1.1 jmcneill case EXYNOS_CLK_GATE: 1034 1.1 jmcneill if (eclk->parent != NULL) { 1035 1.1 jmcneill eclk_parent = exynos5422_clock_find(eclk->parent); 1036 1.1 jmcneill } 1037 1.1 jmcneill break; 1038 1.1 jmcneill case EXYNOS_CLK_MUX: 1039 1.1 jmcneill eclk_parent = exynos5422_clock_get_parent_mux(priv, eclk); 1040 1.1 jmcneill break; 1041 1.1 jmcneill default: 1042 1.1 jmcneill panic("exynos5422: unknown eclk type %d", eclk->type); 1043 1.1 jmcneill } 1044 1.1 jmcneill 1045 1.6 jmcneill return (struct clk *)eclk_parent; 1046 1.1 jmcneill } 1047