exynos5422_clock.c revision 1.4.2.3 1 1.4.2.3 skrll /* $NetBSD: exynos5422_clock.c,v 1.4.2.3 2016/03/19 11:29:57 skrll Exp $ */
2 1.4.2.2 skrll
3 1.4.2.2 skrll /*-
4 1.4.2.2 skrll * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.4.2.2 skrll * All rights reserved.
6 1.4.2.2 skrll *
7 1.4.2.2 skrll * Redistribution and use in source and binary forms, with or without
8 1.4.2.2 skrll * modification, are permitted provided that the following conditions
9 1.4.2.2 skrll * are met:
10 1.4.2.2 skrll * 1. Redistributions of source code must retain the above copyright
11 1.4.2.2 skrll * notice, this list of conditions and the following disclaimer.
12 1.4.2.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
13 1.4.2.2 skrll * notice, this list of conditions and the following disclaimer in the
14 1.4.2.2 skrll * documentation and/or other materials provided with the distribution.
15 1.4.2.2 skrll *
16 1.4.2.2 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.4.2.2 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.4.2.2 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.4.2.2 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.4.2.2 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.4.2.2 skrll * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.4.2.2 skrll * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.4.2.2 skrll * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.4.2.2 skrll * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.4.2.2 skrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.4.2.2 skrll * SUCH DAMAGE.
27 1.4.2.2 skrll */
28 1.4.2.2 skrll
29 1.4.2.2 skrll #include "locators.h"
30 1.4.2.2 skrll
31 1.4.2.2 skrll #include <sys/cdefs.h>
32 1.4.2.3 skrll __KERNEL_RCSID(0, "$NetBSD: exynos5422_clock.c,v 1.4.2.3 2016/03/19 11:29:57 skrll Exp $");
33 1.4.2.2 skrll
34 1.4.2.2 skrll #include <sys/param.h>
35 1.4.2.2 skrll #include <sys/bus.h>
36 1.4.2.2 skrll #include <sys/device.h>
37 1.4.2.2 skrll #include <sys/intr.h>
38 1.4.2.2 skrll #include <sys/systm.h>
39 1.4.2.2 skrll #include <sys/kernel.h>
40 1.4.2.2 skrll #include <sys/atomic.h>
41 1.4.2.2 skrll
42 1.4.2.2 skrll #include <dev/clk/clk_backend.h>
43 1.4.2.2 skrll
44 1.4.2.2 skrll #include <arm/samsung/exynos_reg.h>
45 1.4.2.2 skrll #include <arm/samsung/exynos_var.h>
46 1.4.2.2 skrll #include <arm/samsung/exynos_clock.h>
47 1.4.2.2 skrll
48 1.4.2.2 skrll #include <dev/fdt/fdtvar.h>
49 1.4.2.2 skrll
50 1.4.2.3 skrll static struct clk *exynos5422_clock_decode(device_t, const void *, size_t);
51 1.4.2.3 skrll
52 1.4.2.3 skrll static const struct fdtbus_clock_controller_func exynos5422_car_fdtclock_funcs = {
53 1.4.2.3 skrll .decode = exynos5422_clock_decode
54 1.4.2.3 skrll };
55 1.4.2.3 skrll
56 1.4.2.3 skrll /* DT clock ID to clock name mappings */
57 1.4.2.3 skrll static struct exynos5422_clock_id {
58 1.4.2.3 skrll u_int id;
59 1.4.2.3 skrll const char *name;
60 1.4.2.3 skrll } exynos5422_clock_ids[] = {
61 1.4.2.3 skrll { 1, "fin_pll" },
62 1.4.2.3 skrll { 2, "fout_apll" },
63 1.4.2.3 skrll { 3, "fout_cpll" },
64 1.4.2.3 skrll { 4, "fout_dpll" },
65 1.4.2.3 skrll { 5, "fout_epll" },
66 1.4.2.3 skrll { 6, "fout_rpll" },
67 1.4.2.3 skrll { 7, "fout_ipll" },
68 1.4.2.3 skrll { 8, "fout_spll" },
69 1.4.2.3 skrll { 9, "fout_vpll" },
70 1.4.2.3 skrll { 10, "fout_mpll" },
71 1.4.2.3 skrll { 11, "fout_bpll" },
72 1.4.2.3 skrll { 12, "fout_kpll" },
73 1.4.2.3 skrll { 128, "sclk_uart0" },
74 1.4.2.3 skrll { 129, "sclk_uart1" },
75 1.4.2.3 skrll { 130, "sclk_uart2" },
76 1.4.2.3 skrll { 131, "sclk_uart3" },
77 1.4.2.3 skrll { 132, "sclk_mmc0" },
78 1.4.2.3 skrll { 133, "sclk_mmc1" },
79 1.4.2.3 skrll { 134, "sclk_mmc2" },
80 1.4.2.3 skrll { 135, "sclk_spi0" },
81 1.4.2.3 skrll { 136, "sclk_spi1" },
82 1.4.2.3 skrll { 137, "sclk_spi2" },
83 1.4.2.3 skrll { 138, "sclk_i2s1" },
84 1.4.2.3 skrll { 139, "sclk_i2s2" },
85 1.4.2.3 skrll { 140, "sclk_pcm1" },
86 1.4.2.3 skrll { 141, "sclk_pcm2" },
87 1.4.2.3 skrll { 142, "sclk_spdif" },
88 1.4.2.3 skrll { 143, "sclk_hdmi" },
89 1.4.2.3 skrll { 144, "sclk_pixel" },
90 1.4.2.3 skrll { 145, "sclk_dp1" },
91 1.4.2.3 skrll { 146, "sclk_mipi1" },
92 1.4.2.3 skrll { 147, "sclk_fimd1" },
93 1.4.2.3 skrll { 148, "sclk_maudio0" },
94 1.4.2.3 skrll { 149, "sclk_maupcm0" },
95 1.4.2.3 skrll { 150, "sclk_usbd300" },
96 1.4.2.3 skrll { 151, "sclk_usbd301" },
97 1.4.2.3 skrll { 152, "sclk_usbphy300" },
98 1.4.2.3 skrll { 153, "sclk_usbphy301" },
99 1.4.2.3 skrll { 154, "sclk_unipro" },
100 1.4.2.3 skrll { 155, "sclk_pwm" },
101 1.4.2.3 skrll { 156, "sclk_gscl_wa" },
102 1.4.2.3 skrll { 157, "sclk_gscl_wb" },
103 1.4.2.3 skrll { 158, "sclk_hdmiphy" },
104 1.4.2.3 skrll { 159, "mau_epll" },
105 1.4.2.3 skrll { 160, "sclk_hsic_12m" },
106 1.4.2.3 skrll { 161, "sclk_mphy_ixtal24" },
107 1.4.2.3 skrll { 257, "uart0" },
108 1.4.2.3 skrll { 258, "uart1" },
109 1.4.2.3 skrll { 259, "uart2" },
110 1.4.2.3 skrll { 260, "uart3" },
111 1.4.2.3 skrll { 261, "i2c0" },
112 1.4.2.3 skrll { 262, "i2c1" },
113 1.4.2.3 skrll { 263, "i2c2" },
114 1.4.2.3 skrll { 264, "i2c3" },
115 1.4.2.3 skrll { 265, "usi0" },
116 1.4.2.3 skrll { 266, "usi1" },
117 1.4.2.3 skrll { 267, "usi2" },
118 1.4.2.3 skrll { 268, "usi3" },
119 1.4.2.3 skrll { 269, "i2c_hdmi" },
120 1.4.2.3 skrll { 270, "tsadc" },
121 1.4.2.3 skrll { 271, "spi0" },
122 1.4.2.3 skrll { 272, "spi1" },
123 1.4.2.3 skrll { 273, "spi2" },
124 1.4.2.3 skrll { 274, "keyif" },
125 1.4.2.3 skrll { 275, "i2s1" },
126 1.4.2.3 skrll { 276, "i2s2" },
127 1.4.2.3 skrll { 277, "pcm1" },
128 1.4.2.3 skrll { 278, "pcm2" },
129 1.4.2.3 skrll { 279, "pwm" },
130 1.4.2.3 skrll { 280, "spdif" },
131 1.4.2.3 skrll { 281, "usi4" },
132 1.4.2.3 skrll { 282, "usi5" },
133 1.4.2.3 skrll { 283, "usi6" },
134 1.4.2.3 skrll { 300, "aclk66_psgen" },
135 1.4.2.3 skrll { 301, "chipid" },
136 1.4.2.3 skrll { 302, "sysreg" },
137 1.4.2.3 skrll { 303, "tzpc0" },
138 1.4.2.3 skrll { 304, "tzpc1" },
139 1.4.2.3 skrll { 305, "tzpc2" },
140 1.4.2.3 skrll { 306, "tzpc3" },
141 1.4.2.3 skrll { 307, "tzpc4" },
142 1.4.2.3 skrll { 308, "tzpc5" },
143 1.4.2.3 skrll { 309, "tzpc6" },
144 1.4.2.3 skrll { 310, "tzpc7" },
145 1.4.2.3 skrll { 311, "tzpc8" },
146 1.4.2.3 skrll { 312, "tzpc9" },
147 1.4.2.3 skrll { 313, "hdmi_cec" },
148 1.4.2.3 skrll { 314, "seckey" },
149 1.4.2.3 skrll { 315, "mct" },
150 1.4.2.3 skrll { 316, "wdt" },
151 1.4.2.3 skrll { 317, "rtc" },
152 1.4.2.3 skrll { 318, "tmu" },
153 1.4.2.3 skrll { 319, "tmu_gpu" },
154 1.4.2.3 skrll { 330, "pclk66_gpio" },
155 1.4.2.3 skrll { 350, "aclk200_fsys2" },
156 1.4.2.3 skrll { 351, "mout_mmc0" },
157 1.4.2.3 skrll { 352, "mout_mmc1" },
158 1.4.2.3 skrll { 353, "mout_mmc2" },
159 1.4.2.3 skrll { 354, "sromc" },
160 1.4.2.3 skrll { 355, "ufs" },
161 1.4.2.3 skrll { 360, "aclk200_fsys" },
162 1.4.2.3 skrll { 361, "tsi" },
163 1.4.2.3 skrll { 362, "pdma0" },
164 1.4.2.3 skrll { 363, "pdma1" },
165 1.4.2.3 skrll { 364, "rtic" },
166 1.4.2.3 skrll { 365, "usbh20" },
167 1.4.2.3 skrll { 366, "usbd300" },
168 1.4.2.3 skrll { 367, "usbd301" },
169 1.4.2.3 skrll { 380, "aclk400_mscl" },
170 1.4.2.3 skrll { 381, "mscl0" },
171 1.4.2.3 skrll { 382, "mscl1" },
172 1.4.2.3 skrll { 383, "mscl2" },
173 1.4.2.3 skrll { 384, "smmu_mscl0" },
174 1.4.2.3 skrll { 385, "smmu_mscl1" },
175 1.4.2.3 skrll { 386, "smmu_mscl2" },
176 1.4.2.3 skrll { 400, "aclk333" },
177 1.4.2.3 skrll { 401, "mfc" },
178 1.4.2.3 skrll { 402, "smmu_mfcl" },
179 1.4.2.3 skrll { 403, "smmu_mfcr" },
180 1.4.2.3 skrll { 410, "aclk200_disp1" },
181 1.4.2.3 skrll { 411, "dsim1" },
182 1.4.2.3 skrll { 412, "dp1" },
183 1.4.2.3 skrll { 413, "hdmi" },
184 1.4.2.3 skrll { 420, "aclk300_disp1" },
185 1.4.2.3 skrll { 421, "fimd1" },
186 1.4.2.3 skrll { 422, "smmu_fimd1m0" },
187 1.4.2.3 skrll { 423, "smmu_fimd1m1" },
188 1.4.2.3 skrll { 430, "aclk166" },
189 1.4.2.3 skrll { 431, "mixer" },
190 1.4.2.3 skrll { 440, "aclk266" },
191 1.4.2.3 skrll { 441, "rotator" },
192 1.4.2.3 skrll { 442, "mdma1" },
193 1.4.2.3 skrll { 443, "smmu_rotator" },
194 1.4.2.3 skrll { 444, "smmu_mdma1" },
195 1.4.2.3 skrll { 450, "aclk300_jpeg" },
196 1.4.2.3 skrll { 451, "jpeg" },
197 1.4.2.3 skrll { 452, "jpeg2" },
198 1.4.2.3 skrll { 453, "smmu_jpeg" },
199 1.4.2.3 skrll { 454, "smmu_jpeg2" },
200 1.4.2.3 skrll { 460, "aclk300_gscl" },
201 1.4.2.3 skrll { 461, "smmu_gscl0" },
202 1.4.2.3 skrll { 462, "smmu_gscl1" },
203 1.4.2.3 skrll { 463, "gscl_wa" },
204 1.4.2.3 skrll { 464, "gscl_wb" },
205 1.4.2.3 skrll { 465, "gscl0" },
206 1.4.2.3 skrll { 466, "gscl1" },
207 1.4.2.3 skrll { 467, "fimc_3aa" },
208 1.4.2.3 skrll { 470, "aclk266_g2d" },
209 1.4.2.3 skrll { 471, "sss" },
210 1.4.2.3 skrll { 472, "slim_sss" },
211 1.4.2.3 skrll { 473, "mdma0" },
212 1.4.2.3 skrll { 480, "aclk333_g2d" },
213 1.4.2.3 skrll { 481, "g2d" },
214 1.4.2.3 skrll { 490, "aclk333_432_gscl" },
215 1.4.2.3 skrll { 491, "smmu_3aa" },
216 1.4.2.3 skrll { 492, "smmu_fimcl0" },
217 1.4.2.3 skrll { 493, "smmu_fimcl1" },
218 1.4.2.3 skrll { 494, "smmu_fimcl3" },
219 1.4.2.3 skrll { 495, "fimc_lite3" },
220 1.4.2.3 skrll { 496, "fimc_lite0" },
221 1.4.2.3 skrll { 497, "fimc_lite1" },
222 1.4.2.3 skrll { 500, "aclk_g3d" },
223 1.4.2.3 skrll { 501, "g3d" },
224 1.4.2.3 skrll { 502, "smmu_mixer" },
225 1.4.2.3 skrll { 503, "smmu_g2d" },
226 1.4.2.3 skrll { 504, "smmu_mdma0" },
227 1.4.2.3 skrll { 505, "mc" },
228 1.4.2.3 skrll { 506, "top_rtc" },
229 1.4.2.3 skrll { 510, "sclk_uart_isp" },
230 1.4.2.3 skrll { 511, "sclk_spi0_isp" },
231 1.4.2.3 skrll { 512, "sclk_spi1_isp" },
232 1.4.2.3 skrll { 513, "sclk_pwm_isp" },
233 1.4.2.3 skrll { 514, "sclk_isp_sensor0" },
234 1.4.2.3 skrll { 515, "sclk_isp_sensor1" },
235 1.4.2.3 skrll { 516, "sclk_isp_sensor2" },
236 1.4.2.3 skrll { 517, "aclk432_scaler" },
237 1.4.2.3 skrll { 518, "aclk432_cam" },
238 1.4.2.3 skrll { 519, "aclk_fl1550_cam" },
239 1.4.2.3 skrll { 520, "aclk550_cam" },
240 1.4.2.3 skrll { 640, "mout_hdmi" },
241 1.4.2.3 skrll { 641, "mout_g3d" },
242 1.4.2.3 skrll { 642, "mout_vpll" },
243 1.4.2.3 skrll { 643, "mout_maudio0" },
244 1.4.2.3 skrll { 644, "mout_user_aclk333" },
245 1.4.2.3 skrll { 645, "mout_sw_aclk333" },
246 1.4.2.3 skrll { 646, "mout_user_aclk200_disp1" },
247 1.4.2.3 skrll { 647, "mout_sw_aclk200" },
248 1.4.2.3 skrll { 648, "mout_user_aclk300_disp1" },
249 1.4.2.3 skrll { 649, "mout_sw_aclk300" },
250 1.4.2.3 skrll { 650, "mout_user_aclk400_disp1" },
251 1.4.2.3 skrll { 651, "mout_sw_aclk400" },
252 1.4.2.3 skrll { 768, "dout_pixel" },
253 1.4.2.3 skrll };
254 1.4.2.3 skrll
255 1.4.2.2 skrll static struct clk *exynos5422_clock_get(void *, const char *);
256 1.4.2.2 skrll static void exynos5422_clock_put(void *, struct clk *);
257 1.4.2.2 skrll static u_int exynos5422_clock_get_rate(void *, struct clk *);
258 1.4.2.2 skrll static int exynos5422_clock_set_rate(void *, struct clk *, u_int);
259 1.4.2.2 skrll static int exynos5422_clock_enable(void *, struct clk *);
260 1.4.2.2 skrll static int exynos5422_clock_disable(void *, struct clk *);
261 1.4.2.2 skrll static int exynos5422_clock_set_parent(void *, struct clk *, struct clk *);
262 1.4.2.2 skrll static struct clk *exynos5422_clock_get_parent(void *, struct clk *);
263 1.4.2.2 skrll
264 1.4.2.2 skrll static const struct clk_funcs exynos5422_clock_funcs = {
265 1.4.2.2 skrll .get = exynos5422_clock_get,
266 1.4.2.2 skrll .put = exynos5422_clock_put,
267 1.4.2.2 skrll .get_rate = exynos5422_clock_get_rate,
268 1.4.2.2 skrll .set_rate = exynos5422_clock_set_rate,
269 1.4.2.2 skrll .enable = exynos5422_clock_enable,
270 1.4.2.2 skrll .disable = exynos5422_clock_disable,
271 1.4.2.2 skrll .set_parent = exynos5422_clock_set_parent,
272 1.4.2.2 skrll .get_parent = exynos5422_clock_get_parent,
273 1.4.2.2 skrll };
274 1.4.2.2 skrll
275 1.4.2.2 skrll #define CLK_FIXED(_name, _rate) { \
276 1.4.2.2 skrll .base = { .name = (_name) }, .type = EXYNOS_CLK_FIXED, \
277 1.4.2.2 skrll .u = { .fixed = { .rate = (_rate) } } \
278 1.4.2.2 skrll }
279 1.4.2.2 skrll
280 1.4.2.2 skrll #define CLK_PLL(_name, _parent, _base) { \
281 1.4.2.2 skrll .base = { .name = (_name) }, .type = EXYNOS_CLK_PLL, \
282 1.4.2.2 skrll .parent = (_parent), \
283 1.4.2.2 skrll .u = { \
284 1.4.2.2 skrll .pll = { \
285 1.4.2.2 skrll .con0_reg = (_base) + PLL_CON0_OFFSET, \
286 1.4.2.2 skrll .lock_reg = (_base) + PLL_LOCK_OFFSET, \
287 1.4.2.2 skrll } \
288 1.4.2.2 skrll } \
289 1.4.2.2 skrll }
290 1.4.2.2 skrll
291 1.4.2.2 skrll #define CLK_MUXF(_name, _alias, _reg, _bits, _f, _p) { \
292 1.4.2.2 skrll .base = { .name = (_name), .flags = (_f) }, \
293 1.4.2.2 skrll .type = EXYNOS_CLK_MUX, \
294 1.4.2.2 skrll .alias = (_alias), \
295 1.4.2.2 skrll .u = { \
296 1.4.2.2 skrll .mux = { \
297 1.4.2.2 skrll .nparents = __arraycount(_p), \
298 1.4.2.2 skrll .parents = (_p), \
299 1.4.2.2 skrll .reg = (_reg), \
300 1.4.2.2 skrll .bits = (_bits) \
301 1.4.2.2 skrll } \
302 1.4.2.2 skrll } \
303 1.4.2.2 skrll }
304 1.4.2.2 skrll
305 1.4.2.2 skrll #define CLK_MUXA(_name, _alias, _reg, _bits, _p) \
306 1.4.2.2 skrll CLK_MUXF(_name, _alias, _reg, _bits, 0, _p)
307 1.4.2.2 skrll
308 1.4.2.2 skrll #define CLK_MUX(_name, _reg, _bits, _p) \
309 1.4.2.2 skrll CLK_MUXF(_name, NULL, _reg, _bits, 0, _p)
310 1.4.2.2 skrll
311 1.4.2.2 skrll #define CLK_DIV(_name, _parent, _reg, _bits) { \
312 1.4.2.2 skrll .base = { .name = (_name) }, .type = EXYNOS_CLK_DIV, \
313 1.4.2.2 skrll .parent = (_parent), \
314 1.4.2.2 skrll .u = { \
315 1.4.2.2 skrll .div = { \
316 1.4.2.2 skrll .reg = (_reg), \
317 1.4.2.2 skrll .bits = (_bits) \
318 1.4.2.2 skrll } \
319 1.4.2.2 skrll } \
320 1.4.2.2 skrll }
321 1.4.2.2 skrll
322 1.4.2.2 skrll #define CLK_GATE(_name, _parent, _reg, _bits, _f) { \
323 1.4.2.2 skrll .base = { .name = (_name), .flags = (_f) }, \
324 1.4.2.2 skrll .type = EXYNOS_CLK_GATE, \
325 1.4.2.2 skrll .parent = (_parent), \
326 1.4.2.2 skrll .u = { \
327 1.4.2.2 skrll .gate = { \
328 1.4.2.2 skrll .reg = (_reg), \
329 1.4.2.2 skrll .bits = (_bits) \
330 1.4.2.2 skrll } \
331 1.4.2.2 skrll } \
332 1.4.2.2 skrll }
333 1.4.2.2 skrll
334 1.4.2.2 skrll #define EXYNOS5422_APLL_BASE 0x00000
335 1.4.2.2 skrll #define EXYNOS5422_CPLL_BASE 0x10020
336 1.4.2.2 skrll #define EXYNOS5422_DPLL_BASE 0x10030
337 1.4.2.2 skrll #define EXYNOS5422_EPLL_BASE 0x10040
338 1.4.2.2 skrll #define EXYNOS5422_RPLL_BASE 0x10050
339 1.4.2.2 skrll #define EXYNOS5422_IPLL_BASE 0x10060
340 1.4.2.2 skrll #define EXYNOS5422_SPLL_BASE 0x10070
341 1.4.2.2 skrll #define EXYNOS5422_VPLL_BASE 0x10080
342 1.4.2.2 skrll #define EXYNOS5422_MPLL_BASE 0x10090
343 1.4.2.2 skrll #define EXYNOS5422_BPLL_BASE 0x20010
344 1.4.2.2 skrll #define EXYNOS5422_KPLL_BASE 0x28000
345 1.4.2.2 skrll
346 1.4.2.2 skrll #define EXYNOS5422_SRC_CPU 0x00200
347 1.4.2.2 skrll #define EXYNOS5422_SRC_TOP0 0x10200
348 1.4.2.2 skrll #define EXYNOS5422_SRC_TOP1 0x10204
349 1.4.2.2 skrll #define EXYNOS5422_SRC_TOP2 0x10208
350 1.4.2.2 skrll #define EXYNOS5422_SRC_TOP3 0x1020c
351 1.4.2.2 skrll #define EXYNOS5422_SRC_TOP4 0x10210
352 1.4.2.2 skrll #define EXYNOS5422_SRC_TOP5 0x10214
353 1.4.2.2 skrll #define EXYNOS5422_SRC_TOP6 0x10218
354 1.4.2.2 skrll #define EXYNOS5422_SRC_TOP7 0x1021c
355 1.4.2.2 skrll #define EXYNOS5422_SRC_DISP10 0x1022c
356 1.4.2.2 skrll #define EXYNOS5422_SRC_MAU 0x10240
357 1.4.2.2 skrll #define EXYNOS5422_SRC_FSYS 0x10244
358 1.4.2.2 skrll #define EXYNOS5422_SRC_PERIC0 0x10250
359 1.4.2.2 skrll #define EXYNOS5422_SRC_PERIC1 0x10254
360 1.4.2.2 skrll #define EXYNOS5422_SRC_ISP 0x10270
361 1.4.2.2 skrll #define EXYNOS5422_SRC_TOP10 0x10280
362 1.4.2.2 skrll #define EXYNOS5422_SRC_TOP11 0x10280
363 1.4.2.2 skrll #define EXYNOS5422_SRC_TOP12 0x10280
364 1.4.2.2 skrll
365 1.4.2.2 skrll #define EXYNOS5422_DIV_FSYS1 0x1054c
366 1.4.2.2 skrll
367 1.4.2.2 skrll #define EXYNOS5422_GATE_TOP_SCLK_FSYS 0x10840
368 1.4.2.2 skrll
369 1.4.2.2 skrll static const char *mout_cpll_p[] = { "fin_pll", "fout_cpll" };
370 1.4.2.2 skrll static const char *mout_dpll_p[] = { "fin_pll", "fout_dpll" };
371 1.4.2.2 skrll static const char *mout_mpll_p[] = { "fin_pll", "fout_mpll" };
372 1.4.2.2 skrll static const char *mout_spll_p[] = { "fin_pll", "fout_spll" };
373 1.4.2.2 skrll static const char *mout_ipll_p[] = { "fin_pll", "fout_ipll" };
374 1.4.2.2 skrll static const char *mout_epll_p[] = { "fin_pll", "fout_epll" };
375 1.4.2.2 skrll static const char *mout_rpll_p[] = { "fin_pll", "fout_rpll" };
376 1.4.2.2 skrll static const char *mout_group2_p[] =
377 1.4.2.2 skrll { "fin_pll", "sclk_cpll", "sclk_dpll", "sclk_mpll",
378 1.4.2.2 skrll "sclk_spll", "sclk_ipll", "sclk_epll", "sclk_rpll" };
379 1.4.2.2 skrll
380 1.4.2.2 skrll static struct exynos_clk exynos5422_clocks[] = {
381 1.4.2.2 skrll CLK_FIXED("fin_pll", EXYNOS_F_IN_FREQ),
382 1.4.2.2 skrll
383 1.4.2.2 skrll CLK_PLL("fout_apll", "fin_pll", EXYNOS5422_APLL_BASE),
384 1.4.2.2 skrll CLK_PLL("fout_cpll", "fin_pll", EXYNOS5422_CPLL_BASE),
385 1.4.2.2 skrll CLK_PLL("fout_dpll", "fin_pll", EXYNOS5422_DPLL_BASE),
386 1.4.2.2 skrll CLK_PLL("fout_epll", "fin_pll", EXYNOS5422_EPLL_BASE),
387 1.4.2.2 skrll CLK_PLL("fout_rpll", "fin_pll", EXYNOS5422_RPLL_BASE),
388 1.4.2.2 skrll CLK_PLL("fout_ipll", "fin_pll", EXYNOS5422_IPLL_BASE),
389 1.4.2.2 skrll CLK_PLL("fout_spll", "fin_pll", EXYNOS5422_SPLL_BASE),
390 1.4.2.2 skrll CLK_PLL("fout_vpll", "fin_pll", EXYNOS5422_VPLL_BASE),
391 1.4.2.2 skrll CLK_PLL("fout_mpll", "fin_pll", EXYNOS5422_MPLL_BASE),
392 1.4.2.2 skrll CLK_PLL("fout_bpll", "fin_pll", EXYNOS5422_BPLL_BASE),
393 1.4.2.2 skrll CLK_PLL("fout_kpll", "fin_pll", EXYNOS5422_KPLL_BASE),
394 1.4.2.2 skrll
395 1.4.2.2 skrll CLK_MUXA("sclk_cpll", "mout_cpll", EXYNOS5422_SRC_TOP6, __BIT(28),
396 1.4.2.2 skrll mout_cpll_p),
397 1.4.2.2 skrll CLK_MUXA("sclk_dpll", "mout_dpll", EXYNOS5422_SRC_TOP6, __BIT(24),
398 1.4.2.2 skrll mout_dpll_p),
399 1.4.2.2 skrll CLK_MUXA("sclk_mpll", "mout_mpll", EXYNOS5422_SRC_TOP6, __BIT(0),
400 1.4.2.2 skrll mout_mpll_p),
401 1.4.2.2 skrll CLK_MUXA("sclk_spll", "mout_spll", EXYNOS5422_SRC_TOP6, __BIT(8),
402 1.4.2.2 skrll mout_spll_p),
403 1.4.2.2 skrll CLK_MUXA("sclk_ipll", "mout_ipll", EXYNOS5422_SRC_TOP6, __BIT(12),
404 1.4.2.2 skrll mout_ipll_p),
405 1.4.2.2 skrll CLK_MUXF("sclk_epll", "mout_epll", EXYNOS5422_SRC_TOP6, __BIT(20),
406 1.4.2.2 skrll CLK_SET_RATE_PARENT, mout_epll_p),
407 1.4.2.2 skrll CLK_MUXF("sclk_rpll", "mout_rpll", EXYNOS5422_SRC_TOP6, __BIT(16),
408 1.4.2.2 skrll CLK_SET_RATE_PARENT, mout_rpll_p),
409 1.4.2.2 skrll
410 1.4.2.2 skrll CLK_MUX("mout_mmc0", EXYNOS5422_SRC_FSYS, __BITS(10,8),
411 1.4.2.2 skrll mout_group2_p),
412 1.4.2.2 skrll CLK_MUX("mout_mmc1", EXYNOS5422_SRC_FSYS, __BITS(14,12),
413 1.4.2.2 skrll mout_group2_p),
414 1.4.2.2 skrll CLK_MUX("mout_mmc2", EXYNOS5422_SRC_FSYS, __BITS(18,16),
415 1.4.2.2 skrll mout_group2_p),
416 1.4.2.2 skrll
417 1.4.2.2 skrll CLK_DIV("dout_mmc0", "mout_mmc0", EXYNOS5422_DIV_FSYS1, __BITS(9,0)),
418 1.4.2.2 skrll CLK_DIV("dout_mmc1", "mout_mmc1", EXYNOS5422_DIV_FSYS1, __BITS(19,10)),
419 1.4.2.2 skrll CLK_DIV("dout_mmc2", "mout_mmc2", EXYNOS5422_DIV_FSYS1, __BITS(29,20)),
420 1.4.2.2 skrll
421 1.4.2.2 skrll CLK_GATE("sclk_mmc0", "dout_mmc0", EXYNOS5422_GATE_TOP_SCLK_FSYS,
422 1.4.2.2 skrll __BIT(0), CLK_SET_RATE_PARENT),
423 1.4.2.2 skrll CLK_GATE("sclk_mmc1", "dout_mmc1", EXYNOS5422_GATE_TOP_SCLK_FSYS,
424 1.4.2.2 skrll __BIT(1), CLK_SET_RATE_PARENT),
425 1.4.2.2 skrll CLK_GATE("sclk_mmc2", "dout_mmc2", EXYNOS5422_GATE_TOP_SCLK_FSYS,
426 1.4.2.2 skrll __BIT(2), CLK_SET_RATE_PARENT),
427 1.4.2.2 skrll };
428 1.4.2.2 skrll
429 1.4.2.2 skrll static int exynos5422_clock_match(device_t, cfdata_t, void *);
430 1.4.2.2 skrll static void exynos5422_clock_attach(device_t, device_t, void *);
431 1.4.2.2 skrll
432 1.4.2.2 skrll struct exynos5422_clock_softc {
433 1.4.2.2 skrll device_t sc_dev;
434 1.4.2.2 skrll bus_space_tag_t sc_bst;
435 1.4.2.2 skrll bus_space_handle_t sc_bsh;
436 1.4.2.2 skrll };
437 1.4.2.2 skrll
438 1.4.2.2 skrll static void exynos5422_clock_print_header(void);
439 1.4.2.2 skrll static void exynos5422_clock_print(struct exynos5422_clock_softc *,
440 1.4.2.2 skrll struct exynos_clk *);
441 1.4.2.2 skrll
442 1.4.2.2 skrll CFATTACH_DECL_NEW(exynos5422_clock, sizeof(struct exynos5422_clock_softc),
443 1.4.2.2 skrll exynos5422_clock_match, exynos5422_clock_attach, NULL, NULL);
444 1.4.2.2 skrll
445 1.4.2.2 skrll #define CLOCK_READ(sc, reg) \
446 1.4.2.2 skrll bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
447 1.4.2.2 skrll #define CLOCK_WRITE(sc, reg, val) \
448 1.4.2.2 skrll bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
449 1.4.2.2 skrll
450 1.4.2.2 skrll static int
451 1.4.2.2 skrll exynos5422_clock_match(device_t parent, cfdata_t cf, void *aux)
452 1.4.2.2 skrll {
453 1.4.2.3 skrll const char * const compatible[] = { "samsung,exynos5800-clock", NULL };
454 1.4.2.2 skrll struct fdt_attach_args * const faa = aux;
455 1.4.2.3 skrll
456 1.4.2.2 skrll return of_match_compatible(faa->faa_phandle, compatible);
457 1.4.2.2 skrll }
458 1.4.2.2 skrll
459 1.4.2.2 skrll static void
460 1.4.2.2 skrll exynos5422_clock_attach(device_t parent, device_t self, void *aux)
461 1.4.2.2 skrll {
462 1.4.2.2 skrll struct exynos5422_clock_softc * const sc = device_private(self);
463 1.4.2.2 skrll struct fdt_attach_args * const faa = aux;
464 1.4.2.2 skrll bus_addr_t addr;
465 1.4.2.2 skrll bus_size_t size;
466 1.4.2.2 skrll int error;
467 1.4.2.2 skrll
468 1.4.2.2 skrll if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
469 1.4.2.2 skrll aprint_error(": couldn't get registers\n");
470 1.4.2.2 skrll return;
471 1.4.2.2 skrll }
472 1.4.2.2 skrll
473 1.4.2.2 skrll sc->sc_dev = self;
474 1.4.2.2 skrll sc->sc_bst = faa->faa_bst;
475 1.4.2.2 skrll
476 1.4.2.2 skrll error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
477 1.4.2.2 skrll if (error) {
478 1.4.2.2 skrll aprint_error(": couldn't map %#llx: %d",
479 1.4.2.2 skrll (uint64_t)addr, error);
480 1.4.2.2 skrll return;
481 1.4.2.2 skrll }
482 1.4.2.2 skrll
483 1.4.2.2 skrll aprint_naive("\n");
484 1.4.2.2 skrll aprint_normal(": Exynos5422 Clock Controller\n");
485 1.4.2.2 skrll
486 1.4.2.2 skrll clk_backend_register("exynos5422", &exynos5422_clock_funcs, sc);
487 1.4.2.2 skrll
488 1.4.2.3 skrll fdtbus_register_clock_controller(self, faa->faa_phandle,
489 1.4.2.3 skrll &exynos5422_car_fdtclock_funcs);
490 1.4.2.3 skrll
491 1.4.2.2 skrll exynos5422_clock_print_header();
492 1.4.2.2 skrll for (u_int n = 0; n < __arraycount(exynos5422_clocks); n++) {
493 1.4.2.2 skrll exynos5422_clock_print(sc, &exynos5422_clocks[n]);
494 1.4.2.2 skrll }
495 1.4.2.2 skrll }
496 1.4.2.2 skrll
497 1.4.2.2 skrll static struct exynos_clk *
498 1.4.2.2 skrll exynos5422_clock_find(const char *name)
499 1.4.2.2 skrll {
500 1.4.2.2 skrll u_int n;
501 1.4.2.2 skrll
502 1.4.2.2 skrll for (n = 0; n < __arraycount(exynos5422_clocks); n++) {
503 1.4.2.2 skrll if (strcmp(exynos5422_clocks[n].base.name, name) == 0) {
504 1.4.2.2 skrll return &exynos5422_clocks[n];
505 1.4.2.2 skrll }
506 1.4.2.2 skrll }
507 1.4.2.2 skrll
508 1.4.2.2 skrll return NULL;
509 1.4.2.2 skrll }
510 1.4.2.2 skrll
511 1.4.2.3 skrll static struct exynos_clk *
512 1.4.2.3 skrll exynos5422_clock_find_by_id(u_int clock_id)
513 1.4.2.3 skrll {
514 1.4.2.3 skrll u_int n;
515 1.4.2.3 skrll
516 1.4.2.3 skrll for (n = 0; n < __arraycount(exynos5422_clock_ids); n++) {
517 1.4.2.3 skrll if (exynos5422_clock_ids[n].id == clock_id) {
518 1.4.2.3 skrll const char *name = exynos5422_clock_ids[n].name;
519 1.4.2.3 skrll return exynos5422_clock_find(name);
520 1.4.2.3 skrll }
521 1.4.2.3 skrll }
522 1.4.2.3 skrll
523 1.4.2.3 skrll return NULL;
524 1.4.2.3 skrll }
525 1.4.2.3 skrll
526 1.4.2.2 skrll static void
527 1.4.2.2 skrll exynos5422_clock_print_header(void)
528 1.4.2.2 skrll {
529 1.4.2.2 skrll printf(" %-10s %2s %-10s %-5s %10s\n",
530 1.4.2.2 skrll "clock", "", "parent", "type", "rate");
531 1.4.2.2 skrll printf(" %-10s %2s %-10s %-5s %10s\n",
532 1.4.2.2 skrll "=====", "", "======", "====", "====");
533 1.4.2.2 skrll }
534 1.4.2.2 skrll
535 1.4.2.2 skrll static void
536 1.4.2.2 skrll exynos5422_clock_print(struct exynos5422_clock_softc *sc,
537 1.4.2.2 skrll struct exynos_clk *eclk)
538 1.4.2.2 skrll {
539 1.4.2.2 skrll struct exynos_clk *eclk_parent;
540 1.4.2.2 skrll struct clk *clk_parent;
541 1.4.2.2 skrll const char *type = "?";
542 1.4.2.2 skrll
543 1.4.2.2 skrll switch (eclk->type) {
544 1.4.2.2 skrll case EXYNOS_CLK_FIXED:
545 1.4.2.2 skrll type = "fixed";
546 1.4.2.2 skrll break;
547 1.4.2.2 skrll case EXYNOS_CLK_PLL:
548 1.4.2.2 skrll type = "pll";
549 1.4.2.2 skrll break;
550 1.4.2.2 skrll case EXYNOS_CLK_MUX:
551 1.4.2.2 skrll type = "mux";
552 1.4.2.2 skrll break;
553 1.4.2.2 skrll case EXYNOS_CLK_DIV:
554 1.4.2.2 skrll type = "div";
555 1.4.2.2 skrll break;
556 1.4.2.2 skrll case EXYNOS_CLK_GATE:
557 1.4.2.2 skrll type = "gate";
558 1.4.2.2 skrll break;
559 1.4.2.2 skrll }
560 1.4.2.2 skrll
561 1.4.2.2 skrll clk_parent = exynos5422_clock_get_parent(sc, &eclk->base);
562 1.4.2.2 skrll eclk_parent = (struct exynos_clk *)clk_parent;
563 1.4.2.2 skrll
564 1.4.2.2 skrll printf(" %-10s %2s %-10s %-5s %10d Hz\n",
565 1.4.2.2 skrll eclk->base.name,
566 1.4.2.2 skrll eclk_parent ? "<-" : "",
567 1.4.2.2 skrll eclk_parent ? eclk_parent->base.name : "",
568 1.4.2.2 skrll type, clk_get_rate(&eclk->base));
569 1.4.2.2 skrll }
570 1.4.2.2 skrll
571 1.4.2.3 skrll static struct clk *
572 1.4.2.3 skrll exynos5422_clock_decode(device_t dev, const void *data, size_t len)
573 1.4.2.3 skrll {
574 1.4.2.3 skrll struct exynos_clk *eclk;
575 1.4.2.3 skrll
576 1.4.2.3 skrll /* #clock-cells should be 1 */
577 1.4.2.3 skrll if (len != 4) {
578 1.4.2.3 skrll return NULL;
579 1.4.2.3 skrll }
580 1.4.2.3 skrll
581 1.4.2.3 skrll const u_int clock_id = be32dec(data);
582 1.4.2.3 skrll
583 1.4.2.3 skrll eclk = exynos5422_clock_find_by_id(clock_id);
584 1.4.2.3 skrll if (eclk)
585 1.4.2.3 skrll return &eclk->base;
586 1.4.2.3 skrll
587 1.4.2.3 skrll return NULL;
588 1.4.2.3 skrll }
589 1.4.2.3 skrll
590 1.4.2.2 skrll static u_int
591 1.4.2.2 skrll exynos5422_clock_get_rate_pll(struct exynos5422_clock_softc *sc,
592 1.4.2.2 skrll struct exynos_clk *eclk)
593 1.4.2.2 skrll {
594 1.4.2.2 skrll struct exynos_pll_clk *epll = &eclk->u.pll;
595 1.4.2.2 skrll struct exynos_clk *clk_parent;
596 1.4.2.2 skrll
597 1.4.2.2 skrll KASSERT(eclk->type == EXYNOS_CLK_PLL);
598 1.4.2.2 skrll
599 1.4.2.2 skrll clk_parent = exynos5422_clock_find(eclk->parent);
600 1.4.2.2 skrll KASSERT(clk_parent != NULL);
601 1.4.2.2 skrll const u_int rate_parent = exynos5422_clock_get_rate(sc,
602 1.4.2.2 skrll &clk_parent->base);
603 1.4.2.2 skrll
604 1.4.2.2 skrll const uint32_t v = CLOCK_READ(sc, epll->con0_reg);
605 1.4.2.2 skrll
606 1.4.2.2 skrll return PLL_FREQ(rate_parent, v);
607 1.4.2.2 skrll }
608 1.4.2.2 skrll
609 1.4.2.2 skrll static int
610 1.4.2.2 skrll exynos5422_clock_set_rate_pll(struct exynos5422_clock_softc *sc,
611 1.4.2.2 skrll struct exynos_clk *eclk, u_int rate)
612 1.4.2.2 skrll {
613 1.4.2.2 skrll /* TODO */
614 1.4.2.2 skrll return EOPNOTSUPP;
615 1.4.2.2 skrll }
616 1.4.2.2 skrll
617 1.4.2.2 skrll static int
618 1.4.2.2 skrll exynos5422_clock_set_parent_mux(struct exynos5422_clock_softc *sc,
619 1.4.2.2 skrll struct exynos_clk *eclk, struct exynos_clk *eclk_parent)
620 1.4.2.2 skrll {
621 1.4.2.2 skrll struct exynos_mux_clk *emux = &eclk->u.mux;
622 1.4.2.2 skrll const char *pname = eclk_parent->base.name;
623 1.4.2.2 skrll u_int sel;
624 1.4.2.2 skrll
625 1.4.2.2 skrll KASSERT(eclk->type == EXYNOS_CLK_MUX);
626 1.4.2.2 skrll
627 1.4.2.2 skrll for (sel = 0; sel < emux->nparents; sel++) {
628 1.4.2.2 skrll if (strcmp(pname, emux->parents[sel]) == 0) {
629 1.4.2.2 skrll break;
630 1.4.2.2 skrll }
631 1.4.2.2 skrll }
632 1.4.2.2 skrll if (sel == emux->nparents) {
633 1.4.2.2 skrll return EINVAL;
634 1.4.2.2 skrll }
635 1.4.2.2 skrll
636 1.4.2.2 skrll uint32_t v = CLOCK_READ(sc, emux->reg);
637 1.4.2.2 skrll v &= ~emux->bits;
638 1.4.2.2 skrll v |= __SHIFTIN(sel, emux->bits);
639 1.4.2.2 skrll CLOCK_WRITE(sc, emux->reg, v);
640 1.4.2.2 skrll
641 1.4.2.2 skrll return 0;
642 1.4.2.2 skrll }
643 1.4.2.2 skrll
644 1.4.2.2 skrll static struct exynos_clk *
645 1.4.2.2 skrll exynos5422_clock_get_parent_mux(struct exynos5422_clock_softc *sc,
646 1.4.2.2 skrll struct exynos_clk *eclk)
647 1.4.2.2 skrll {
648 1.4.2.2 skrll struct exynos_mux_clk *emux = &eclk->u.mux;
649 1.4.2.2 skrll
650 1.4.2.2 skrll KASSERT(eclk->type == EXYNOS_CLK_MUX);
651 1.4.2.2 skrll
652 1.4.2.2 skrll const uint32_t v = CLOCK_READ(sc, emux->reg);
653 1.4.2.2 skrll const u_int sel = __SHIFTOUT(v, emux->bits);
654 1.4.2.2 skrll
655 1.4.2.2 skrll KASSERT(sel < emux->nparents);
656 1.4.2.2 skrll
657 1.4.2.2 skrll return exynos5422_clock_find(emux->parents[sel]);
658 1.4.2.2 skrll }
659 1.4.2.2 skrll
660 1.4.2.2 skrll static u_int
661 1.4.2.2 skrll exynos5422_clock_get_rate_div(struct exynos5422_clock_softc *sc,
662 1.4.2.2 skrll struct exynos_clk *eclk)
663 1.4.2.2 skrll {
664 1.4.2.2 skrll struct exynos_div_clk *ediv = &eclk->u.div;
665 1.4.2.2 skrll struct clk *clk_parent;
666 1.4.2.2 skrll
667 1.4.2.2 skrll KASSERT(eclk->type == EXYNOS_CLK_DIV);
668 1.4.2.2 skrll
669 1.4.2.2 skrll clk_parent = exynos5422_clock_get_parent(sc, &eclk->base);
670 1.4.2.2 skrll const u_int parent_rate = exynos5422_clock_get_rate(sc, clk_parent);
671 1.4.2.2 skrll
672 1.4.2.2 skrll const uint32_t v = CLOCK_READ(sc, ediv->reg);
673 1.4.2.2 skrll const u_int div = __SHIFTOUT(v, ediv->bits);
674 1.4.2.2 skrll
675 1.4.2.2 skrll return parent_rate / (div + 1);
676 1.4.2.2 skrll }
677 1.4.2.2 skrll
678 1.4.2.2 skrll static int
679 1.4.2.2 skrll exynos5422_clock_set_rate_div(struct exynos5422_clock_softc *sc,
680 1.4.2.2 skrll struct exynos_clk *eclk, u_int rate)
681 1.4.2.2 skrll {
682 1.4.2.2 skrll struct exynos_div_clk *ediv = &eclk->u.div;
683 1.4.2.2 skrll struct clk *clk_parent;
684 1.4.2.2 skrll int tmp_div, new_div = -1;
685 1.4.2.2 skrll u_int tmp_rate;
686 1.4.2.2 skrll
687 1.4.2.2 skrll KASSERT(eclk->type == EXYNOS_CLK_DIV);
688 1.4.2.2 skrll
689 1.4.2.2 skrll clk_parent = exynos5422_clock_get_parent(sc, &eclk->base);
690 1.4.2.2 skrll const u_int parent_rate = exynos5422_clock_get_rate(sc, clk_parent);
691 1.4.2.2 skrll
692 1.4.2.2 skrll for (tmp_div = 0; tmp_div < popcount32(ediv->bits); tmp_div++) {
693 1.4.2.2 skrll tmp_rate = parent_rate / (tmp_div + 1);
694 1.4.2.2 skrll if (tmp_rate <= rate) {
695 1.4.2.2 skrll new_div = tmp_div;
696 1.4.2.2 skrll break;
697 1.4.2.2 skrll }
698 1.4.2.2 skrll }
699 1.4.2.2 skrll if (new_div == -1)
700 1.4.2.2 skrll return EINVAL;
701 1.4.2.2 skrll
702 1.4.2.2 skrll uint32_t v = CLOCK_READ(sc, ediv->reg);
703 1.4.2.2 skrll v &= ~ediv->bits;
704 1.4.2.2 skrll v |= __SHIFTIN(new_div, ediv->bits);
705 1.4.2.2 skrll CLOCK_WRITE(sc, ediv->reg, v);
706 1.4.2.2 skrll
707 1.4.2.2 skrll return 0;
708 1.4.2.2 skrll }
709 1.4.2.2 skrll
710 1.4.2.2 skrll static int
711 1.4.2.2 skrll exynos5422_clock_enable_gate(struct exynos5422_clock_softc *sc,
712 1.4.2.2 skrll struct exynos_clk *eclk, bool enable)
713 1.4.2.2 skrll {
714 1.4.2.2 skrll struct exynos_gate_clk *egate = &eclk->u.gate;
715 1.4.2.2 skrll
716 1.4.2.2 skrll KASSERT(eclk->type == EXYNOS_CLK_GATE);
717 1.4.2.2 skrll
718 1.4.2.2 skrll uint32_t v = CLOCK_READ(sc, egate->reg);
719 1.4.2.2 skrll if (enable) {
720 1.4.2.2 skrll v |= egate->bits;
721 1.4.2.2 skrll } else {
722 1.4.2.2 skrll v &= ~egate->bits;
723 1.4.2.2 skrll }
724 1.4.2.2 skrll CLOCK_WRITE(sc, egate->reg, v);
725 1.4.2.2 skrll
726 1.4.2.2 skrll return 0;
727 1.4.2.2 skrll }
728 1.4.2.2 skrll
729 1.4.2.2 skrll /*
730 1.4.2.2 skrll * clk api
731 1.4.2.2 skrll */
732 1.4.2.2 skrll
733 1.4.2.2 skrll static struct clk *
734 1.4.2.2 skrll exynos5422_clock_get(void *priv, const char *name)
735 1.4.2.2 skrll {
736 1.4.2.2 skrll struct exynos_clk *eclk;
737 1.4.2.2 skrll
738 1.4.2.2 skrll eclk = exynos5422_clock_find(name);
739 1.4.2.2 skrll if (eclk == NULL)
740 1.4.2.2 skrll return NULL;
741 1.4.2.2 skrll
742 1.4.2.2 skrll atomic_inc_uint(&eclk->refcnt);
743 1.4.2.2 skrll
744 1.4.2.2 skrll return &eclk->base;
745 1.4.2.2 skrll }
746 1.4.2.2 skrll
747 1.4.2.2 skrll static void
748 1.4.2.2 skrll exynos5422_clock_put(void *priv, struct clk *clk)
749 1.4.2.2 skrll {
750 1.4.2.2 skrll struct exynos_clk *eclk = (struct exynos_clk *)clk;
751 1.4.2.2 skrll
752 1.4.2.2 skrll KASSERT(eclk->refcnt > 0);
753 1.4.2.2 skrll
754 1.4.2.2 skrll atomic_dec_uint(&eclk->refcnt);
755 1.4.2.2 skrll }
756 1.4.2.2 skrll
757 1.4.2.2 skrll static u_int
758 1.4.2.2 skrll exynos5422_clock_get_rate(void *priv, struct clk *clk)
759 1.4.2.2 skrll {
760 1.4.2.2 skrll struct exynos_clk *eclk = (struct exynos_clk *)clk;
761 1.4.2.2 skrll struct clk *clk_parent;
762 1.4.2.2 skrll
763 1.4.2.2 skrll switch (eclk->type) {
764 1.4.2.2 skrll case EXYNOS_CLK_FIXED:
765 1.4.2.2 skrll return eclk->u.fixed.rate;
766 1.4.2.2 skrll case EXYNOS_CLK_PLL:
767 1.4.2.2 skrll return exynos5422_clock_get_rate_pll(priv, eclk);
768 1.4.2.2 skrll case EXYNOS_CLK_MUX:
769 1.4.2.2 skrll case EXYNOS_CLK_GATE:
770 1.4.2.2 skrll clk_parent = exynos5422_clock_get_parent(priv, clk);
771 1.4.2.2 skrll return exynos5422_clock_get_rate(priv, clk_parent);
772 1.4.2.2 skrll case EXYNOS_CLK_DIV:
773 1.4.2.2 skrll return exynos5422_clock_get_rate_div(priv, eclk);
774 1.4.2.2 skrll default:
775 1.4.2.2 skrll panic("exynos5422: unknown eclk type %d", eclk->type);
776 1.4.2.2 skrll }
777 1.4.2.2 skrll }
778 1.4.2.2 skrll
779 1.4.2.2 skrll static int
780 1.4.2.2 skrll exynos5422_clock_set_rate(void *priv, struct clk *clk, u_int rate)
781 1.4.2.2 skrll {
782 1.4.2.2 skrll struct exynos_clk *eclk = (struct exynos_clk *)clk;
783 1.4.2.2 skrll
784 1.4.2.2 skrll KASSERT((clk->flags & CLK_SET_RATE_PARENT) == 0);
785 1.4.2.2 skrll
786 1.4.2.2 skrll switch (eclk->type) {
787 1.4.2.2 skrll case EXYNOS_CLK_FIXED:
788 1.4.2.2 skrll return EIO;
789 1.4.2.2 skrll case EXYNOS_CLK_PLL:
790 1.4.2.2 skrll return exynos5422_clock_set_rate_pll(priv, eclk, rate);
791 1.4.2.2 skrll case EXYNOS_CLK_MUX:
792 1.4.2.2 skrll return EIO;
793 1.4.2.2 skrll case EXYNOS_CLK_DIV:
794 1.4.2.2 skrll return exynos5422_clock_set_rate_div(priv, eclk, rate);
795 1.4.2.2 skrll case EXYNOS_CLK_GATE:
796 1.4.2.2 skrll return EINVAL;
797 1.4.2.2 skrll default:
798 1.4.2.2 skrll panic("exynos5422: unknown eclk type %d", eclk->type);
799 1.4.2.2 skrll }
800 1.4.2.2 skrll }
801 1.4.2.2 skrll
802 1.4.2.2 skrll static int
803 1.4.2.2 skrll exynos5422_clock_enable(void *priv, struct clk *clk)
804 1.4.2.2 skrll {
805 1.4.2.2 skrll struct exynos_clk *eclk = (struct exynos_clk *)clk;
806 1.4.2.2 skrll
807 1.4.2.2 skrll switch (eclk->type) {
808 1.4.2.2 skrll case EXYNOS_CLK_FIXED:
809 1.4.2.2 skrll return 0; /* always on */
810 1.4.2.2 skrll case EXYNOS_CLK_PLL:
811 1.4.2.2 skrll return 0; /* XXX */
812 1.4.2.2 skrll case EXYNOS_CLK_MUX:
813 1.4.2.2 skrll case EXYNOS_CLK_DIV:
814 1.4.2.2 skrll return 0;
815 1.4.2.2 skrll case EXYNOS_CLK_GATE:
816 1.4.2.2 skrll return exynos5422_clock_enable_gate(priv, eclk, true);
817 1.4.2.2 skrll default:
818 1.4.2.2 skrll panic("exynos5422: unknown eclk type %d", eclk->type);
819 1.4.2.2 skrll }
820 1.4.2.2 skrll }
821 1.4.2.2 skrll
822 1.4.2.2 skrll static int
823 1.4.2.2 skrll exynos5422_clock_disable(void *priv, struct clk *clk)
824 1.4.2.2 skrll {
825 1.4.2.2 skrll struct exynos_clk *eclk = (struct exynos_clk *)clk;
826 1.4.2.2 skrll
827 1.4.2.2 skrll switch (eclk->type) {
828 1.4.2.2 skrll case EXYNOS_CLK_FIXED:
829 1.4.2.2 skrll return EINVAL; /* always on */
830 1.4.2.2 skrll case EXYNOS_CLK_PLL:
831 1.4.2.2 skrll return EINVAL; /* XXX */
832 1.4.2.2 skrll case EXYNOS_CLK_MUX:
833 1.4.2.2 skrll case EXYNOS_CLK_DIV:
834 1.4.2.2 skrll return EINVAL;
835 1.4.2.2 skrll case EXYNOS_CLK_GATE:
836 1.4.2.2 skrll return exynos5422_clock_enable_gate(priv, eclk, false);
837 1.4.2.2 skrll default:
838 1.4.2.2 skrll panic("exynos5422: unknown eclk type %d", eclk->type);
839 1.4.2.2 skrll }
840 1.4.2.2 skrll }
841 1.4.2.2 skrll
842 1.4.2.2 skrll static int
843 1.4.2.2 skrll exynos5422_clock_set_parent(void *priv, struct clk *clk, struct clk *clk_parent)
844 1.4.2.2 skrll {
845 1.4.2.2 skrll struct exynos_clk *eclk = (struct exynos_clk *)clk;
846 1.4.2.2 skrll struct exynos_clk *eclk_parent = (struct exynos_clk *)clk_parent;
847 1.4.2.2 skrll
848 1.4.2.2 skrll switch (eclk->type) {
849 1.4.2.2 skrll case EXYNOS_CLK_FIXED:
850 1.4.2.2 skrll case EXYNOS_CLK_PLL:
851 1.4.2.2 skrll case EXYNOS_CLK_DIV:
852 1.4.2.2 skrll case EXYNOS_CLK_GATE:
853 1.4.2.2 skrll return EINVAL;
854 1.4.2.2 skrll case EXYNOS_CLK_MUX:
855 1.4.2.2 skrll return exynos5422_clock_set_parent_mux(priv, eclk, eclk_parent);
856 1.4.2.2 skrll default:
857 1.4.2.2 skrll panic("exynos5422: unknown eclk type %d", eclk->type);
858 1.4.2.2 skrll }
859 1.4.2.2 skrll }
860 1.4.2.2 skrll
861 1.4.2.2 skrll static struct clk *
862 1.4.2.2 skrll exynos5422_clock_get_parent(void *priv, struct clk *clk)
863 1.4.2.2 skrll {
864 1.4.2.2 skrll struct exynos_clk *eclk = (struct exynos_clk *)clk;
865 1.4.2.2 skrll struct exynos_clk *eclk_parent = NULL;
866 1.4.2.2 skrll
867 1.4.2.2 skrll switch (eclk->type) {
868 1.4.2.2 skrll case EXYNOS_CLK_FIXED:
869 1.4.2.2 skrll case EXYNOS_CLK_PLL:
870 1.4.2.2 skrll case EXYNOS_CLK_DIV:
871 1.4.2.2 skrll case EXYNOS_CLK_GATE:
872 1.4.2.2 skrll if (eclk->parent != NULL) {
873 1.4.2.2 skrll eclk_parent = exynos5422_clock_find(eclk->parent);
874 1.4.2.2 skrll }
875 1.4.2.2 skrll break;
876 1.4.2.2 skrll case EXYNOS_CLK_MUX:
877 1.4.2.2 skrll eclk_parent = exynos5422_clock_get_parent_mux(priv, eclk);
878 1.4.2.2 skrll break;
879 1.4.2.2 skrll default:
880 1.4.2.2 skrll panic("exynos5422: unknown eclk type %d", eclk->type);
881 1.4.2.2 skrll }
882 1.4.2.2 skrll
883 1.4.2.2 skrll return &eclk_parent->base;
884 1.4.2.2 skrll }
885