exynos5_reg.h revision 1.14 1 1.14 reinoud /* $NetBSD: exynos5_reg.h,v 1.14 2014/09/04 13:06:49 reinoud Exp $ */
2 1.1 matt
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2014 The NetBSD Foundation, Inc.
5 1.1 matt * All rights reserved.
6 1.1 matt *
7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
8 1.1 matt * by Nick Hudson.
9 1.1 matt *
10 1.1 matt * Redistribution and use in source and binary forms, with or without
11 1.1 matt * modification, are permitted provided that the following conditions
12 1.1 matt * are met:
13 1.1 matt * 1. Redistributions of source code must retain the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer.
15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 matt * notice, this list of conditions and the following disclaimer in the
17 1.1 matt * documentation and/or other materials provided with the distribution.
18 1.1 matt *
19 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
30 1.1 matt */
31 1.1 matt
32 1.1 matt #ifndef _ARM_SAMSUNG_EXYNOS5_REG_H_
33 1.1 matt #define _ARM_SAMSUNG_EXYNOS5_REG_H_
34 1.1 matt
35 1.1 matt /*
36 1.1 matt * Physical memory layout of Exynos5 SoCs as per documentation
37 1.1 matt *
38 1.1 matt * Base Address Limit Address Size Description
39 1.1 matt * 0x00000000 0x0000FFFF 64 KB iROM/iRAM/SROM
40 1.1 matt * 0x02000000 0x0200FFFF 64 KB iROM (mirror of 0x0 to 0xFFFF)
41 1.1 matt * 0x02020000 0x02077FFF 352 KB iRAM
42 1.1 matt * 0x03000000 0x03027FFF 160 KB Data memory of SRP
43 1.1 matt * 0x03028000 0x0303FFFF 96 KB I-cache of SRP
44 1.1 matt * 0x03040000 0x03048FFF 36 KB Configuration memory of SRP (write-only)
45 1.1 matt * 0x03800000 0x0386FFFF SFR region of AudioSS
46 1.1 matt * 0x04000000 0x04020000 128 KB SROMC's Bank 0
47 1.1 matt * 0x05000000 0x05020000 128 KB SROMC's Bank 1
48 1.1 matt * 0x06000000 0x06020000 128 KB SROMC's Bank 2
49 1.1 matt * 0x07000000 0x07020000 128 KB SROMC's Bank 3
50 1.1 matt * 0x10000000 0x1FFFFFFF SFR region
51 1.9 matt * 0x40000000 0xFFFFFFFF DRAM
52 1.1 matt */
53 1.1 matt
54 1.3 reinoud /* CORE */
55 1.8 matt #define EXYNOS5_CORE_SIZE 0x0f000000
56 1.9 matt #define EXYNOS5_SDRAM_PBASE 0x40000000
57 1.1 matt
58 1.14 reinoud #define EXYNOS5_CMU_CORE_PART_OFFSET 0x00010000
59 1.13 reinoud #define EXYNOS5_CMU_APLL 0x00010000 /* ARM core clock */
60 1.13 reinoud #define EXYNOS5_CMU_MPLL 0x00014000 /* MEM cntr. clock */
61 1.14 reinoud #define EXYNOS5_CMU_TOP_PART_OFFSET 0x00020000
62 1.13 reinoud #define EXYNOS5_CMU_CPLL 0x00020020 /* Video hardware codec clock */
63 1.13 reinoud #define EXYNOS5_CMU_EPLL 0x00020030 /* Audio and ext. interf. clock */
64 1.13 reinoud #define EXYNOS5_CMU_VPLL 0x00020040 /* Dither PLL (EMI reduction) clock */
65 1.13 reinoud #define EXYNOS5_CMU_GPLL 0x00020050 /* Graphic 3D proc. clock */
66 1.14 reinoud #define EXYNOS5_CMU_MEM_PART_OFFSET 0x00030000
67 1.13 reinoud #define EXYNOS5_CMU_BPLL 0x00030010
68 1.1 matt #define EXYNOS5_ALIVE_OFFSET 0x00040000
69 1.14 reinoud #define EXYNOS5_PMU_OFFSET 0x00040000 /* alias */
70 1.1 matt #define EXYNOS5_SYSREG_OFFSET 0x00050000
71 1.1 matt #define EXYNOS5_TMU_OFFSET 0x00060000
72 1.1 matt #define EXYNOS5_MONOTONIC_CNT_OFFSET 0x000C0000
73 1.1 matt
74 1.1 matt #define EXYNOS5_HDMI_CEC_OFFSET 0x001B0000
75 1.1 matt #define EXYNOS5_MCT_OFFSET 0x001C0000
76 1.1 matt #define EXYNOS5_WDT_OFFSET 0x001D0000
77 1.1 matt #define EXYNOS5_RTC_OFFSET 0x001E0000
78 1.1 matt
79 1.1 matt #define EXYNOS5_INT_COMB_CPU_OFFSET 0x00440000
80 1.1 matt #define EXYNOS5_INT_COMB_IOP_OFFSET 0x00450000
81 1.1 matt #define EXYNOS5_GIC_CPU_OFFSET 0x00480000
82 1.2 reinoud #define EXYNOS5_GIC_IOP_DISTRIBUTOR_OFFSET 0x00481000
83 1.2 reinoud #define EXYNOS5_GIC_IOP_CONTROLLER_OFFSET 0x00482000
84 1.1 matt #define EXYNOS5_MPCORE PRIVATE REGION_OFFSET 0x00500000
85 1.1 matt #define EXYNOS5_NS MDMA0 0x00800000
86 1.1 matt #define EXYNOS5_SSS_OFFSET 0x00830000
87 1.1 matt #define EXYNOS5_SSS_KEY_OFFSET 0x00840000
88 1.1 matt #define EXYNOS5_2D_OFFSET 0x00850000
89 1.1 matt #define EXYNOS5_CSSYS_OFFSET 0x00880000
90 1.1 matt #if 0
91 1.1 matt #define EXYNOS5_A15 (EAGLE) 0x00890000
92 1.1 matt #define EXYNOS5_A5 (IOP) 0x008A0000
93 1.1 matt #define EXYNOS5_A5 (ISP) 0x008B0000
94 1.1 matt #endif
95 1.1 matt #define EXYNOS5_SYSMMU_MDMA_OFFSET 0x00A40000
96 1.1 matt #define EXYNOS5_SYSMMU_SSS_OFFSET 0x00A50000
97 1.1 matt #define EXYNOS5_SYSMMU_2D_OFFSET 0x00A60000
98 1.1 matt #define EXYNOS5_DREXII_PHY0_OFFSET 0x00C00000
99 1.1 matt #define EXYNOS5_DREXII_PHY1_OFFSET 0x00C10000
100 1.1 matt #define EXYNOS5_AS_A_3D_OFFSET 0x00CC0000
101 1.1 matt #define EXYNOS5_AS_A_C2C_OFFSET 0x00CD0000
102 1.1 matt #define EXYNOS5_AS_A_LEFT_BUS_OFFSET 0x00CE0000
103 1.1 matt #define EXYNOS5_AS_A_RIGHT0_BUS_OFFSET 0x00CF0000
104 1.1 matt #define EXYNOS5_AS_A_DISP1_BUS_OFFSET 0x00D00000
105 1.11 reinoud #define EXYNOS5_GPIO_C2C_OFFSET 0x00D10000
106 1.1 matt #define EXYNOS5_DREXII_OFFSET 0x00DD0000
107 1.1 matt #define EXYNOS5_AS_A_EFCON_OFFSET 0x00DE0000
108 1.1 matt #define EXYNOS5_AP_C2C_OFFSET 0x00E00000
109 1.1 matt #define EXYNOS5_CP_C2C_OFFSET 0x00E40000
110 1.1 matt #define EXYNOS5_AS_A_ACP_BLK_OFFSET 0x00E80000
111 1.1 matt #define EXYNOS5_AS_A_CPU_P_BLK_OFFSET 0x00E90000
112 1.1 matt #define EXYNOS5_AS_A_LBX_BUS_OFFSET 0x00F00000
113 1.1 matt #define EXYNOS5_AS_A_R1BX_BUS_OFFSET 0x00F10000
114 1.1 matt #define EXYNOS5_AS_A_R0BX_BUS_OFFSET 0x00F20000
115 1.1 matt #define EXYNOS5_AS_A_CPU_OFFSET 0x00F30000
116 1.1 matt #define EXYNOS5_MFC_OFFSET 0x01000000
117 1.1 matt #define EXYNOS5_SYSMMU_MFC0_R 0x01200000
118 1.1 matt #define EXYNOS5_SYSMMU_MFC1_L 0x01210000
119 1.1 matt #define EXYNOS5_GPIO_LEFT_OFFSET 0x01400000
120 1.1 matt #define EXYNOS5_AS_A_MFC_OFFSET 0x01680000
121 1.1 matt #define EXYNOS5_AS_A_GENX_OFFSET 0x016A0000
122 1.1 matt #define EXYNOS5_3D ENGINE_OFFSET 0x01800000
123 1.1 matt #define EXYNOS5_ROTATOR_OFFSET 0x01C00000
124 1.1 matt #define EXYNOS5_NS_MDMA1 0x01C10000
125 1.1 matt #define EXYNOS5_SYSMMU_ROTATOR_OFFSET 0x01D40000
126 1.1 matt #define EXYNOS5_SYSMMU_MDMA1 0x01D50000
127 1.1 matt #define EXYNOS5_AS_A_FILE_OFFSET 0x01DA0000
128 1.1 matt #define EXYNOS5_AS_A_GPS_OFFSET 0x01DB0000
129 1.1 matt #define EXYNOS5_AS_A_JPEG_OFFSET 0x01DC0000
130 1.1 matt #define EXYNOS5_JPEG_OFFSET 0x01E00000
131 1.1 matt #define EXYNOS5_SYSMMU_JPEG_OFFSET 0x01F20000
132 1.6 reinoud
133 1.7 reinoud #define EXYNOS5_USB3_XHCI0_OFFSET 0x02000000
134 1.6 reinoud #define EXYNOS5_USB3_PHY0_OFFSET 0x02100000
135 1.7 reinoud
136 1.10 reinoud #define EXYNOS5_USB2HOST_OFFSET 0x02110000
137 1.1 matt #define EXYNOS5_USB2_HOST_EHCI_OFFSET 0x02110000
138 1.1 matt #define EXYNOS5_USB2_HOST_OHCI_OFFSET 0x02120000
139 1.14 reinoud #define EXYNOS5_USB2_HOST_PHYCTRL_OFFSET 0x02130000
140 1.1 matt #define EXYNOS5_USB2_DEVICE_LINK_OFFSET 0x02140000
141 1.10 reinoud
142 1.1 matt #define EXYNOS5_MIPI_HSI_OFFSET 0x02160000
143 1.1 matt #define EXYNOS5_SATA PHY CONTROL_OFFSET 0x02170000
144 1.5 reinoud #define EXYNOS5_MCUCTL_IOP_OFFSET 0x02180000 /* XXX unknown XXX */
145 1.1 matt #define EXYNOS5_WDT_IOP_OFFSET 0x02190000
146 1.1 matt #define EXYNOS5_PDMA0 0x021A0000
147 1.1 matt #define EXYNOS5_PDMA1 0x021B0000
148 1.1 matt #define EXYNOS5_RTIC_OFFSET 0x021C0000
149 1.1 matt #define EXYNOS5_SATA_I2C_PHY_CONTROL_OFFSET 0x021D0000
150 1.1 matt #define EXYNOS5_MSH0 0x02200000
151 1.1 matt #define EXYNOS5_MSH1 0x02210000
152 1.1 matt #define EXYNOS5_MSH2 0x02220000
153 1.1 matt #define EXYNOS5_MSH3 0x02230000
154 1.1 matt #define EXYNOS5_SROMC_OFFSET 0x02250000
155 1.1 matt #define EXYNOS5_SATA_OFFSET 0x022F0000
156 1.1 matt #if 0
157 1.1 matt #define EXYNOS5_AXI_FILE_D64 (GPV) 0x02300000
158 1.1 matt #define EXYNOS5_AXI_FILE_D64 (GPV) 0x02310000
159 1.1 matt #endif
160 1.1 matt #define EXYNOS5_AXI_USB_SATA_D64 0x02320000
161 1.1 matt #if 0
162 1.1 matt #define EXYNOS5_AXI_USB_SATA_D64 0x02330000
163 1.1 matt #endif
164 1.1 matt #define EXYNOS5_SYSMMU_IOPROCESSOR_OFFSET 0x02360000
165 1.1 matt #define EXYNOS5_SYSMMU_RTIC_OFFSET 0x02370000
166 1.1 matt #define EXYNOS5_AS_A_IOP_FD64X_OFFSET 0x02380000
167 1.1 matt #define EXYNOS5_AS_A_AUDIO_OFFSET 0x02390000
168 1.6 reinoud
169 1.7 reinoud #define EXYNOS5_USB3_XHCI1_OFFSET 0x02400000
170 1.6 reinoud #define EXYNOS5_USB3_PHY1_OFFSET 0x02500000
171 1.6 reinoud
172 1.1 matt #if 0
173 1.1 matt #define EXYNOS5_AXI_GPS (GPV) 0x02600000
174 1.1 matt #define EXYNOS5_AXI_GPS (GPV) 0x02610000
175 1.1 matt #endif
176 1.1 matt #define EXYNOS5_AS_A_GPSCPU_OFFSET 0x02620000
177 1.1 matt #define EXYNOS5_SYSMMU_GPS_OFFSET 0x02630000
178 1.1 matt #define EXYNOS5_UART0_OFFSET 0x02C00000
179 1.1 matt #define EXYNOS5_UART1_OFFSET 0x02C10000
180 1.1 matt #define EXYNOS5_UART2_OFFSET 0x02C20000
181 1.1 matt #define EXYNOS5_UART3_OFFSET 0x02C30000
182 1.1 matt #define EXYNOS5_USI0_OFFSET 0x02C50000
183 1.1 matt #define EXYNOS5_I2C0_OFFSET 0x02C60000
184 1.1 matt #define EXYNOS5_I2C1_OFFSET 0x02C70000
185 1.1 matt #define EXYNOS5_I2C2_OFFSET 0x02C80000
186 1.1 matt #define EXYNOS5_I2C3_OFFSET 0x02C90000
187 1.1 matt #define EXYNOS5_I2C4_OFFSET 0x02CA0000
188 1.1 matt #define EXYNOS5_I2C5_OFFSET 0x02CB0000
189 1.1 matt #define EXYNOS5_I2C6_OFFSET 0x02CC0000
190 1.1 matt #define EXYNOS5_I2C7_OFFSET 0x02CD0000
191 1.12 reinoud #define EXYNOS5_I2CHDMI_OFFSET 0x02CE0000
192 1.1 matt #define EXYNOS5_USI_OFFSET 0x02D00000
193 1.1 matt #define EXYNOS5_TSADC_OFFSET 0x02D10000
194 1.1 matt #define EXYNOS5_SPI0_OFFSET 0x02D20000
195 1.3 reinoud #define EXYNOS5_SPI1_OFFSET 0x02D30000
196 1.3 reinoud #define EXYNOS5_SPI2_OFFSET 0x02D40000
197 1.3 reinoud #define EXYNOS5_USI2_OFFSET 0x02D50000
198 1.3 reinoud #define EXYNOS5_I2S1_OFFSET 0x02D60000
199 1.3 reinoud #define EXYNOS5_I2S2_OFFSET 0x02D70000
200 1.3 reinoud #define EXYNOS5_PCM1_OFFSET 0x02D80000
201 1.3 reinoud #define EXYNOS5_PCM2_OFFSET 0x02D90000
202 1.3 reinoud #define EXYNOS5_AC97_OFFSET 0x02DA0000
203 1.3 reinoud #define EXYNOS5_SPDIF_OFFSET 0x02DB0000
204 1.3 reinoud #define EXYNOS5_PWM_OFFSET 0x02DD0000
205 1.3 reinoud #define EXYNOS5_USI3_OFFSET 0x02DE0000
206 1.3 reinoud #define EXYNOS5_FIMC_ISP_OFFSET 0x03000000
207 1.3 reinoud #define EXYNOS5_FIMC_DRC_TOP_OFFSET 0x03010000
208 1.3 reinoud #define EXYNOS5_FIMC_SCALERC_OFFSET 0x03020000
209 1.3 reinoud #define EXYNOS5_FIMC_SCALERP_OFFSET 0x03030000
210 1.3 reinoud #define EXYNOS5_FIMC_FD_TOP_OFFSET 0x03040000
211 1.1 matt #define EXYNOS5_FIMC_ODC_OFFSET 0x03050000
212 1.1 matt #define EXYNOS5_FIMC_DIS_OFFSET 0x03060000
213 1.1 matt #define EXYNOS5_FIMC_3DNR_OFFSET 0x03070000
214 1.1 matt #define EXYNOS5_ASYNC_AXI_M_OFFSET 0x030F0000
215 1.1 matt #define EXYNOS5_MPWM_ISP_OFFSET 0x03110000
216 1.1 matt #define EXYNOS5_I2C2_ISP_OFFSET 0x03120000
217 1.1 matt #define EXYNOS5_I2C0_ISP_OFFSET 0x03130000
218 1.1 matt #define EXYNOS5_I2C1_ISP_OFFSET 0x03140000
219 1.1 matt #define EXYNOS5_MTCADC_ISP_OFFSET 0x03150000
220 1.1 matt #define EXYNOS5_PWM_ISP_OFFSET 0x03160000
221 1.1 matt #define EXYNOS5_WDT_ISP_OFFSET 0x03170000
222 1.1 matt #define EXYNOS5_MCUCTL_ISP_OFFSET 0x03180000
223 1.1 matt #define EXYNOS5_UART_ISP_OFFSET 0x03190000
224 1.1 matt #define EXYNOS5_SPI0_ISP_OFFSET 0x031A0000
225 1.1 matt #define EXYNOS5_SPI1_ISP_OFFSET 0x031B0000
226 1.1 matt #define EXYNOS5_GIC_C_ISP_OFFSET 0x031E0000
227 1.1 matt #define EXYNOS5_GIC_D_ISP_OFFSET 0x031F0000
228 1.1 matt #define EXYNOS5_SYSMMU_FIMC_ISP_OFFSET 0x03260000
229 1.1 matt #define EXYNOS5_SYSMMU_FIMC_DRC_OFFSET 0x03270000
230 1.1 matt #define EXYNOS5_SYSMMU_FIMC_SCALERC_OFFSET 0x03280000
231 1.1 matt #define EXYNOS5_SYSMMU_FIMC_SCALERP_OFFSET 0x03290000
232 1.1 matt #define EXYNOS5_SYSMMU_FIMC_FD_OFFSET 0x032A0000
233 1.1 matt #define EXYNOS5_SYSMMU_ISPCPU_OFFSET 0x032B0000
234 1.1 matt #define EXYNOS5_SYSMMU_FIMC_ODC_OFFSET 0x032C0000
235 1.1 matt #define EXYNOS5_SYSMMU_FIMC_DIS0 0x032D0000
236 1.1 matt #define EXYNOS5_SYSMMU_FIMC_DIS1 0x032E0000
237 1.1 matt #define EXYNOS5_SYSMMU_FIMC_3DNR_OFFSET 0x032F0000
238 1.1 matt #define EXYNOS5_GPIO_RIGHT_OFFSET 0x03400000
239 1.1 matt #define EXYNOS5_AS_A_MFC0_OFFSET 0x03620000
240 1.1 matt #define EXYNOS5_AS_A_ISP0_OFFSET 0x03640000
241 1.1 matt #define EXYNOS5_AS_A_ISP1_OFFSET 0x03650000
242 1.1 matt #define EXYNOS5_AS_A_RIGHT1_OFFSET 0x03670000
243 1.1 matt #define EXYNOS5_FIMC_LITE0_OFFSET 0x03C00000
244 1.1 matt #define EXYNOS5_FIMC_LITE1_OFFSET 0x03C10000
245 1.1 matt #define EXYNOS5_MIPI_CSI0_OFFSET 0x03C20000
246 1.1 matt #define EXYNOS5_MIPI_CSI1_OFFSET 0x03C30000
247 1.1 matt #define EXYNOS5_SYSMMU_FIMC_LITE0_OFFSET 0x03C40000
248 1.1 matt #define EXYNOS5_SYSMMU_FIMC_LITE1_OFFSET 0x03C50000
249 1.1 matt #define EXYNOS5_FIMC_LITE2_OFFSET 0x03C90000
250 1.1 matt #define EXYNOS5_SYSMMU_FIMC_LITE2_OFFSET 0x03CA0000
251 1.1 matt #define EXYNOS5_GSCALER0_OFFSET 0x03E00000
252 1.1 matt #define EXYNOS5_GSCALER1_OFFSET 0x03E10000
253 1.1 matt #define EXYNOS5_GSCALER2_OFFSET 0x03E20000
254 1.1 matt #define EXYNOS5_GSCALER3_OFFSET 0x03E30000
255 1.1 matt #define EXYNOS5_AS_A_GS0_OFFSET 0x03E40000
256 1.1 matt #define EXYNOS5_AS_A_GS1_OFFSET 0x03E50000
257 1.1 matt #define EXYNOS5_AS_A_GS2_OFFSET 0x03E60000
258 1.1 matt #define EXYNOS5_AS_A_GS3_OFFSET 0x03E70000
259 1.1 matt #define EXYNOS5_SYSMMU_GSCALER0_OFFSET 0x03E80000
260 1.1 matt #define EXYNOS5_SYSMMU_GSCALER1_OFFSET 0x03E90000
261 1.1 matt #define EXYNOS5_SYSMMU_GSCALER2_OFFSET 0x03EA0000
262 1.1 matt #define EXYNOS5_SYSMMU_GSCALER3_OFFSET 0x03EB0000
263 1.1 matt #define EXYNOS5_AS_A_GSCALER_OFFSET 0x04220000
264 1.1 matt #define EXYNOS5_DISP1_MIX_OFFSET 0x04400000
265 1.1 matt #define EXYNOS5_DISP1_ENH_OFFSET 0x04410000
266 1.1 matt #define EXYNOS5_DISP1_CTRL_OFFSET 0x04420000
267 1.1 matt #define EXYNOS5_MIE_OFFSET 0x04430000
268 1.1 matt #define EXYNOS5_TV_MIXER_OFFSET 0x04450000
269 1.1 matt #define EXYNOS5_MIPI_DSI1_OFFSET 0x04500000
270 1.1 matt #define EXYNOS5_DP1_OFFSET 0x04510000
271 1.1 matt #define EXYNOS5_HDMI_0_OFFSET 0x04530000
272 1.1 matt #define EXYNOS5_HDMI_1_OFFSET 0x04540000
273 1.1 matt #define EXYNOS5_HDMI_2_OFFSET 0x04550000
274 1.1 matt #define EXYNOS5_HDMI_3_OFFSET 0x04560000
275 1.1 matt #define EXYNOS5_HDMI_4_OFFSET 0x04570000
276 1.1 matt #define EXYNOS5_HDMI_5_OFFSET 0x04580000
277 1.1 matt #define EXYNOS5_HDMI_6_OFFSET 0x04590000
278 1.1 matt #define EXYNOS5_DP1_1_OFFSET 0x045B0000
279 1.1 matt #define EXYNOS5_SYSMMU_DISP1_OFFSET 0x04640000
280 1.1 matt #define EXYNOS5_SYSMMU_TV_OFFSET 0x04650000
281 1.1 matt #define EXYNOS5_AS_A_TV_OFFSET 0x046D0000
282 1.1 matt #if 0
283 1.1 matt #define EXYNOS5_AES0&EF0 (NEW) 0x08000000
284 1.1 matt #define EXYNOS5_AES0&EF0 (NEW) 0x08010000
285 1.1 matt #define EXYNOS5_AES0&EF0 (NEW) 0x08020000
286 1.1 matt #define EXYNOS5_AES0&EF0 (NEW) 0x08030000
287 1.1 matt #define EXYNOS5_AES0&EF0 (NEW) 0x08040000
288 1.1 matt #define EXYNOS5_AES0&EF0 (NEW) 0x08050000
289 1.1 matt #define EXYNOS5_AES0&EF0 (NEW) 0x08060000
290 1.1 matt #define EXYNOS5_AES0&EF0 (NEW) 0x08070000
291 1.1 matt #define EXYNOS5_AES0&EF0 (NER) 0x08080000
292 1.1 matt #define EXYNOS5_AES0&EF0 (NER) 0x08090000
293 1.1 matt #define EXYNOS5_AES0&EF0 (NER) 0x080A0000
294 1.1 matt #define EXYNOS5_AES0&EF0 (NER) 0x080B0000
295 1.1 matt #define EXYNOS5_AES0&EF0 (NER) 0x080C0000
296 1.1 matt #define EXYNOS5_AES0&EF0 (NER) 0x080D0000
297 1.1 matt #define EXYNOS5_AES0&EF0 (NER) 0x080E0000
298 1.1 matt #define EXYNOS5_AES0&EF0 (NER) 0x080F0000
299 1.1 matt #define EXYNOS5_AES0&EF0 (EW) 0x08100000
300 1.1 matt #define EXYNOS5_AES0&EF0 (EW) 0x08110000
301 1.1 matt #define EXYNOS5_AES0&EF0 (EW) 0x08120000
302 1.1 matt #define EXYNOS5_AES0&EF0 (EW) 0x08130000
303 1.1 matt #define EXYNOS5_AES0&EF0 (EW) 0x08140000
304 1.1 matt #define EXYNOS5_AES0&EF0 (EW) 0x08150000
305 1.1 matt #define EXYNOS5_AES0&EF0 (EW) 0x08160000
306 1.1 matt #define EXYNOS5_AES0&EF0 (EW) 0x08170000
307 1.1 matt #define EXYNOS5_AES0&EF0 (ER) 0x08180000
308 1.1 matt #define EXYNOS5_AES0&EF0 (ER) 0x08190000
309 1.1 matt #define EXYNOS5_AES0&EF0 (ER) 0x081A0000
310 1.1 matt #define EXYNOS5_AES0&EF0 (ER) 0x081B0000
311 1.1 matt #define EXYNOS5_AES0&EF0 (ER) 0x081C0000
312 1.1 matt #define EXYNOS5_AES0&EF0 (ER) 0x081D0000
313 1.1 matt #define EXYNOS5_AES0&EF0 (ER) 0x081E0000
314 1.1 matt #define EXYNOS5_AES0&EF0 (ER) 0x081F0000
315 1.3 reinoud #define EXYNOS5_EFCON0_OFFSET 0x08200000
316 1.1 matt #define EXYNOS5_AES0 SFR_OFFSET 0x08300000
317 1.1 matt #define EXYNOS5_AES1&EF1 (NEW) 0x08400000
318 1.1 matt #define EXYNOS5_AES1&EF1 (NEW) 0x08410000
319 1.1 matt #define EXYNOS5_AES1&EF1 (NEW) 0x08420000
320 1.1 matt #define EXYNOS5_AES1&EF1 (NEW) 0x08430000
321 1.1 matt #define EXYNOS5_AES1&EF1 (NEW) 0x08440000
322 1.1 matt #define EXYNOS5_AES1&EF1 (NEW) 0x08450000
323 1.1 matt #define EXYNOS5_AES1&EF1 (NEW) 0x08460000
324 1.1 matt #define EXYNOS5_AES1&EF1 (NEW) 0x08470000
325 1.1 matt #define EXYNOS5_AES1&EF1 (NER) 0x08480000
326 1.1 matt #define EXYNOS5_AES1&EF1 (NER) 0x08490000
327 1.1 matt #define EXYNOS5_AES1&EF1 (NER) 0x084A0000
328 1.1 matt #define EXYNOS5_AES1&EF1 (NER) 0x084B0000
329 1.1 matt #define EXYNOS5_AES1&EF1 (NER) 0x084C0000
330 1.1 matt #define EXYNOS5_AES1&EF1 (NER) 0x084D0000
331 1.1 matt #define EXYNOS5_AES1&EF1 (NER) 0x084E0000
332 1.1 matt #define EXYNOS5_AES1&EF1 (NER) 0x084F0000
333 1.1 matt #define EXYNOS5_AES1&EF1 (EW) 0x08500000
334 1.1 matt #define EXYNOS5_AES1&EF1 (EW) 0x08510000
335 1.1 matt #define EXYNOS5_AES1&EF1 (EW) 0x08520000
336 1.1 matt #define EXYNOS5_AES1&EF1 (EW) 0x08530000
337 1.1 matt #define EXYNOS5_AES1&EF1 (EW) 0x08540000
338 1.1 matt #define EXYNOS5_AES1&EF1 (EW) 0x08550000
339 1.1 matt #define EXYNOS5_AES1&EF1 (EW) 0x08560000
340 1.1 matt #define EXYNOS5_AES1&EF1 (EW) 0x08570000
341 1.1 matt #define EXYNOS5_AES1&EF1 (ER) 0x08580000
342 1.1 matt #define EXYNOS5_AES1&EF1 (ER) 0x08590000
343 1.1 matt #define EXYNOS5_AES1&EF1 (ER) 0x085A0000
344 1.1 matt #define EXYNOS5_AES1&EF1 (ER) 0x085B0000
345 1.1 matt #define EXYNOS5_AES1&EF1 (ER) 0x085C0000
346 1.1 matt #define EXYNOS5_AES1&EF1 (ER) 0x085D0000
347 1.1 matt #define EXYNOS5_AES1&EF1 (ER) 0x085E0000
348 1.1 matt #define EXYNOS5_AES1&EF1 (ER) 0x085F0000
349 1.1 matt #endif
350 1.3 reinoud #define EXYNOS5_EFCON1_OFFSET 0x08600000
351 1.1 matt #define EXYNOS5_NS_NDMA_OFFSET 0x08680000
352 1.1 matt #define EXYNOS5_S_NDMA_OFFSET 0x08690000
353 1.3 reinoud #define EXYNOS5_AES1_OFFSET 0x08700000
354 1.3 reinoud
355 1.3 reinoud /* AUDIOCORE */
356 1.8 matt #define EXYNOS5_AUDIOCORE_VBASE (EXYNOS_CORE_VBASE + EXYNOS5_CORE_SIZE)
357 1.3 reinoud #define EXYNOS5_AUDIOCORE_PBASE 0x03800000 /* Audio SFR */
358 1.11 reinoud #define EXYNOS5_GPIO_I2S_OFFSET (EXYNOS5_CORE_SIZE + 0x00060000)
359 1.3 reinoud #define EXYNOS5_AUDIOCORE_SIZE 0x00070000
360 1.3 reinoud
361 1.14 reinoud
362 1.14 reinoud /* used Exynos5 USB PHY registers */
363 1.14 reinoud #define USB_PHY_HOST_CTRL0 0x00
364 1.14 reinoud #define HOST_CTRL0_PHY_SWRST __BIT(0)
365 1.14 reinoud #define HOST_CTRL0_LINK_SWRST __BIT(1)
366 1.14 reinoud #define HOST_CTRL0_UTMI_SWRST __BIT(2)
367 1.14 reinoud #define HOST_CTRL0_WORDINTERFACE __BIT(3)
368 1.14 reinoud #define HOST_CTRL0_FORCESUSPEND __BIT(4)
369 1.14 reinoud #define HOST_CTRL0_FORCESLEEP __BIT(5)
370 1.14 reinoud #define HOST_CTRL0_SIDDQ __BIT(6)
371 1.14 reinoud #define HOST_CTRL0_COMMONON_N __BIT(9) /* common block configuration during suspend */
372 1.14 reinoud #define HOST_CTRL0_TESTBURNIN __BIT(11)
373 1.14 reinoud #define HOST_CTRL0_RETENABLE __BIT(10)
374 1.14 reinoud #define HOST_CTRL0_FSEL_MASK __BITS(16, 18) /* holds FSEL_CLKSEL_ */
375 1.14 reinoud #define HOST_CTRL0_REFCLKSEL_MASK __BITS(19, 20)
376 1.14 reinoud #define HOST_CTRL0_REFCLKSEL_XTAL __SHIFTIN(HOST_CRTL0_REFCLK_MASK, 0)
377 1.14 reinoud #define HOST_CTRL0_REFCLKSEL_EXTL __SHIFTIN(HOST_CRTL0_REFCLK_MASK, 1)
378 1.14 reinoud #define HOST_CTRL0_REFCLKSEL_CLKCORE __SHIFTIN(HOST_CRTL0_REFCLK_MASK, 2)
379 1.14 reinoud #define HOST_CTRL0_PHYSWRSTALL __BIT(31)
380 1.14 reinoud
381 1.14 reinoud #define USB_PHY_HSIC_CTRL1 0x10
382 1.14 reinoud #define USB_PHY_HSIC_TUNE1 0x14
383 1.14 reinoud #define USB_PHY_HSIC_CTRL2 0x20
384 1.14 reinoud #define USB_PHY_HSIC_TUNE2 0x24
385 1.14 reinoud #define HSIC_CTRL_PHY_SWRST __BIT(0)
386 1.14 reinoud #define HSIC_CTRL_UTMI_SWRST __BIT(2)
387 1.14 reinoud #define HSIC_CTRL_WORDINTERFACE __BIT(3)
388 1.14 reinoud #define HSIC_CTRL_FORCESUSPEND __BIT(4)
389 1.14 reinoud #define HSIC_CTRL_FORCESLEEP __BIT(5)
390 1.14 reinoud #define HSIC_CTRL_SIDDQ __BIT(6)
391 1.14 reinoud #define HSIC_CTRL_REFCLKDIV_MASK __BITS(16,22)
392 1.14 reinoud #define REFCLKDIV_12 __SHIFTIN(HSIC_CTRL_REFCLKDIV_MASK, 0x24)
393 1.14 reinoud #define REFCLKDIV_15 __SHIFTIN(HSIC_CTRL_REFCLKDIV_MASK, 0x1c)
394 1.14 reinoud #define REFCLKDIV_16 __SHIFTIN(HSIC_CTRL_REFCLKDIV_MASK, 0x1a)
395 1.14 reinoud #define REFCLKDIV_19_2 __SHIFTIN(HSIC_CTRL_REFCLKDIV_MASK, 0x15)
396 1.14 reinoud #define REFCLKDIV_20 __SHIFTIN(HSIC_CTRL_REFCLKDIV_MASK, 0x14)
397 1.14 reinoud #define HSIC_CTRL_REFCLKSEL_MASK __BITS(23, 24)
398 1.14 reinoud #define REFCLKSEL_HSIC_DEFAULT __SHIFTIN(HSIC_CTRL_REFCLKSEL_MASK, 2)
399 1.14 reinoud
400 1.14 reinoud #define USB_PHY_HOST_EHCICTRL 0x30
401 1.14 reinoud #define HOST_EHCICTRL_ENA_INCR16 __BIT(26)
402 1.14 reinoud #define HOST_EHCICTRL_ENA_INCR8 __BIT(27)
403 1.14 reinoud #define HOST_EHCICTRL_ENA_INCR4 __BIT(28)
404 1.14 reinoud #define HOST_EHCICTRL_ENA_INCRXALIGN __BIT(29)
405 1.14 reinoud
406 1.14 reinoud #define USB_PHY_HOST_OHCICTRL 0x34
407 1.14 reinoud #define HOST_OHCICTRL_CLKCK_RST __BIT(0)
408 1.14 reinoud #define HOST_OHCICTRL_CNTSEL __BIT(1)
409 1.14 reinoud #define HOST_OHCICTRL_APPSTARTCLK __BIT(2)
410 1.14 reinoud #define HOST_OHCICTRL_SUSPLGCY __BIT(3)
411 1.14 reinoud
412 1.14 reinoud #define USB_PHY_OTG_SYS 0x38
413 1.14 reinoud #define OTG_SYS_FORCESUSPEND __BIT(0)
414 1.14 reinoud #define OTG_SYS_SIDDQ_UOTG __BIT(1)
415 1.14 reinoud #define OTG_SYS_OTGDISABLE __BIT(2)
416 1.14 reinoud #define OTG_SYS_FORCESLEEP __BIT(3)
417 1.14 reinoud #define OTG_SYS_FSEL_MASK __BITS(4, 6) /* holds FSEL_CLKSEL_ */
418 1.14 reinoud #define OTG_SYS_COMMON_ON __BIT(7)
419 1.14 reinoud #define OTG_SYS_IDPULLUP_UOTG __BIT(8)
420 1.14 reinoud #define OTG_SYS_REFCLKSEL_MASK __BITS(9, 10)
421 1.14 reinoud #define OTG_SYS_REFCLKSEL_XTAL __SHIFTIN(OTG_SYS_REFCLKSEL_MASK, 0)
422 1.14 reinoud #define OTG_SYS_REFCLKSEL_EXTL __SHIFTIN(OTG_SYS_REFCLKSEL_MASK, 1)
423 1.14 reinoud #define OTG_SYS_REFCLKSEL_CLKCORE __SHIFTIN(OTG_SYS_REFCLKSEL_MASK, 2)
424 1.14 reinoud #define OTG_SYS_PHY0_SWRST __BIT(12)
425 1.14 reinoud #define OTG_SYS_LINK_SWRST_UOTG __BIT(13)
426 1.14 reinoud #define OTG_SYS_PHYLINK_SWRST __BIT(14)
427 1.14 reinoud
428 1.14 reinoud
429 1.1 matt #endif /* _ARM_SAMSUNG_EXYNOS5_REG_H_ */
430