Home | History | Annotate | Line # | Download | only in samsung
exynos_gpio.c revision 1.23.16.1
      1  1.23.16.1  pgoyette /*	$NetBSD: exynos_gpio.c,v 1.23.16.1 2018/07/28 04:37:29 pgoyette Exp $ */
      2        1.9     skrll 
      3        1.1   reinoud /*-
      4        1.1   reinoud * Copyright (c) 2014 The NetBSD Foundation, Inc.
      5        1.1   reinoud * All rights reserved.
      6        1.1   reinoud *
      7        1.1   reinoud * This code is derived from software contributed to The NetBSD Foundation
      8        1.1   reinoud * by Reinoud Zandijk
      9        1.1   reinoud *
     10        1.1   reinoud * Redistribution and use in source and binary forms, with or without
     11        1.1   reinoud * modification, are permitted provided that the following conditions
     12        1.1   reinoud * are met:
     13        1.1   reinoud * 1. Redistributions of source code must retain the above copyright
     14        1.1   reinoud *    notice, this list of conditions and the following disclaimer.
     15        1.1   reinoud * 2. Redistributions in binary form must reproduce the above copyright
     16        1.1   reinoud *    notice, this list of conditions and the following disclaimer in the
     17        1.1   reinoud *    documentation and/or other materials provided with the distribution.
     18        1.1   reinoud *
     19        1.1   reinoud * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20        1.1   reinoud * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21        1.1   reinoud * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22        1.1   reinoud * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23        1.1   reinoud * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24        1.1   reinoud * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25        1.1   reinoud * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26        1.1   reinoud * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27        1.1   reinoud * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28        1.1   reinoud * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29        1.1   reinoud * POSSIBILITY OF SUCH DAMAGE.
     30        1.1   reinoud */
     31        1.1   reinoud 
     32        1.1   reinoud #include "opt_exynos.h"
     33        1.1   reinoud #include "opt_arm_debug.h"
     34        1.1   reinoud #include "gpio.h"
     35        1.1   reinoud 
     36        1.1   reinoud #include <sys/cdefs.h>
     37  1.23.16.1  pgoyette __KERNEL_RCSID(1, "$NetBSD: exynos_gpio.c,v 1.23.16.1 2018/07/28 04:37:29 pgoyette Exp $");
     38        1.1   reinoud 
     39        1.1   reinoud #include <sys/param.h>
     40        1.1   reinoud #include <sys/bus.h>
     41        1.1   reinoud #include <sys/device.h>
     42        1.1   reinoud #include <sys/intr.h>
     43        1.1   reinoud #include <sys/systm.h>
     44        1.1   reinoud #include <sys/kmem.h>
     45       1.13     marty #include <sys/gpio.h>
     46       1.13     marty 
     47       1.13     marty #include <dev/gpio/gpiovar.h>
     48        1.1   reinoud 
     49        1.1   reinoud #include <arm/samsung/exynos_reg.h>
     50       1.15     marty #include <arm/samsung/exynos_var.h>
     51        1.1   reinoud #include <arm/samsung/exynos_intr.h>
     52       1.14     marty #include <arm/samsung/exynos_pinctrl.h>
     53       1.14     marty 
     54       1.14     marty #include <dev/fdt/fdtvar.h>
     55        1.1   reinoud 
     56       1.13     marty struct exynos_gpio_bank {
     57       1.13     marty 	const char		bank_name[6];
     58       1.13     marty 	device_t		bank_dev;
     59       1.13     marty 	struct gpio_chipset_tag	bank_gc;
     60       1.16     marty 	struct exynos_gpio_softc *bank_sc;
     61       1.13     marty 	gpio_pin_t		bank_pins[8];
     62       1.13     marty 
     63       1.13     marty 	const bus_addr_t	bank_core_offset;
     64       1.13     marty 	const uint8_t		bank_bits;
     65       1.13     marty 
     66       1.13     marty 	uint8_t			bank_pin_mask;
     67       1.13     marty 	uint8_t			bank_pin_inuse_mask;
     68       1.13     marty 	bus_space_handle_t	bank_bsh;
     69       1.13     marty 	struct exynos_gpio_pin_cfg bank_cfg;
     70       1.14     marty 	struct exynos_gpio_bank * bank_next;
     71        1.1   reinoud };
     72        1.1   reinoud 
     73       1.13     marty struct exynos_gpio_pin {
     74       1.13     marty 	struct exynos_gpio_softc *pin_sc;
     75       1.13     marty 	int			  pin_no;
     76       1.13     marty 	u_int			  pin_flags;
     77       1.14     marty 	int			  pin_actlo;
     78       1.14     marty 	const struct exynos_gpio_bank   *pin_bank;
     79        1.1   reinoud };
     80        1.1   reinoud 
     81        1.1   reinoud 
     82       1.16     marty //#define GPIO_REG(v,s,o) (EXYNOS##v##_GPIO_##s##_OFFSET + (o))
     83       1.16     marty #define GPIO_REG(v,s,o) ((o))
     84       1.16     marty #define GPIO_GRP(v, s, o, n, b)	\
     85       1.16     marty 	{ \
     86       1.16     marty 		.bank_name = #n, \
     87       1.16     marty 		.bank_core_offset = GPIO_REG(v,s,o), \
     88       1.16     marty 		.bank_bits = b, \
     89       1.16     marty 	}
     90       1.16     marty 
     91       1.16     marty static struct exynos_gpio_bank exynos5_banks[] = {
     92       1.16     marty 	GPIO_GRP(5, MUXA, 0x0000, gpy7, 8),
     93       1.16     marty 	GPIO_GRP(5, MUXA, 0x0C00, gpx0, 8),
     94       1.16     marty 	GPIO_GRP(5, MUXA, 0x0C20, gpx1, 8),
     95       1.16     marty 	GPIO_GRP(5, MUXA, 0x0C40, gpx2, 8),
     96       1.16     marty 	GPIO_GRP(5, MUXA, 0x0C60, gpx3, 8),
     97       1.16     marty 
     98       1.16     marty 	GPIO_GRP(5, MUXB, 0x0000, gpc0, 8),
     99       1.16     marty 	GPIO_GRP(5, MUXB, 0x0020, gpc1, 8),
    100       1.16     marty 	GPIO_GRP(5, MUXB, 0x0040, gpc2, 7),
    101       1.16     marty 	GPIO_GRP(5, MUXB, 0x0060, gpc3, 4),
    102       1.16     marty 	GPIO_GRP(5, MUXB, 0x0080, gpc4, 2),
    103       1.16     marty 	GPIO_GRP(5, MUXB, 0x00A0, gpd1, 8),
    104       1.16     marty 	GPIO_GRP(5, MUXB, 0x00C0, gpy0, 6),
    105       1.16     marty 	GPIO_GRP(5, MUXB, 0x00E0, gpy1, 4),
    106       1.16     marty 	GPIO_GRP(5, MUXB, 0x0100, gpy2, 6),
    107       1.16     marty 	GPIO_GRP(5, MUXB, 0x0120, gpy3, 8),
    108       1.16     marty 	GPIO_GRP(5, MUXB, 0x0140, gpy4, 8),
    109       1.16     marty 	GPIO_GRP(5, MUXB, 0x0160, gpy5, 8),
    110       1.16     marty 	GPIO_GRP(5, MUXB, 0x0180, gpy6, 8),
    111       1.16     marty 
    112       1.16     marty 	GPIO_GRP(5, MUXC, 0x0000, gpe0, 8),
    113       1.16     marty 	GPIO_GRP(5, MUXC, 0x0020, gpe1, 2),
    114       1.16     marty 	GPIO_GRP(5, MUXC, 0x0040, gpf0, 6),
    115       1.16     marty 	GPIO_GRP(5, MUXC, 0x0060, gpf1, 8),
    116       1.16     marty 	GPIO_GRP(5, MUXC, 0x0080, gpg0, 8),
    117       1.16     marty 	GPIO_GRP(5, MUXC, 0x00A0, gpg1, 8),
    118       1.16     marty 	GPIO_GRP(5, MUXC, 0x00C0, gpg2, 2),
    119       1.16     marty 	GPIO_GRP(5, MUXC, 0x00E0, gpj4, 4),
    120       1.16     marty 
    121       1.16     marty 	GPIO_GRP(5, MUXD, 0x0000, gpa0, 8),
    122       1.16     marty 	GPIO_GRP(5, MUXD, 0x0020, gpa1, 6),
    123       1.16     marty 	GPIO_GRP(5, MUXD, 0x0040, gpa2, 8),
    124       1.16     marty 	GPIO_GRP(5, MUXD, 0x0060, gpb0, 5),
    125       1.16     marty 	GPIO_GRP(5, MUXD, 0x0080, gpb1, 5),
    126       1.16     marty 	GPIO_GRP(5, MUXD, 0x00A0, gpb2, 4),
    127       1.16     marty 	GPIO_GRP(5, MUXD, 0x00C0, gpb3, 8),
    128       1.16     marty 	GPIO_GRP(5, MUXD, 0x00E0, gpb4, 2),
    129       1.16     marty 	GPIO_GRP(5, MUXD, 0x0100, gph0, 4),
    130       1.16     marty 
    131       1.22     marty 	GPIO_GRP(5, MUXE, 0x0000, gpz, 7),
    132       1.16     marty 
    133       1.16     marty };
    134       1.16     marty 
    135       1.16     marty struct exynos_gpio_bank *exynos_gpio_banks = exynos5_banks;
    136       1.16     marty 
    137       1.16     marty static int exynos_gpio_pin_read(void *, int);
    138       1.16     marty static void exynos_gpio_pin_write(void *, int, int);
    139       1.16     marty static void exynos_gpio_pin_ctl(void *, int, int);
    140       1.14     marty static void *exynos_gpio_fdt_acquire(device_t, const void *,
    141       1.14     marty 				     size_t, int);
    142       1.14     marty static void exynos_gpio_fdt_release(device_t, void *);
    143       1.14     marty 
    144       1.17  jmcneill static int exynos_gpio_fdt_read(device_t, void *, bool);
    145       1.17  jmcneill static void exynos_gpio_fdt_write(device_t, void *, int, bool);
    146       1.16     marty static int exynos_gpio_cfprint(void *, const char *);
    147       1.14     marty 
    148       1.14     marty struct fdtbus_gpio_controller_func exynos_gpio_funcs = {
    149       1.14     marty 	.acquire = exynos_gpio_fdt_acquire,
    150       1.14     marty 	.release = exynos_gpio_fdt_release,
    151       1.14     marty 	.read = exynos_gpio_fdt_read,
    152       1.14     marty 	.write = exynos_gpio_fdt_write
    153        1.1   reinoud };
    154       1.16     marty #define GPIO_WRITE(bank, reg, val) \
    155       1.16     marty 	bus_space_write_4((bank)->bank_sc->sc_bst, \
    156       1.16     marty 	    (bank)->bank_sc->sc_bsh, \
    157       1.16     marty 	    (bank)->bank_core_offset + (reg), (val))
    158       1.16     marty #define GPIO_READ(bank, reg) \
    159       1.16     marty 	bus_space_read_4((bank)->bank_sc->sc_bst, \
    160       1.16     marty 	    (bank)->bank_sc->sc_bsh, \
    161       1.16     marty 	    (bank)->bank_core_offset + (reg))
    162        1.1   reinoud 
    163       1.13     marty static int
    164       1.13     marty exynos_gpio_cfprint(void *priv, const char *pnp)
    165       1.13     marty {
    166       1.13     marty 	struct gpiobus_attach_args *gba = priv;
    167       1.13     marty 	struct exynos_gpio_bank *bank = gba->gba_gc->gp_cookie;
    168       1.13     marty 	const char *bankname = bank->bank_name;
    169       1.13     marty 
    170       1.13     marty 	if (pnp)
    171       1.13     marty 		aprint_normal("gpiobus at %s", pnp);
    172       1.13     marty 
    173       1.13     marty 	aprint_normal(" (%s)", bankname);
    174       1.13     marty 
    175       1.13     marty 	return UNCONF;
    176       1.13     marty }
    177        1.1   reinoud 
    178       1.16     marty static int
    179       1.16     marty exynos_gpio_pin_read(void *cookie, int pin)
    180       1.16     marty {
    181       1.16     marty 	struct exynos_gpio_bank * const bank = cookie;
    182       1.16     marty 
    183       1.16     marty 	KASSERT(pin < bank->bank_bits);
    184       1.16     marty 	return (bus_space_read_1(bank->bank_sc->sc_bst,
    185       1.16     marty 				 bank->bank_sc->sc_bsh,
    186       1.16     marty 		EXYNOS_GPIO_DAT) >> pin) & 1;
    187       1.16     marty }
    188       1.16     marty 
    189       1.16     marty static void
    190       1.16     marty exynos_gpio_pin_write(void *cookie, int pin, int value)
    191       1.16     marty {
    192       1.16     marty 	struct exynos_gpio_bank * const bank = cookie;
    193       1.16     marty 	int val;
    194       1.16     marty 
    195       1.16     marty 	KASSERT(pin < bank->bank_bits);
    196       1.16     marty 	val = bus_space_read_1(bank->bank_sc->sc_bst,
    197       1.16     marty 			       bank->bank_sc->sc_bsh,
    198       1.16     marty 			       EXYNOS_GPIO_DAT);
    199       1.16     marty 	val &= ~__BIT(pin);
    200       1.16     marty 	if (value)
    201       1.16     marty 		val |= __BIT(pin);
    202       1.16     marty 	bus_space_write_1(bank->bank_sc->sc_bst,
    203       1.16     marty 			  bank->bank_sc->sc_bsh,
    204       1.16     marty 		EXYNOS_GPIO_DAT, val);
    205       1.16     marty }
    206        1.1   reinoud 
    207        1.1   reinoud static void
    208        1.1   reinoud exynos_gpio_pin_ctl(void *cookie, int pin, int flags)
    209        1.1   reinoud {
    210       1.13     marty 	struct exynos_gpio_bank * const bank = cookie;
    211  1.23.16.1  pgoyette 	struct exynos_gpio_pin_cfg ncfg = { 0 };
    212        1.1   reinoud 
    213        1.1   reinoud 	/* honour pullup requests */
    214  1.23.16.1  pgoyette 	if (flags & GPIO_PIN_PULLUP) {
    215  1.23.16.1  pgoyette 		ncfg.pud = EXYNOS_GPIO_PIN_PULL_UP;
    216  1.23.16.1  pgoyette 		ncfg.pud_valid = true;
    217  1.23.16.1  pgoyette 	}
    218  1.23.16.1  pgoyette 	if (flags & GPIO_PIN_PULLDOWN) {
    219  1.23.16.1  pgoyette 		ncfg.pud = EXYNOS_GPIO_PIN_PULL_DOWN;
    220  1.23.16.1  pgoyette 		ncfg.pud_valid = true;
    221  1.23.16.1  pgoyette 	}
    222        1.1   reinoud 
    223        1.1   reinoud 	/* honour i/o */
    224       1.14     marty 	if (flags & GPIO_PIN_INPUT) {
    225  1.23.16.1  pgoyette 		ncfg.cfg = EXYNOS_GPIO_FUNC_INPUT;
    226  1.23.16.1  pgoyette 		ncfg.cfg_valid = true;
    227       1.14     marty 	} else if (flags & GPIO_PIN_OUTPUT) {
    228  1.23.16.1  pgoyette 		ncfg.cfg = EXYNOS_GPIO_FUNC_OUTPUT;
    229  1.23.16.1  pgoyette 		ncfg.cfg_valid = true;
    230       1.14     marty 	}
    231        1.1   reinoud 
    232        1.1   reinoud 	/* update any config registers that changed */
    233  1.23.16.1  pgoyette 	exynos_gpio_pin_ctl_write(bank, &ncfg, pin);
    234       1.22     marty }
    235       1.22     marty 
    236       1.22     marty void exynos_gpio_pin_ctl_write(const struct exynos_gpio_bank *bank,
    237  1.23.16.1  pgoyette 			       const struct exynos_gpio_pin_cfg *cfg,
    238  1.23.16.1  pgoyette 			       int pin)
    239       1.22     marty {
    240  1.23.16.1  pgoyette 	uint32_t val;
    241  1.23.16.1  pgoyette 
    242  1.23.16.1  pgoyette 	if (cfg->cfg_valid) {
    243  1.23.16.1  pgoyette 		val = GPIO_READ(bank, EXYNOS_GPIO_CON);
    244  1.23.16.1  pgoyette 		val &= ~(0xf << (pin * 4));
    245  1.23.16.1  pgoyette 		val |= (cfg->cfg << (pin * 4));
    246  1.23.16.1  pgoyette 		GPIO_WRITE(bank, EXYNOS_GPIO_CON, val);
    247  1.23.16.1  pgoyette 	}
    248  1.23.16.1  pgoyette 
    249  1.23.16.1  pgoyette 	if (cfg->pud_valid) {
    250  1.23.16.1  pgoyette 		val = GPIO_READ(bank, EXYNOS_GPIO_PUD);
    251  1.23.16.1  pgoyette 		val &= ~(0x3 << (pin * 2));
    252  1.23.16.1  pgoyette 		val |= (cfg->pud << (pin * 2));
    253  1.23.16.1  pgoyette 		GPIO_WRITE(bank, EXYNOS_GPIO_PUD, val);
    254  1.23.16.1  pgoyette 	}
    255  1.23.16.1  pgoyette 
    256  1.23.16.1  pgoyette 	if (cfg->drv_valid) {
    257  1.23.16.1  pgoyette 		val = GPIO_READ(bank, EXYNOS_GPIO_DRV);
    258  1.23.16.1  pgoyette 		val &= ~(0x3 << (pin * 2));
    259  1.23.16.1  pgoyette 		val |= (cfg->drv << (pin * 2));
    260  1.23.16.1  pgoyette 		GPIO_WRITE(bank, EXYNOS_GPIO_DRV, val);
    261  1.23.16.1  pgoyette 	}
    262  1.23.16.1  pgoyette 
    263  1.23.16.1  pgoyette 	if (cfg->conpwd_valid) {
    264  1.23.16.1  pgoyette 		val = GPIO_READ(bank, EXYNOS_GPIO_CONPWD);
    265  1.23.16.1  pgoyette 		val &= ~(0x3 << (pin * 2));
    266  1.23.16.1  pgoyette 		val |= (cfg->conpwd << (pin * 2));
    267  1.23.16.1  pgoyette 		GPIO_WRITE(bank, EXYNOS_GPIO_CONPWD, val);
    268  1.23.16.1  pgoyette 	}
    269  1.23.16.1  pgoyette 
    270  1.23.16.1  pgoyette 	if (cfg->pudpwd_valid) {
    271  1.23.16.1  pgoyette 		val = GPIO_READ(bank, EXYNOS_GPIO_PUDPWD);
    272  1.23.16.1  pgoyette 		val &= ~(0x3 << (pin * 2));
    273  1.23.16.1  pgoyette 		val |= (cfg->pudpwd << (pin * 2));
    274  1.23.16.1  pgoyette 		GPIO_WRITE(bank, EXYNOS_GPIO_PUDPWD, val);
    275  1.23.16.1  pgoyette 	}
    276       1.22     marty }
    277       1.22     marty 
    278       1.22     marty struct exynos_gpio_softc *
    279       1.18     marty exynos_gpio_bank_config(struct exynos_pinctrl_softc * parent,
    280       1.18     marty 			const struct fdt_attach_args *faa, int node)
    281        1.1   reinoud {
    282       1.14     marty 	struct exynos_gpio_bank *bank = kmem_zalloc(sizeof(*bank), KM_SLEEP);
    283       1.16     marty 	struct exynos_gpio_softc *sc = kmem_zalloc(sizeof(*sc), KM_SLEEP);
    284       1.16     marty 	struct gpiobus_attach_args gba;
    285       1.16     marty 	struct gpio_chipset_tag *gc_tag;
    286       1.14     marty 	char result[64];
    287       1.13     marty 
    288       1.16     marty 	OF_getprop(node, "name", result, sizeof(result));
    289       1.20  jmcneill 	bank = exynos_gpio_bank_lookup(result);
    290       1.20  jmcneill 	if (bank == NULL) {
    291       1.20  jmcneill 		aprint_error_dev(parent->sc_dev, "no bank found for %s\n",
    292       1.20  jmcneill 		    result);
    293       1.22     marty 		return NULL;
    294       1.20  jmcneill 	}
    295       1.16     marty 
    296       1.14     marty 	sc->sc_dev = parent->sc_dev;
    297       1.16     marty 	sc->sc_bst = &armv7_generic_bs_tag;
    298       1.16     marty 	sc->sc_bsh = parent->sc_bsh;
    299       1.22     marty 	sc->sc_bank = bank;
    300       1.22     marty 
    301       1.16     marty 	gc_tag = &bank->bank_gc;
    302       1.16     marty 	gc_tag->gp_cookie = bank;
    303       1.16     marty 	gc_tag->gp_pin_read  = exynos_gpio_pin_read;
    304       1.16     marty 	gc_tag->gp_pin_write = exynos_gpio_pin_write;
    305       1.16     marty 	gc_tag->gp_pin_ctl   = exynos_gpio_pin_ctl;
    306       1.14     marty 	memset(&gba, 0, sizeof(gba));
    307       1.14     marty 	gba.gba_gc = &bank->bank_gc;
    308       1.14     marty 	gba.gba_pins = bank->bank_pins;
    309       1.16     marty 	gba.gba_npins = bank->bank_bits;
    310       1.16     marty 	bank->bank_sc = sc;
    311       1.14     marty 	bank->bank_dev = config_found_ia(parent->sc_dev, "gpiobus", &gba,
    312       1.14     marty 					 exynos_gpio_cfprint);
    313       1.14     marty 
    314       1.14     marty 	bank->bank_pin_mask = __BIT(bank->bank_bits) - 1;
    315       1.14     marty 	bank->bank_pin_inuse_mask = 0;
    316       1.14     marty 
    317       1.14     marty 
    318       1.14     marty 	/* read in our initial settings */
    319       1.16     marty 	bank->bank_cfg.cfg = GPIO_READ(bank, EXYNOS_GPIO_CON);
    320       1.16     marty 	bank->bank_cfg.pud = GPIO_READ(bank, EXYNOS_GPIO_PUD);
    321       1.16     marty 	bank->bank_cfg.drv = GPIO_READ(bank, EXYNOS_GPIO_DRV);
    322       1.16     marty 	bank->bank_cfg.conpwd = GPIO_READ(bank, EXYNOS_GPIO_CONPWD);
    323       1.16     marty 	bank->bank_cfg.pudpwd = GPIO_READ(bank, EXYNOS_GPIO_PUDPWD);
    324       1.18     marty 
    325       1.21  jmcneill 	fdtbus_register_gpio_controller(bank->bank_dev, node,
    326       1.18     marty 					&exynos_gpio_funcs);
    327       1.22     marty 	return sc;
    328       1.13     marty }
    329        1.1   reinoud 
    330       1.22     marty /*
    331       1.22     marty  * This function is a bit funky.  Given a string that may look like
    332       1.22     marty  * 'gpAN' or 'gpAN-P' it is meant to find a match to the part before
    333       1.22     marty  * the '-', or the four character string if the dash is not present.
    334       1.22     marty  */
    335       1.22     marty struct exynos_gpio_bank *
    336       1.20  jmcneill exynos_gpio_bank_lookup(const char *name)
    337       1.13     marty {
    338       1.22     marty 	struct exynos_gpio_bank *bank;
    339       1.22     marty 
    340       1.20  jmcneill 	for (u_int n = 0; n < __arraycount(exynos5_banks); n++) {
    341       1.22     marty 		bank = &exynos_gpio_banks[n];
    342       1.22     marty 		if (!strncmp(bank->bank_name, name,
    343       1.22     marty 			     strlen(bank->bank_name))) {
    344       1.14     marty 			return bank;
    345        1.1   reinoud 		}
    346       1.16     marty 	}
    347       1.13     marty 
    348       1.13     marty 	return NULL;
    349        1.1   reinoud }
    350        1.1   reinoud 
    351       1.20  jmcneill #if notyet
    352       1.20  jmcneill static int
    353       1.20  jmcneill exynos_gpio_pin_lookup(const char *name)
    354       1.20  jmcneill {
    355       1.20  jmcneill 	char *p;
    356       1.20  jmcneill 
    357       1.20  jmcneill 	p = strchr(name, '-');
    358       1.20  jmcneill 	if (p == NULL || p[1] < '0' || p[1] > '9')
    359       1.20  jmcneill 		return -1;
    360       1.20  jmcneill 
    361       1.20  jmcneill 	return p[1] - '0';
    362       1.20  jmcneill }
    363       1.20  jmcneill #endif
    364       1.20  jmcneill 
    365       1.14     marty static void *
    366       1.14     marty exynos_gpio_fdt_acquire(device_t dev, const void *data, size_t len, int flags)
    367       1.13     marty {
    368       1.19     marty 	const u_int *cells = data;
    369       1.21  jmcneill 	struct exynos_gpio_bank *bank = NULL;
    370       1.13     marty 	struct exynos_gpio_pin *gpin;
    371       1.19     marty 	int n;
    372       1.13     marty 
    373       1.21  jmcneill 	if (len != 12)
    374       1.20  jmcneill 		return NULL;
    375       1.20  jmcneill 
    376       1.21  jmcneill 	const int pin = be32toh(cells[1]) & 0x0f;
    377       1.21  jmcneill 	const int actlo = be32toh(cells[2]) & 0x01;
    378       1.20  jmcneill 
    379       1.19     marty 	for (n = 0; n < __arraycount(exynos5_banks); n++) {
    380       1.21  jmcneill 		if (exynos_gpio_banks[n].bank_dev == dev) {
    381       1.19     marty 			bank = &exynos_gpio_banks[n];
    382       1.19     marty 			break;
    383       1.19     marty 		}
    384       1.19     marty 	}
    385       1.13     marty 	if (bank == NULL)
    386       1.13     marty 		return NULL;
    387       1.13     marty 
    388       1.13     marty 	gpin = kmem_alloc(sizeof(*gpin), KM_SLEEP);
    389       1.16     marty 	gpin->pin_sc = bank->bank_sc;
    390       1.13     marty 	gpin->pin_bank = bank;
    391       1.13     marty 	gpin->pin_no = pin;
    392       1.13     marty 	gpin->pin_flags = flags;
    393       1.20  jmcneill 	gpin->pin_actlo = actlo;
    394       1.13     marty 
    395       1.21  jmcneill 	exynos_gpio_pin_ctl(bank, gpin->pin_no, gpin->pin_flags);
    396       1.13     marty 
    397       1.13     marty 	return gpin;
    398       1.13     marty }
    399       1.14     marty 
    400       1.14     marty static void
    401       1.14     marty exynos_gpio_fdt_release(device_t dev, void *priv)
    402       1.14     marty {
    403       1.14     marty 	struct exynos_gpio_pin *gpin = priv;
    404       1.14     marty 
    405       1.14     marty 	kmem_free(gpin, sizeof(*gpin));
    406       1.14     marty }
    407       1.14     marty 
    408       1.14     marty static int
    409       1.17  jmcneill exynos_gpio_fdt_read(device_t dev, void *priv, bool raw)
    410       1.14     marty {
    411       1.14     marty 	struct exynos_gpio_pin *gpin = priv;
    412       1.14     marty 	int val;
    413       1.14     marty 
    414       1.14     marty 	val = (bus_space_read_1(gpin->pin_sc->sc_bst,
    415       1.14     marty 				 gpin->pin_sc->sc_bsh,
    416       1.14     marty 				 EXYNOS_GPIO_DAT) >> gpin->pin_no) & 1;
    417       1.14     marty 
    418       1.17  jmcneill 	if (!raw && gpin->pin_actlo)
    419       1.14     marty 		val = !val;
    420       1.14     marty 
    421       1.14     marty 	return val;
    422       1.14     marty }
    423       1.14     marty 
    424       1.14     marty static void
    425       1.17  jmcneill exynos_gpio_fdt_write(device_t dev, void *priv, int val, bool raw)
    426       1.14     marty {
    427       1.14     marty 	struct exynos_gpio_pin *gpin = priv;
    428       1.14     marty 
    429       1.17  jmcneill 	if (!raw && gpin->pin_actlo)
    430       1.14     marty 		val = !val;
    431       1.14     marty 
    432       1.14     marty 	val = bus_space_read_1(gpin->pin_sc->sc_bst,
    433       1.14     marty 			       gpin->pin_sc->sc_bsh,
    434       1.14     marty 			       EXYNOS_GPIO_DAT);
    435       1.14     marty 	val &= ~__BIT(gpin->pin_no);
    436       1.14     marty 	if (val)
    437       1.14     marty 		val |= __BIT(gpin->pin_no);
    438       1.14     marty 	bus_space_write_1(gpin->pin_sc->sc_bst,
    439       1.14     marty 			  gpin->pin_sc->sc_bsh,
    440       1.14     marty 			  EXYNOS_GPIO_DAT, val);
    441       1.14     marty 
    442       1.14     marty }
    443