exynos_gpio.c revision 1.28 1 1.28 skrll /* $NetBSD: exynos_gpio.c,v 1.28 2020/03/20 06:35:59 skrll Exp $ */
2 1.9 skrll
3 1.1 reinoud /*-
4 1.1 reinoud * Copyright (c) 2014 The NetBSD Foundation, Inc.
5 1.1 reinoud * All rights reserved.
6 1.1 reinoud *
7 1.1 reinoud * This code is derived from software contributed to The NetBSD Foundation
8 1.1 reinoud * by Reinoud Zandijk
9 1.1 reinoud *
10 1.1 reinoud * Redistribution and use in source and binary forms, with or without
11 1.1 reinoud * modification, are permitted provided that the following conditions
12 1.1 reinoud * are met:
13 1.1 reinoud * 1. Redistributions of source code must retain the above copyright
14 1.1 reinoud * notice, this list of conditions and the following disclaimer.
15 1.1 reinoud * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 reinoud * notice, this list of conditions and the following disclaimer in the
17 1.1 reinoud * documentation and/or other materials provided with the distribution.
18 1.1 reinoud *
19 1.1 reinoud * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 reinoud * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 reinoud * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 reinoud * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 reinoud * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 reinoud * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 reinoud * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 reinoud * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 reinoud * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 reinoud * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 reinoud * POSSIBILITY OF SUCH DAMAGE.
30 1.1 reinoud */
31 1.1 reinoud
32 1.1 reinoud #include "opt_exynos.h"
33 1.1 reinoud #include "opt_arm_debug.h"
34 1.1 reinoud #include "gpio.h"
35 1.1 reinoud
36 1.1 reinoud #include <sys/cdefs.h>
37 1.28 skrll __KERNEL_RCSID(1, "$NetBSD: exynos_gpio.c,v 1.28 2020/03/20 06:35:59 skrll Exp $");
38 1.1 reinoud
39 1.1 reinoud #include <sys/param.h>
40 1.1 reinoud #include <sys/bus.h>
41 1.1 reinoud #include <sys/device.h>
42 1.1 reinoud #include <sys/intr.h>
43 1.1 reinoud #include <sys/systm.h>
44 1.1 reinoud #include <sys/kmem.h>
45 1.13 marty #include <sys/gpio.h>
46 1.13 marty
47 1.13 marty #include <dev/gpio/gpiovar.h>
48 1.1 reinoud
49 1.1 reinoud #include <arm/samsung/exynos_reg.h>
50 1.15 marty #include <arm/samsung/exynos_var.h>
51 1.1 reinoud #include <arm/samsung/exynos_intr.h>
52 1.14 marty #include <arm/samsung/exynos_pinctrl.h>
53 1.14 marty
54 1.14 marty #include <dev/fdt/fdtvar.h>
55 1.1 reinoud
56 1.13 marty struct exynos_gpio_bank {
57 1.13 marty const char bank_name[6];
58 1.13 marty device_t bank_dev;
59 1.13 marty struct gpio_chipset_tag bank_gc;
60 1.16 marty struct exynos_gpio_softc *bank_sc;
61 1.13 marty gpio_pin_t bank_pins[8];
62 1.13 marty
63 1.13 marty const bus_addr_t bank_core_offset;
64 1.13 marty const uint8_t bank_bits;
65 1.13 marty
66 1.13 marty struct exynos_gpio_pin_cfg bank_cfg;
67 1.1 reinoud };
68 1.1 reinoud
69 1.13 marty struct exynos_gpio_pin {
70 1.13 marty struct exynos_gpio_softc *pin_sc;
71 1.13 marty int pin_no;
72 1.13 marty u_int pin_flags;
73 1.14 marty int pin_actlo;
74 1.14 marty const struct exynos_gpio_bank *pin_bank;
75 1.1 reinoud };
76 1.1 reinoud
77 1.1 reinoud
78 1.16 marty //#define GPIO_REG(v,s,o) (EXYNOS##v##_GPIO_##s##_OFFSET + (o))
79 1.16 marty #define GPIO_REG(v,s,o) ((o))
80 1.16 marty #define GPIO_GRP(v, s, o, n, b) \
81 1.16 marty { \
82 1.16 marty .bank_name = #n, \
83 1.16 marty .bank_core_offset = GPIO_REG(v,s,o), \
84 1.16 marty .bank_bits = b, \
85 1.16 marty }
86 1.16 marty
87 1.16 marty static struct exynos_gpio_bank exynos5_banks[] = {
88 1.16 marty GPIO_GRP(5, MUXA, 0x0000, gpy7, 8),
89 1.16 marty GPIO_GRP(5, MUXA, 0x0C00, gpx0, 8),
90 1.16 marty GPIO_GRP(5, MUXA, 0x0C20, gpx1, 8),
91 1.16 marty GPIO_GRP(5, MUXA, 0x0C40, gpx2, 8),
92 1.16 marty GPIO_GRP(5, MUXA, 0x0C60, gpx3, 8),
93 1.16 marty
94 1.16 marty GPIO_GRP(5, MUXB, 0x0000, gpc0, 8),
95 1.16 marty GPIO_GRP(5, MUXB, 0x0020, gpc1, 8),
96 1.16 marty GPIO_GRP(5, MUXB, 0x0040, gpc2, 7),
97 1.16 marty GPIO_GRP(5, MUXB, 0x0060, gpc3, 4),
98 1.16 marty GPIO_GRP(5, MUXB, 0x0080, gpc4, 2),
99 1.16 marty GPIO_GRP(5, MUXB, 0x00A0, gpd1, 8),
100 1.16 marty GPIO_GRP(5, MUXB, 0x00C0, gpy0, 6),
101 1.16 marty GPIO_GRP(5, MUXB, 0x00E0, gpy1, 4),
102 1.16 marty GPIO_GRP(5, MUXB, 0x0100, gpy2, 6),
103 1.16 marty GPIO_GRP(5, MUXB, 0x0120, gpy3, 8),
104 1.16 marty GPIO_GRP(5, MUXB, 0x0140, gpy4, 8),
105 1.16 marty GPIO_GRP(5, MUXB, 0x0160, gpy5, 8),
106 1.16 marty GPIO_GRP(5, MUXB, 0x0180, gpy6, 8),
107 1.16 marty
108 1.16 marty GPIO_GRP(5, MUXC, 0x0000, gpe0, 8),
109 1.16 marty GPIO_GRP(5, MUXC, 0x0020, gpe1, 2),
110 1.16 marty GPIO_GRP(5, MUXC, 0x0040, gpf0, 6),
111 1.16 marty GPIO_GRP(5, MUXC, 0x0060, gpf1, 8),
112 1.16 marty GPIO_GRP(5, MUXC, 0x0080, gpg0, 8),
113 1.16 marty GPIO_GRP(5, MUXC, 0x00A0, gpg1, 8),
114 1.16 marty GPIO_GRP(5, MUXC, 0x00C0, gpg2, 2),
115 1.16 marty GPIO_GRP(5, MUXC, 0x00E0, gpj4, 4),
116 1.16 marty
117 1.16 marty GPIO_GRP(5, MUXD, 0x0000, gpa0, 8),
118 1.16 marty GPIO_GRP(5, MUXD, 0x0020, gpa1, 6),
119 1.16 marty GPIO_GRP(5, MUXD, 0x0040, gpa2, 8),
120 1.16 marty GPIO_GRP(5, MUXD, 0x0060, gpb0, 5),
121 1.16 marty GPIO_GRP(5, MUXD, 0x0080, gpb1, 5),
122 1.16 marty GPIO_GRP(5, MUXD, 0x00A0, gpb2, 4),
123 1.16 marty GPIO_GRP(5, MUXD, 0x00C0, gpb3, 8),
124 1.16 marty GPIO_GRP(5, MUXD, 0x00E0, gpb4, 2),
125 1.16 marty GPIO_GRP(5, MUXD, 0x0100, gph0, 4),
126 1.16 marty
127 1.22 marty GPIO_GRP(5, MUXE, 0x0000, gpz, 7),
128 1.16 marty
129 1.16 marty };
130 1.16 marty
131 1.16 marty struct exynos_gpio_bank *exynos_gpio_banks = exynos5_banks;
132 1.16 marty
133 1.16 marty static int exynos_gpio_pin_read(void *, int);
134 1.16 marty static void exynos_gpio_pin_write(void *, int, int);
135 1.16 marty static void exynos_gpio_pin_ctl(void *, int, int);
136 1.14 marty static void *exynos_gpio_fdt_acquire(device_t, const void *,
137 1.14 marty size_t, int);
138 1.14 marty static void exynos_gpio_fdt_release(device_t, void *);
139 1.14 marty
140 1.17 jmcneill static int exynos_gpio_fdt_read(device_t, void *, bool);
141 1.17 jmcneill static void exynos_gpio_fdt_write(device_t, void *, int, bool);
142 1.16 marty static int exynos_gpio_cfprint(void *, const char *);
143 1.14 marty
144 1.14 marty struct fdtbus_gpio_controller_func exynos_gpio_funcs = {
145 1.14 marty .acquire = exynos_gpio_fdt_acquire,
146 1.14 marty .release = exynos_gpio_fdt_release,
147 1.14 marty .read = exynos_gpio_fdt_read,
148 1.14 marty .write = exynos_gpio_fdt_write
149 1.1 reinoud };
150 1.16 marty #define GPIO_WRITE(bank, reg, val) \
151 1.16 marty bus_space_write_4((bank)->bank_sc->sc_bst, \
152 1.16 marty (bank)->bank_sc->sc_bsh, \
153 1.16 marty (bank)->bank_core_offset + (reg), (val))
154 1.16 marty #define GPIO_READ(bank, reg) \
155 1.16 marty bus_space_read_4((bank)->bank_sc->sc_bst, \
156 1.16 marty (bank)->bank_sc->sc_bsh, \
157 1.16 marty (bank)->bank_core_offset + (reg))
158 1.1 reinoud
159 1.13 marty static int
160 1.13 marty exynos_gpio_cfprint(void *priv, const char *pnp)
161 1.13 marty {
162 1.13 marty struct gpiobus_attach_args *gba = priv;
163 1.13 marty struct exynos_gpio_bank *bank = gba->gba_gc->gp_cookie;
164 1.13 marty const char *bankname = bank->bank_name;
165 1.13 marty
166 1.13 marty if (pnp)
167 1.13 marty aprint_normal("gpiobus at %s", pnp);
168 1.13 marty
169 1.13 marty aprint_normal(" (%s)", bankname);
170 1.13 marty
171 1.13 marty return UNCONF;
172 1.13 marty }
173 1.1 reinoud
174 1.16 marty static int
175 1.16 marty exynos_gpio_pin_read(void *cookie, int pin)
176 1.16 marty {
177 1.16 marty struct exynos_gpio_bank * const bank = cookie;
178 1.27 skrll uint8_t val;
179 1.16 marty
180 1.16 marty KASSERT(pin < bank->bank_bits);
181 1.27 skrll val = bus_space_read_1(bank->bank_sc->sc_bst, bank->bank_sc->sc_bsh,
182 1.27 skrll EXYNOS_GPIO_DAT);
183 1.27 skrll
184 1.27 skrll return __SHIFTOUT(val, __BIT(pin));
185 1.16 marty }
186 1.16 marty
187 1.16 marty static void
188 1.16 marty exynos_gpio_pin_write(void *cookie, int pin, int value)
189 1.16 marty {
190 1.16 marty struct exynos_gpio_bank * const bank = cookie;
191 1.16 marty int val;
192 1.16 marty
193 1.16 marty KASSERT(pin < bank->bank_bits);
194 1.27 skrll val = bus_space_read_1(bank->bank_sc->sc_bst, bank->bank_sc->sc_bsh,
195 1.27 skrll EXYNOS_GPIO_DAT);
196 1.16 marty val &= ~__BIT(pin);
197 1.16 marty if (value)
198 1.16 marty val |= __BIT(pin);
199 1.27 skrll bus_space_write_1(bank->bank_sc->sc_bst, bank->bank_sc->sc_bsh,
200 1.27 skrll EXYNOS_GPIO_DAT, val);
201 1.16 marty }
202 1.1 reinoud
203 1.1 reinoud static void
204 1.1 reinoud exynos_gpio_pin_ctl(void *cookie, int pin, int flags)
205 1.1 reinoud {
206 1.13 marty struct exynos_gpio_bank * const bank = cookie;
207 1.25 jmcneill struct exynos_gpio_pin_cfg ncfg = { 0 };
208 1.1 reinoud
209 1.1 reinoud /* honour pullup requests */
210 1.25 jmcneill if (flags & GPIO_PIN_PULLUP) {
211 1.25 jmcneill ncfg.pud = EXYNOS_GPIO_PIN_PULL_UP;
212 1.25 jmcneill ncfg.pud_valid = true;
213 1.25 jmcneill }
214 1.25 jmcneill if (flags & GPIO_PIN_PULLDOWN) {
215 1.25 jmcneill ncfg.pud = EXYNOS_GPIO_PIN_PULL_DOWN;
216 1.25 jmcneill ncfg.pud_valid = true;
217 1.25 jmcneill }
218 1.1 reinoud
219 1.1 reinoud /* honour i/o */
220 1.14 marty if (flags & GPIO_PIN_INPUT) {
221 1.25 jmcneill ncfg.cfg = EXYNOS_GPIO_FUNC_INPUT;
222 1.25 jmcneill ncfg.cfg_valid = true;
223 1.14 marty } else if (flags & GPIO_PIN_OUTPUT) {
224 1.25 jmcneill ncfg.cfg = EXYNOS_GPIO_FUNC_OUTPUT;
225 1.25 jmcneill ncfg.cfg_valid = true;
226 1.14 marty }
227 1.1 reinoud
228 1.1 reinoud /* update any config registers that changed */
229 1.25 jmcneill exynos_gpio_pin_ctl_write(bank, &ncfg, pin);
230 1.1 reinoud }
231 1.1 reinoud
232 1.24 jmcneill void exynos_gpio_pin_ctl_write(const struct exynos_gpio_bank *bank,
233 1.24 jmcneill const struct exynos_gpio_pin_cfg *cfg,
234 1.24 jmcneill int pin)
235 1.22 marty {
236 1.24 jmcneill uint32_t val;
237 1.24 jmcneill
238 1.24 jmcneill if (cfg->cfg_valid) {
239 1.24 jmcneill val = GPIO_READ(bank, EXYNOS_GPIO_CON);
240 1.24 jmcneill val &= ~(0xf << (pin * 4));
241 1.24 jmcneill val |= (cfg->cfg << (pin * 4));
242 1.24 jmcneill GPIO_WRITE(bank, EXYNOS_GPIO_CON, val);
243 1.24 jmcneill }
244 1.24 jmcneill
245 1.24 jmcneill if (cfg->pud_valid) {
246 1.24 jmcneill val = GPIO_READ(bank, EXYNOS_GPIO_PUD);
247 1.24 jmcneill val &= ~(0x3 << (pin * 2));
248 1.24 jmcneill val |= (cfg->pud << (pin * 2));
249 1.24 jmcneill GPIO_WRITE(bank, EXYNOS_GPIO_PUD, val);
250 1.24 jmcneill }
251 1.24 jmcneill
252 1.24 jmcneill if (cfg->drv_valid) {
253 1.24 jmcneill val = GPIO_READ(bank, EXYNOS_GPIO_DRV);
254 1.24 jmcneill val &= ~(0x3 << (pin * 2));
255 1.24 jmcneill val |= (cfg->drv << (pin * 2));
256 1.24 jmcneill GPIO_WRITE(bank, EXYNOS_GPIO_DRV, val);
257 1.24 jmcneill }
258 1.24 jmcneill
259 1.24 jmcneill if (cfg->conpwd_valid) {
260 1.24 jmcneill val = GPIO_READ(bank, EXYNOS_GPIO_CONPWD);
261 1.24 jmcneill val &= ~(0x3 << (pin * 2));
262 1.24 jmcneill val |= (cfg->conpwd << (pin * 2));
263 1.24 jmcneill GPIO_WRITE(bank, EXYNOS_GPIO_CONPWD, val);
264 1.24 jmcneill }
265 1.22 marty
266 1.24 jmcneill if (cfg->pudpwd_valid) {
267 1.24 jmcneill val = GPIO_READ(bank, EXYNOS_GPIO_PUDPWD);
268 1.24 jmcneill val &= ~(0x3 << (pin * 2));
269 1.24 jmcneill val |= (cfg->pudpwd << (pin * 2));
270 1.24 jmcneill GPIO_WRITE(bank, EXYNOS_GPIO_PUDPWD, val);
271 1.24 jmcneill }
272 1.22 marty }
273 1.22 marty
274 1.22 marty struct exynos_gpio_softc *
275 1.18 marty exynos_gpio_bank_config(struct exynos_pinctrl_softc * parent,
276 1.18 marty const struct fdt_attach_args *faa, int node)
277 1.1 reinoud {
278 1.14 marty struct exynos_gpio_bank *bank = kmem_zalloc(sizeof(*bank), KM_SLEEP);
279 1.16 marty struct exynos_gpio_softc *sc = kmem_zalloc(sizeof(*sc), KM_SLEEP);
280 1.16 marty struct gpiobus_attach_args gba;
281 1.16 marty struct gpio_chipset_tag *gc_tag;
282 1.14 marty char result[64];
283 1.13 marty
284 1.16 marty OF_getprop(node, "name", result, sizeof(result));
285 1.20 jmcneill bank = exynos_gpio_bank_lookup(result);
286 1.20 jmcneill if (bank == NULL) {
287 1.20 jmcneill aprint_error_dev(parent->sc_dev, "no bank found for %s\n",
288 1.20 jmcneill result);
289 1.22 marty return NULL;
290 1.20 jmcneill }
291 1.26 skrll
292 1.14 marty sc->sc_dev = parent->sc_dev;
293 1.16 marty sc->sc_bst = &armv7_generic_bs_tag;
294 1.16 marty sc->sc_bsh = parent->sc_bsh;
295 1.22 marty sc->sc_bank = bank;
296 1.22 marty
297 1.16 marty gc_tag = &bank->bank_gc;
298 1.16 marty gc_tag->gp_cookie = bank;
299 1.16 marty gc_tag->gp_pin_read = exynos_gpio_pin_read;
300 1.16 marty gc_tag->gp_pin_write = exynos_gpio_pin_write;
301 1.16 marty gc_tag->gp_pin_ctl = exynos_gpio_pin_ctl;
302 1.14 marty memset(&gba, 0, sizeof(gba));
303 1.14 marty gba.gba_gc = &bank->bank_gc;
304 1.14 marty gba.gba_pins = bank->bank_pins;
305 1.16 marty gba.gba_npins = bank->bank_bits;
306 1.16 marty bank->bank_sc = sc;
307 1.14 marty bank->bank_dev = config_found_ia(parent->sc_dev, "gpiobus", &gba,
308 1.14 marty exynos_gpio_cfprint);
309 1.14 marty
310 1.14 marty /* read in our initial settings */
311 1.16 marty bank->bank_cfg.cfg = GPIO_READ(bank, EXYNOS_GPIO_CON);
312 1.16 marty bank->bank_cfg.pud = GPIO_READ(bank, EXYNOS_GPIO_PUD);
313 1.16 marty bank->bank_cfg.drv = GPIO_READ(bank, EXYNOS_GPIO_DRV);
314 1.16 marty bank->bank_cfg.conpwd = GPIO_READ(bank, EXYNOS_GPIO_CONPWD);
315 1.16 marty bank->bank_cfg.pudpwd = GPIO_READ(bank, EXYNOS_GPIO_PUDPWD);
316 1.18 marty
317 1.21 jmcneill fdtbus_register_gpio_controller(bank->bank_dev, node,
318 1.18 marty &exynos_gpio_funcs);
319 1.22 marty return sc;
320 1.13 marty }
321 1.1 reinoud
322 1.22 marty /*
323 1.22 marty * This function is a bit funky. Given a string that may look like
324 1.22 marty * 'gpAN' or 'gpAN-P' it is meant to find a match to the part before
325 1.22 marty * the '-', or the four character string if the dash is not present.
326 1.22 marty */
327 1.22 marty struct exynos_gpio_bank *
328 1.20 jmcneill exynos_gpio_bank_lookup(const char *name)
329 1.13 marty {
330 1.22 marty struct exynos_gpio_bank *bank;
331 1.22 marty
332 1.20 jmcneill for (u_int n = 0; n < __arraycount(exynos5_banks); n++) {
333 1.22 marty bank = &exynos_gpio_banks[n];
334 1.22 marty if (!strncmp(bank->bank_name, name,
335 1.22 marty strlen(bank->bank_name))) {
336 1.14 marty return bank;
337 1.1 reinoud }
338 1.16 marty }
339 1.13 marty
340 1.13 marty return NULL;
341 1.1 reinoud }
342 1.1 reinoud
343 1.20 jmcneill #if notyet
344 1.20 jmcneill static int
345 1.20 jmcneill exynos_gpio_pin_lookup(const char *name)
346 1.20 jmcneill {
347 1.20 jmcneill char *p;
348 1.20 jmcneill
349 1.20 jmcneill p = strchr(name, '-');
350 1.20 jmcneill if (p == NULL || p[1] < '0' || p[1] > '9')
351 1.20 jmcneill return -1;
352 1.20 jmcneill
353 1.20 jmcneill return p[1] - '0';
354 1.20 jmcneill }
355 1.20 jmcneill #endif
356 1.20 jmcneill
357 1.14 marty static void *
358 1.14 marty exynos_gpio_fdt_acquire(device_t dev, const void *data, size_t len, int flags)
359 1.13 marty {
360 1.19 marty const u_int *cells = data;
361 1.21 jmcneill struct exynos_gpio_bank *bank = NULL;
362 1.13 marty struct exynos_gpio_pin *gpin;
363 1.19 marty int n;
364 1.13 marty
365 1.21 jmcneill if (len != 12)
366 1.20 jmcneill return NULL;
367 1.20 jmcneill
368 1.21 jmcneill const int pin = be32toh(cells[1]) & 0x0f;
369 1.21 jmcneill const int actlo = be32toh(cells[2]) & 0x01;
370 1.20 jmcneill
371 1.19 marty for (n = 0; n < __arraycount(exynos5_banks); n++) {
372 1.21 jmcneill if (exynos_gpio_banks[n].bank_dev == dev) {
373 1.19 marty bank = &exynos_gpio_banks[n];
374 1.19 marty break;
375 1.19 marty }
376 1.19 marty }
377 1.13 marty if (bank == NULL)
378 1.13 marty return NULL;
379 1.13 marty
380 1.13 marty gpin = kmem_alloc(sizeof(*gpin), KM_SLEEP);
381 1.16 marty gpin->pin_sc = bank->bank_sc;
382 1.13 marty gpin->pin_bank = bank;
383 1.13 marty gpin->pin_no = pin;
384 1.13 marty gpin->pin_flags = flags;
385 1.20 jmcneill gpin->pin_actlo = actlo;
386 1.13 marty
387 1.21 jmcneill exynos_gpio_pin_ctl(bank, gpin->pin_no, gpin->pin_flags);
388 1.13 marty
389 1.13 marty return gpin;
390 1.13 marty }
391 1.14 marty
392 1.14 marty static void
393 1.14 marty exynos_gpio_fdt_release(device_t dev, void *priv)
394 1.14 marty {
395 1.14 marty struct exynos_gpio_pin *gpin = priv;
396 1.14 marty
397 1.14 marty kmem_free(gpin, sizeof(*gpin));
398 1.14 marty }
399 1.14 marty
400 1.14 marty static int
401 1.17 jmcneill exynos_gpio_fdt_read(device_t dev, void *priv, bool raw)
402 1.14 marty {
403 1.14 marty struct exynos_gpio_pin *gpin = priv;
404 1.14 marty int val;
405 1.14 marty
406 1.14 marty val = (bus_space_read_1(gpin->pin_sc->sc_bst,
407 1.14 marty gpin->pin_sc->sc_bsh,
408 1.14 marty EXYNOS_GPIO_DAT) >> gpin->pin_no) & 1;
409 1.14 marty
410 1.17 jmcneill if (!raw && gpin->pin_actlo)
411 1.14 marty val = !val;
412 1.14 marty
413 1.14 marty return val;
414 1.14 marty }
415 1.14 marty
416 1.14 marty static void
417 1.17 jmcneill exynos_gpio_fdt_write(device_t dev, void *priv, int val, bool raw)
418 1.14 marty {
419 1.14 marty struct exynos_gpio_pin *gpin = priv;
420 1.14 marty
421 1.17 jmcneill if (!raw && gpin->pin_actlo)
422 1.14 marty val = !val;
423 1.14 marty
424 1.14 marty val = bus_space_read_1(gpin->pin_sc->sc_bst,
425 1.14 marty gpin->pin_sc->sc_bsh,
426 1.14 marty EXYNOS_GPIO_DAT);
427 1.14 marty val &= ~__BIT(gpin->pin_no);
428 1.14 marty if (val)
429 1.14 marty val |= __BIT(gpin->pin_no);
430 1.14 marty bus_space_write_1(gpin->pin_sc->sc_bst,
431 1.14 marty gpin->pin_sc->sc_bsh,
432 1.14 marty EXYNOS_GPIO_DAT, val);
433 1.14 marty
434 1.14 marty }
435