exynos_gpio.c revision 1.6 1 1.1 reinoud /*-
2 1.1 reinoud * Copyright (c) 2014 The NetBSD Foundation, Inc.
3 1.1 reinoud * All rights reserved.
4 1.1 reinoud *
5 1.1 reinoud * This code is derived from software contributed to The NetBSD Foundation
6 1.1 reinoud * by Reinoud Zandijk
7 1.1 reinoud *
8 1.1 reinoud * Redistribution and use in source and binary forms, with or without
9 1.1 reinoud * modification, are permitted provided that the following conditions
10 1.1 reinoud * are met:
11 1.1 reinoud * 1. Redistributions of source code must retain the above copyright
12 1.1 reinoud * notice, this list of conditions and the following disclaimer.
13 1.1 reinoud * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 reinoud * notice, this list of conditions and the following disclaimer in the
15 1.1 reinoud * documentation and/or other materials provided with the distribution.
16 1.1 reinoud *
17 1.1 reinoud * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
18 1.1 reinoud * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
19 1.1 reinoud * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
20 1.1 reinoud * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
21 1.1 reinoud * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
22 1.1 reinoud * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
23 1.1 reinoud * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
24 1.1 reinoud * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
25 1.1 reinoud * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
26 1.1 reinoud * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
27 1.1 reinoud * POSSIBILITY OF SUCH DAMAGE.
28 1.1 reinoud */
29 1.1 reinoud
30 1.1 reinoud #include "opt_exynos.h"
31 1.1 reinoud #include "opt_arm_debug.h"
32 1.1 reinoud #include "gpio.h"
33 1.1 reinoud
34 1.1 reinoud #include <sys/cdefs.h>
35 1.6 reinoud __KERNEL_RCSID(1, "$NetBSD: exynos_gpio.c,v 1.6 2014/05/21 12:18:24 reinoud Exp $");
36 1.1 reinoud
37 1.1 reinoud #include <sys/param.h>
38 1.1 reinoud #include <sys/bus.h>
39 1.1 reinoud #include <sys/device.h>
40 1.1 reinoud #include <sys/intr.h>
41 1.1 reinoud #include <sys/systm.h>
42 1.1 reinoud #include <sys/kmem.h>
43 1.1 reinoud
44 1.1 reinoud #include <arm/samsung/exynos_reg.h>
45 1.1 reinoud #include <arm/samsung/exynos_io.h>
46 1.1 reinoud #include <arm/samsung/exynos_intr.h>
47 1.1 reinoud
48 1.1 reinoud #include <sys/gpio.h>
49 1.1 reinoud #include <dev/gpio/gpiovar.h>
50 1.1 reinoud
51 1.1 reinoud static int exynos_gpio_match(device_t, cfdata_t, void *);
52 1.1 reinoud static void exynos_gpio_attach(device_t, device_t, void *);
53 1.1 reinoud
54 1.1 reinoud static int exynos_gpio_pin_read(void *, int);
55 1.1 reinoud static void exynos_gpio_pin_write(void *, int, int);
56 1.1 reinoud static void exynos_gpio_pin_ctl(void *, int, int);
57 1.1 reinoud
58 1.1 reinoud struct exynos_gpio_pin_cfg {
59 1.1 reinoud uint32_t cfg;
60 1.1 reinoud uint32_t pud;
61 1.1 reinoud uint32_t drv;
62 1.1 reinoud uint32_t conpwd;
63 1.1 reinoud uint32_t pudpwd;
64 1.1 reinoud };
65 1.1 reinoud
66 1.1 reinoud struct exynos_gpio_pin_group {
67 1.1 reinoud const char grp_name[6];
68 1.1 reinoud const bus_addr_t grp_core_offset;
69 1.1 reinoud const uint8_t grp_bits;
70 1.1 reinoud
71 1.1 reinoud uint8_t grp_pin_mask;
72 1.1 reinoud uint8_t grp_pin_inuse_mask;
73 1.1 reinoud bus_space_handle_t grp_bsh;
74 1.1 reinoud struct exynos_gpio_pin_cfg grp_cfg;
75 1.1 reinoud struct gpio_chipset_tag grp_gc_tag;
76 1.1 reinoud };
77 1.1 reinoud
78 1.1 reinoud
79 1.4 reinoud #define GPIO_REG(v,s,o) (EXYNOS##v##_GPIO_##s##_OFFSET + (o))
80 1.1 reinoud #define GPIO_GRP(v, s, o, n, b) \
81 1.1 reinoud { \
82 1.1 reinoud .grp_name = #n, \
83 1.4 reinoud .grp_core_offset = GPIO_REG(v,s,o), \
84 1.1 reinoud .grp_bits = b,\
85 1.1 reinoud }
86 1.1 reinoud
87 1.1 reinoud #ifdef EXYNOS4
88 1.1 reinoud /*
89 1.1 reinoud * Exynos 4412 contains 304 multi-functional input/output port pins and 164
90 1.1 reinoud * memory port pins. There are 37 general port groups and two memory port
91 1.1 reinoud * groups. They are:
92 1.1 reinoud *
93 1.1 reinoud * GPA0, GPA1: 14 in/out ports-3xUART with flow control, UART without flow
94 1.1 reinoud * control, and/or 2xI2C
95 1.1 reinoud *
96 1.1 reinoud * GPB: 8 in/out ports-2xSPI and/or 2xI2C and/ or IEM
97 1.1 reinoud *
98 1.1 reinoud * GPC0, GPC1: 10 in/out ports-2xI2S, and/or 2xPCM, and/or AC97, SPDIF, I2C,
99 1.1 reinoud * and/or SPI
100 1.1 reinoud *
101 1.1 reinoud * GPD0, GPD1: 8 in/out ports-PWM, 2xI2C, and/ or LCD I/F, MIPI
102 1.1 reinoud *
103 1.1 reinoud * GPM0, GPM1, GPM2, GPM3, GPM4: 35 in/out ports-CAM I/F, and/ or TS I/F,
104 1.1 reinoud * HSI, and/ or Trace I/F
105 1.1 reinoud *
106 1.1 reinoud * GPF0, GPF1, GPF2, GPF3: 30 in/out ports-LCD I/F
107 1.1 reinoud *
108 1.1 reinoud * GPJ0, GPJ1: 13 in/out ports-CAM I/F
109 1.1 reinoud *
110 1.1 reinoud * GPK0, GPK1, GPK2, GPK3: 28 in/out ports-4xMMC (4-bit MMC), and/or 2xMMC
111 1.1 reinoud * (8-bit MMC)), and/or GPS debugging I/F
112 1.1 reinoud *
113 1.1 reinoud * GPL0, GPL1: 11 in/out ports-GPS I/F
114 1.1 reinoud *
115 1.1 reinoud * GPL2: 8 in/out ports-GPS debugging I/F or Key pad I/F
116 1.1 reinoud *
117 1.1 reinoud * GPX0, GPX1, GPX2, GPX3: 32 in/out ports-External wake-up, and/or Key pad
118 1.1 reinoud * I/F
119 1.1 reinoud *
120 1.1 reinoud * GPZ: 7 in/out ports-low Power I2S and/or PCM
121 1.1 reinoud *
122 1.1 reinoud * GPY0, GPY1, GPY2: 16 in/out ports-Control signals of EBI (SROM, NF, One
123 1.1 reinoud * NAND)
124 1.1 reinoud *
125 1.1 reinoud * GPY3, GPY4, GPY5, GPY6: 32 in/out memory ports-EBI (For more information
126 1.1 reinoud * about EBI configuration, refer to Chapter 5, and 6)
127 1.1 reinoud *
128 1.1 reinoud * MP1_0-MP1_9: 78 DRAM1 ports. NOTE: GPIO registers does not control these
129 1.1 reinoud * ports.
130 1.1 reinoud *
131 1.1 reinoud * MP2_0-MP2_9: 78 DRAM2 ports. NOTE: GPIO registers does not control these
132 1.1 reinoud * ports.
133 1.1 reinoud *
134 1.1 reinoud * ETC0, ETC1, ETC6: 18 in/out ETC ports-JTAG, SLIMBUS, RESET, CLOCK
135 1.1 reinoud *
136 1.1 reinoud * ETC7, ETC8 : 4 clock port for C2C
137 1.1 reinoud *
138 1.1 reinoud */
139 1.1 reinoud
140 1.1 reinoud static struct exynos_gpio_pin_group exynos4_pin_groups[] = {
141 1.1 reinoud GPIO_GRP(4, LEFT, 0x0000, GPA0, 8),
142 1.1 reinoud GPIO_GRP(4, LEFT, 0x0020, GPA1, 6),
143 1.1 reinoud GPIO_GRP(4, LEFT, 0x0040, GPB, 8),
144 1.1 reinoud GPIO_GRP(4, LEFT, 0x0060, GPC0, 5),
145 1.1 reinoud GPIO_GRP(4, LEFT, 0x0080, GPC1, 5),
146 1.1 reinoud GPIO_GRP(4, LEFT, 0x00A0, GPD0, 4),
147 1.1 reinoud GPIO_GRP(4, LEFT, 0x00C0, GPD1, 4),
148 1.1 reinoud GPIO_GRP(4, LEFT, 0x0180, GPF0, 8),
149 1.1 reinoud GPIO_GRP(4, LEFT, 0x01A0, GPF1, 8),
150 1.1 reinoud GPIO_GRP(4, LEFT, 0x01C0, GPF2, 8),
151 1.1 reinoud GPIO_GRP(4, LEFT, 0x01E0, GPF3, 8),
152 1.1 reinoud GPIO_GRP(4, LEFT, 0x0240, GPJ0, 8),
153 1.1 reinoud GPIO_GRP(4, LEFT, 0x0260, GPJ1, 5),
154 1.1 reinoud /* EXTINT skipped */
155 1.1 reinoud
156 1.1 reinoud GPIO_GRP(4, RIGHT, 0x0040, GPK0, 8),
157 1.1 reinoud GPIO_GRP(4, RIGHT, 0x0060, GPK1, 8),
158 1.1 reinoud GPIO_GRP(4, RIGHT, 0x0080, GPK2, 7),
159 1.1 reinoud GPIO_GRP(4, RIGHT, 0x00A0, GPK3, 7),
160 1.1 reinoud GPIO_GRP(4, RIGHT, 0x00C0, GPL0, 7),
161 1.1 reinoud GPIO_GRP(4, RIGHT, 0x00E0, GPL1, 2),
162 1.1 reinoud GPIO_GRP(4, RIGHT, 0x0100, GPL2, 8),
163 1.1 reinoud GPIO_GRP(4, RIGHT, 0x0120, GPY0, 6),
164 1.1 reinoud GPIO_GRP(4, RIGHT, 0x0140, GPY1, 4),
165 1.1 reinoud GPIO_GRP(4, RIGHT, 0x0160, GPY2, 6),
166 1.1 reinoud GPIO_GRP(4, RIGHT, 0x0180, GPY3, 8),
167 1.1 reinoud GPIO_GRP(4, RIGHT, 0x01A0, GPY4, 8),
168 1.1 reinoud GPIO_GRP(4, RIGHT, 0x01C0, GPY5, 8),
169 1.1 reinoud GPIO_GRP(4, RIGHT, 0x01E0, GPY6, 8),
170 1.2 reinoud GPIO_GRP(4, RIGHT, 0x0200, ETC0, 6),
171 1.2 reinoud GPIO_GRP(4, RIGHT, 0x0220, ETC6, 7),
172 1.1 reinoud GPIO_GRP(4, RIGHT, 0x0260, GPM0, 8),
173 1.1 reinoud GPIO_GRP(4, RIGHT, 0x0280, GPM1, 7),
174 1.1 reinoud GPIO_GRP(4, RIGHT, 0x02A0, GPM2, 5),
175 1.1 reinoud GPIO_GRP(4, RIGHT, 0x02C0, GPM3, 8),
176 1.1 reinoud GPIO_GRP(4, RIGHT, 0x02E0, GPM4, 8),
177 1.1 reinoud /* EXTINT skipped */
178 1.1 reinoud GPIO_GRP(4, RIGHT, 0x0C00, GPX0, 8),
179 1.1 reinoud GPIO_GRP(4, RIGHT, 0x0C20, GPX1, 8),
180 1.1 reinoud GPIO_GRP(4, RIGHT, 0x0C40, GPX2, 8),
181 1.1 reinoud GPIO_GRP(4, RIGHT, 0x0C60, GPX3, 8),
182 1.1 reinoud /* EXTINT skipped */
183 1.1 reinoud
184 1.4 reinoud GPIO_GRP(4, I2S0, 0x0000, GPZ, 8),
185 1.1 reinoud /* EXTINT skipped */
186 1.1 reinoud
187 1.1 reinoud GPIO_GRP(4, C2C, 0x0000, GPV0, 8),
188 1.1 reinoud GPIO_GRP(4, C2C, 0x0020, GPV1, 8),
189 1.2 reinoud GPIO_GRP(4, C2C, 0x0040, ETC7, 2),
190 1.1 reinoud GPIO_GRP(4, C2C, 0x0060, GPV2, 8),
191 1.1 reinoud GPIO_GRP(4, C2C, 0x0080, GPV3, 8),
192 1.2 reinoud GPIO_GRP(4, C2C, 0x00A0, ETC8, 2),
193 1.1 reinoud GPIO_GRP(4, C2C, 0x00C0, GPV4, 2),
194 1.1 reinoud /* EXTINT skipped */
195 1.1 reinoud };
196 1.1 reinoud #endif
197 1.1 reinoud
198 1.1 reinoud
199 1.1 reinoud #ifdef EXYNOS5
200 1.1 reinoud static struct exynos_gpio_pin_group exynos5_pin_groups[] = {
201 1.1 reinoud };
202 1.1 reinoud #endif
203 1.1 reinoud
204 1.1 reinoud
205 1.1 reinoud struct exynos_gpio_softc {
206 1.1 reinoud device_t sc_dev;
207 1.1 reinoud bus_space_tag_t sc_bst;
208 1.1 reinoud bus_space_handle_t sc_bsh;
209 1.1 reinoud };
210 1.1 reinoud
211 1.1 reinoud
212 1.1 reinoud /* force these structures in DATA segment */
213 1.1 reinoud static struct exynos_gpio_pin_group *exynos_pin_groups = NULL;
214 1.1 reinoud static int exynos_n_pin_groups = 0;
215 1.1 reinoud
216 1.1 reinoud static struct exynos_gpio_softc exynos_gpio_sc = {};
217 1.1 reinoud
218 1.1 reinoud
219 1.1 reinoud CFATTACH_DECL_NEW(exynos_gpio, sizeof(struct exynos_gpio_softc),
220 1.1 reinoud exynos_gpio_match, exynos_gpio_attach, NULL, NULL);
221 1.1 reinoud
222 1.1 reinoud
223 1.1 reinoud static int
224 1.1 reinoud exynos_gpio_match(device_t parent, cfdata_t cf, void *aux)
225 1.1 reinoud {
226 1.1 reinoud struct exyo_attach_args * const exyoaa = aux;
227 1.1 reinoud struct exyo_locators *loc = &exyoaa->exyo_loc;
228 1.1 reinoud
229 1.1 reinoud /* no locators expected */
230 1.1 reinoud KASSERT(loc->loc_offset == 0);
231 1.1 reinoud KASSERT(loc->loc_size == 0);
232 1.1 reinoud KASSERT(loc->loc_port == EXYOCF_PORT_DEFAULT);
233 1.1 reinoud
234 1.1 reinoud /* there can only be one */
235 1.1 reinoud if (exynos_gpio_sc.sc_dev != NULL)
236 1.1 reinoud return 0;
237 1.1 reinoud return 1;
238 1.1 reinoud }
239 1.1 reinoud
240 1.1 reinoud
241 1.1 reinoud #if NGPIO > 0
242 1.1 reinoud static void
243 1.1 reinoud exynos_gpio_config_pins(device_t self)
244 1.1 reinoud {
245 1.1 reinoud struct exynos_gpio_softc * const sc = &exynos_gpio_sc;
246 1.1 reinoud struct exynos_gpio_pin_group *grp;
247 1.1 reinoud struct gpiobus_attach_args gba;
248 1.1 reinoud gpio_pin_t *pin, *pins;
249 1.1 reinoud size_t pin_count = 0;
250 1.1 reinoud int i, bit, mask, pincaps, data;
251 1.1 reinoud
252 1.4 reinoud if (exynos_n_pin_groups == 0)
253 1.4 reinoud return;
254 1.4 reinoud
255 1.1 reinoud /* find out how many pins we can offer */
256 1.1 reinoud pin_count = 0;
257 1.1 reinoud for (i = 0; i < exynos_n_pin_groups; i++) {
258 1.1 reinoud grp = &exynos_pin_groups[i];
259 1.1 reinoud mask = grp->grp_pin_mask & ~grp->grp_pin_inuse_mask;
260 1.1 reinoud pin_count += popcount32(mask);
261 1.1 reinoud }
262 1.1 reinoud
263 1.1 reinoud /* if no pins available, don't proceed */
264 1.1 reinoud if (pin_count == 0)
265 1.1 reinoud return;
266 1.1 reinoud
267 1.1 reinoud /* allocate pin data */
268 1.1 reinoud pins = kmem_zalloc(sizeof(gpio_pin_t) * pin_count, KM_SLEEP);
269 1.1 reinoud KASSERT(pins);
270 1.1 reinoud
271 1.1 reinoud pincaps = GPIO_PIN_INPUT | GPIO_PIN_OUTPUT |
272 1.1 reinoud GPIO_PIN_PULLUP | GPIO_PIN_PULLDOWN;
273 1.1 reinoud
274 1.1 reinoud /* add all pins */
275 1.1 reinoud pin = pins;
276 1.1 reinoud for (i = 0; i < exynos_n_pin_groups; i++) {
277 1.1 reinoud grp = &exynos_pin_groups[i];
278 1.1 reinoud mask = grp->grp_pin_mask & ~grp->grp_pin_inuse_mask;
279 1.1 reinoud if (mask == 0)
280 1.1 reinoud continue;
281 1.1 reinoud gba.gba_gc = &grp->grp_gc_tag;
282 1.1 reinoud gba.gba_pins = pin;
283 1.1 reinoud data = bus_space_read_1(sc->sc_bst, grp->grp_bsh,
284 1.1 reinoud EXYNOS_GPIO_DAT);
285 1.1 reinoud for (bit = 0; mask != 0; mask >>= 1, data >>= 1, bit++) {
286 1.1 reinoud if (mask & 1) {
287 1.1 reinoud pin->pin_num = bit + (i << 3);
288 1.1 reinoud pin->pin_caps = pincaps;
289 1.1 reinoud pin->pin_flags = pincaps;
290 1.1 reinoud pin->pin_state = (data & 1) != 0;
291 1.1 reinoud pin++;
292 1.1 reinoud }
293 1.1 reinoud }
294 1.1 reinoud gba.gba_npins = pin - gba.gba_pins;
295 1.1 reinoud config_found_ia(self, "gpiobus", &gba, gpiobus_print);
296 1.1 reinoud }
297 1.1 reinoud }
298 1.1 reinoud #endif
299 1.1 reinoud
300 1.1 reinoud
301 1.1 reinoud static void
302 1.1 reinoud exynos_gpio_attach(device_t parent, device_t self, void *aux)
303 1.1 reinoud {
304 1.1 reinoud struct exynos_gpio_softc * const sc = &exynos_gpio_sc;
305 1.1 reinoud struct exyo_attach_args * const exyoaa = aux;
306 1.1 reinoud struct exynos_gpio_pin_group *grp;
307 1.1 reinoud prop_dictionary_t dict = device_properties(self);
308 1.1 reinoud uint32_t nc;
309 1.1 reinoud char scrap[16];
310 1.1 reinoud int i;
311 1.1 reinoud
312 1.1 reinoud /* construct softc */
313 1.1 reinoud sc->sc_dev = self;
314 1.1 reinoud
315 1.1 reinoud /* we use the core bushandle here */
316 1.1 reinoud sc->sc_bst = exyoaa->exyo_core_bst;
317 1.1 reinoud sc->sc_bsh = exyoaa->exyo_core_bsh;
318 1.1 reinoud
319 1.4 reinoud exynos_gpio_bootstrap();
320 1.4 reinoud if (exynos_n_pin_groups == 0) {
321 1.4 reinoud printf(": disabled, no pins defined\n");
322 1.4 reinoud return;
323 1.4 reinoud }
324 1.4 reinoud
325 1.4 reinoud KASSERT(exynos_pin_groups);
326 1.4 reinoud KASSERT(exynos_n_pin_groups);
327 1.4 reinoud
328 1.1 reinoud aprint_naive("\n");
329 1.1 reinoud aprint_normal("\n");
330 1.1 reinoud
331 1.1 reinoud /* go trough all pin groups */
332 1.1 reinoud for (i = 0; i < exynos_n_pin_groups; i++) {
333 1.1 reinoud grp = &exynos_pin_groups[i];
334 1.1 reinoud snprintf(scrap, sizeof(scrap), "nc-%s", grp->grp_name);
335 1.1 reinoud if (prop_dictionary_get_uint32(dict, scrap, &nc)) {
336 1.1 reinoud KASSERT((~grp->grp_pin_mask & nc) == 0);
337 1.5 reinoud /* switch off the pins we have signalled NC */
338 1.1 reinoud grp->grp_pin_mask &= ~nc;
339 1.5 reinoud #if 0
340 1.5 reinoud printf("%s: %-4s inuse_mask %02x, pin_mask %02x\n",
341 1.5 reinoud __func__, grp->grp_name,
342 1.5 reinoud grp->grp_pin_inuse_mask, grp->grp_pin_mask);
343 1.5 reinoud #endif
344 1.1 reinoud }
345 1.1 reinoud }
346 1.1 reinoud
347 1.1 reinoud #if NGPIO > 0
348 1.1 reinoud config_defer(self, exynos_gpio_config_pins);
349 1.1 reinoud #endif
350 1.1 reinoud }
351 1.1 reinoud
352 1.1 reinoud
353 1.1 reinoud /* pin access functions */
354 1.1 reinoud static u_int
355 1.1 reinoud exynos_gpio_get_pin_func(const struct exynos_gpio_pin_cfg *cfg, int pin)
356 1.1 reinoud {
357 1.5 reinoud const u_int shift = (pin & 7) << 2;
358 1.1 reinoud
359 1.1 reinoud return (cfg->cfg >> shift) & 0x0f;
360 1.1 reinoud }
361 1.1 reinoud
362 1.1 reinoud
363 1.1 reinoud static void
364 1.1 reinoud exynos_gpio_set_pin_func(struct exynos_gpio_pin_cfg *cfg,
365 1.1 reinoud int pin, int func)
366 1.1 reinoud {
367 1.5 reinoud const u_int shift = (pin & 7) << 2;
368 1.1 reinoud
369 1.1 reinoud cfg->cfg &= ~(0x0f << shift);
370 1.1 reinoud cfg->cfg |= func << shift;
371 1.1 reinoud }
372 1.1 reinoud
373 1.1 reinoud
374 1.1 reinoud static void
375 1.1 reinoud exynos_gpio_set_pin_pull(struct exynos_gpio_pin_cfg *cfg, int pin, int pull)
376 1.1 reinoud {
377 1.1 reinoud const u_int shift = (pin & 7) << 1;
378 1.1 reinoud
379 1.1 reinoud cfg->pud &= ~(0x3 << shift);
380 1.1 reinoud cfg->pud |= pull << shift;
381 1.1 reinoud }
382 1.1 reinoud
383 1.1 reinoud
384 1.1 reinoud static int
385 1.1 reinoud exynos_gpio_pin_read(void *cookie, int pin)
386 1.1 reinoud {
387 1.1 reinoud struct exynos_gpio_pin_group * const grp = cookie;
388 1.1 reinoud
389 1.1 reinoud KASSERT(pin < grp->grp_bits);
390 1.1 reinoud return (bus_space_read_1(exynos_gpio_sc.sc_bst, grp->grp_bsh,
391 1.1 reinoud EXYNOS_GPIO_DAT) >> pin) & 1;
392 1.1 reinoud }
393 1.1 reinoud
394 1.1 reinoud
395 1.1 reinoud static void
396 1.1 reinoud exynos_gpio_pin_write(void *cookie, int pin, int value)
397 1.1 reinoud {
398 1.1 reinoud struct exynos_gpio_pin_group * const grp = cookie;
399 1.1 reinoud int val;
400 1.1 reinoud
401 1.1 reinoud KASSERT(pin < grp->grp_bits);
402 1.1 reinoud val = bus_space_read_1(exynos_gpio_sc.sc_bst, grp->grp_bsh,
403 1.1 reinoud EXYNOS_GPIO_DAT);
404 1.1 reinoud val &= ~__BIT(pin);
405 1.1 reinoud if (value)
406 1.1 reinoud val |= __BIT(pin);
407 1.1 reinoud bus_space_write_1(exynos_gpio_sc.sc_bst, grp->grp_bsh,
408 1.1 reinoud EXYNOS_GPIO_DAT, val);
409 1.1 reinoud }
410 1.1 reinoud
411 1.1 reinoud
412 1.1 reinoud static void
413 1.1 reinoud exynos_gpio_update_cfg_regs(struct exynos_gpio_pin_group *grp,
414 1.1 reinoud const struct exynos_gpio_pin_cfg *ncfg)
415 1.1 reinoud {
416 1.1 reinoud bus_space_tag_t bst = &exynos_bs_tag;
417 1.1 reinoud
418 1.1 reinoud if (grp->grp_cfg.cfg != ncfg->cfg) {
419 1.1 reinoud bus_space_write_4(bst, grp->grp_bsh,
420 1.1 reinoud EXYNOS_GPIO_CON, ncfg->cfg);
421 1.1 reinoud grp->grp_cfg.cfg = ncfg->cfg;
422 1.1 reinoud }
423 1.1 reinoud if (grp->grp_cfg.pud != ncfg->pud) {
424 1.1 reinoud bus_space_write_4(bst, grp->grp_bsh,
425 1.1 reinoud EXYNOS_GPIO_PUD, ncfg->pud);
426 1.1 reinoud grp->grp_cfg.pud = ncfg->pud;
427 1.1 reinoud }
428 1.1 reinoud
429 1.1 reinoud /* the following attributes are not yet setable */
430 1.1 reinoud #if 0
431 1.1 reinoud if (grp->grp_cfg.drv != ncfg->drv) {
432 1.1 reinoud bus_space_write_4(bst, grp->grp_bsh,
433 1.1 reinoud EXYNOS_GPIO_DRV, ncfg->drv);
434 1.1 reinoud grp->grp_cfg.drv = ncfg->drv;
435 1.1 reinoud }
436 1.1 reinoud if (grp->grp_cfg.conpwd != ncfg->conpwd) {
437 1.1 reinoud bus_space_write_4(bst, grp->grp_bsh,
438 1.1 reinoud EXYNOS_GPIO_CONPWD, ncfg->conpwd);
439 1.1 reinoud grp->grp_cfg.conpwd = ncfg->conpwd;
440 1.1 reinoud }
441 1.1 reinoud if (grp->grp_cfg.pudpwd != ncfg->pudpwd) {
442 1.1 reinoud bus_space_write_4(bst, grp->grp_bsh,
443 1.1 reinoud EXYNOS_GPIO_PUDPWD, ncfg->pudpwd);
444 1.1 reinoud grp->grp_cfg.pudpwd = ncfg->pudpwd;
445 1.1 reinoud }
446 1.1 reinoud #endif
447 1.1 reinoud }
448 1.1 reinoud
449 1.1 reinoud
450 1.1 reinoud static void
451 1.1 reinoud exynos_gpio_pin_ctl(void *cookie, int pin, int flags)
452 1.1 reinoud {
453 1.1 reinoud struct exynos_gpio_pin_group * const grp = cookie;
454 1.1 reinoud struct exynos_gpio_pin_cfg ncfg = grp->grp_cfg;
455 1.1 reinoud int pull;
456 1.1 reinoud
457 1.1 reinoud /* honour pullup requests */
458 1.1 reinoud pull = EXYNOS_GPIO_PIN_FLOAT;
459 1.1 reinoud if (flags & GPIO_PIN_PULLUP)
460 1.1 reinoud pull = EXYNOS_GPIO_PIN_PULL_UP;
461 1.1 reinoud if (flags & GPIO_PIN_PULLDOWN)
462 1.1 reinoud pull = EXYNOS_GPIO_PIN_PULL_DOWN;
463 1.1 reinoud exynos_gpio_set_pin_pull(&ncfg, pin, pull);
464 1.1 reinoud
465 1.1 reinoud /* honour i/o */
466 1.1 reinoud if (flags & GPIO_PIN_INPUT)
467 1.1 reinoud exynos_gpio_set_pin_func(&ncfg, pin, EXYNOS_GPIO_FUNC_INPUT);
468 1.1 reinoud if (flags & GPIO_PIN_OUTPUT)
469 1.1 reinoud exynos_gpio_set_pin_func(&ncfg, pin, EXYNOS_GPIO_FUNC_OUTPUT);
470 1.1 reinoud
471 1.1 reinoud /* update any config registers that changed */
472 1.1 reinoud exynos_gpio_update_cfg_regs(grp, &ncfg);
473 1.1 reinoud }
474 1.1 reinoud
475 1.1 reinoud
476 1.1 reinoud bool
477 1.1 reinoud exynos_gpio_pinset_available(const struct exynos_gpio_pinset *req)
478 1.1 reinoud {
479 1.1 reinoud struct exynos_gpio_pin_group *grp;
480 1.1 reinoud int i, n, inuse;
481 1.1 reinoud
482 1.1 reinoud KASSERT(req);
483 1.4 reinoud if (exynos_n_pin_groups == 0)
484 1.4 reinoud return false;
485 1.1 reinoud
486 1.1 reinoud /* we need a pinset group */
487 1.1 reinoud if (strlen(req->pinset_group) == 0)
488 1.1 reinoud return false;
489 1.1 reinoud
490 1.1 reinoud /* determine which group is requested */
491 1.1 reinoud grp = NULL;
492 1.1 reinoud for (i = 0; i < exynos_n_pin_groups; i++) {
493 1.1 reinoud grp = &exynos_pin_groups[i];
494 1.1 reinoud if (strcmp(req->pinset_group, grp->grp_name) == 0)
495 1.1 reinoud break;
496 1.1 reinoud }
497 1.1 reinoud /* found? */
498 1.1 reinoud if (i == exynos_n_pin_groups)
499 1.1 reinoud return false;
500 1.1 reinoud KASSERT(grp);
501 1.1 reinoud
502 1.1 reinoud /* fail unconnected pins */
503 1.1 reinoud if (req->pinset_mask & ~grp->grp_pin_mask)
504 1.1 reinoud return false;
505 1.1 reinoud
506 1.1 reinoud /* if none in use, they are available */
507 1.1 reinoud if (req->pinset_mask & ~grp->grp_pin_inuse_mask)
508 1.1 reinoud return true;
509 1.1 reinoud
510 1.1 reinoud /* OK, so some are in use; now see if the request is compatible */
511 1.1 reinoud inuse = req->pinset_mask & grp->grp_pin_inuse_mask;
512 1.1 reinoud for (i = 0; inuse; i++, inuse >>= 1) {
513 1.1 reinoud /* try to be smart by skipping zero's */
514 1.1 reinoud n = ffs(inuse) -1;
515 1.1 reinoud i += n;
516 1.1 reinoud inuse >>= n;
517 1.1 reinoud /* this pin is in use, check its usage */
518 1.1 reinoud if (exynos_gpio_get_pin_func(&grp->grp_cfg, i) != req->pinset_func)
519 1.1 reinoud return false;
520 1.1 reinoud }
521 1.1 reinoud
522 1.1 reinoud /* seems to be OK */
523 1.1 reinoud return true;
524 1.1 reinoud }
525 1.1 reinoud
526 1.1 reinoud
527 1.1 reinoud void
528 1.1 reinoud exynos_gpio_pinset_acquire(const struct exynos_gpio_pinset *req)
529 1.1 reinoud {
530 1.1 reinoud struct exynos_gpio_pin_group *grp;
531 1.1 reinoud struct exynos_gpio_pin_cfg ncfg;
532 1.1 reinoud int i, n, todo;
533 1.1 reinoud
534 1.1 reinoud KASSERT(req);
535 1.1 reinoud KASSERT(exynos_gpio_pinset_available(req));
536 1.1 reinoud
537 1.1 reinoud /* determine which group is requested */
538 1.1 reinoud grp = NULL;
539 1.1 reinoud for (i = 0; i < exynos_n_pin_groups; i++) {
540 1.1 reinoud grp = &exynos_pin_groups[i];
541 1.1 reinoud if (strcmp(req->pinset_group, grp->grp_name) == 0)
542 1.1 reinoud break;
543 1.1 reinoud }
544 1.1 reinoud KASSERT(grp);
545 1.1 reinoud
546 1.1 reinoud /* check if all the pins have the right function */
547 1.1 reinoud if ((req->pinset_mask & ~grp->grp_pin_inuse_mask) == 0)
548 1.1 reinoud return;
549 1.1 reinoud
550 1.1 reinoud /* copy current config for update routine */
551 1.1 reinoud ncfg = grp->grp_cfg;
552 1.1 reinoud
553 1.1 reinoud /* update the function of each pin that is not in use */
554 1.1 reinoud todo = req->pinset_mask & grp->grp_pin_inuse_mask;
555 1.1 reinoud for (i = 0; todo; i++, todo >>= 1) {
556 1.1 reinoud /* try to be smart by skipping zero's */
557 1.1 reinoud n = ffs(todo) -1;
558 1.1 reinoud i += n;
559 1.1 reinoud todo >>= n;
560 1.1 reinoud /* change the function of this pin */
561 1.1 reinoud exynos_gpio_set_pin_func(&ncfg, i, req->pinset_func);
562 1.1 reinoud }
563 1.1 reinoud
564 1.1 reinoud /* update config registers */
565 1.1 reinoud exynos_gpio_update_cfg_regs(grp, &ncfg);
566 1.1 reinoud
567 1.1 reinoud /* mark pins in use */
568 1.1 reinoud grp->grp_pin_inuse_mask |= req->pinset_mask;
569 1.1 reinoud }
570 1.1 reinoud
571 1.1 reinoud
572 1.5 reinoud /* get a pindata structure from a pinset structure */
573 1.5 reinoud void
574 1.5 reinoud exynos_gpio_pinset_to_pindata(const struct exynos_gpio_pinset *req, int pinnr,
575 1.5 reinoud struct exynos_gpio_pindata *pd)
576 1.5 reinoud {
577 1.5 reinoud struct exynos_gpio_pin_group *grp;
578 1.5 reinoud int i;
579 1.5 reinoud
580 1.5 reinoud KASSERT(req);
581 1.5 reinoud KASSERT(pd);
582 1.5 reinoud KASSERT(req->pinset_mask & __BIT(pinnr));
583 1.5 reinoud
584 1.5 reinoud /* determine which group is requested */
585 1.5 reinoud grp = NULL;
586 1.5 reinoud for (i = 0; i < exynos_n_pin_groups; i++) {
587 1.5 reinoud grp = &exynos_pin_groups[i];
588 1.5 reinoud if (strcmp(req->pinset_group, grp->grp_name) == 0)
589 1.5 reinoud break;
590 1.5 reinoud }
591 1.5 reinoud KASSERT(grp);
592 1.5 reinoud
593 1.5 reinoud pd->pd_gc = &grp->grp_gc_tag;
594 1.5 reinoud pd->pd_pin = pinnr;
595 1.5 reinoud }
596 1.5 reinoud
597 1.5 reinoud
598 1.1 reinoud /* XXXRPZ This release doesn't grock multiple usages! */
599 1.1 reinoud void
600 1.1 reinoud exynos_gpio_pinset_release(const struct exynos_gpio_pinset *req)
601 1.1 reinoud {
602 1.1 reinoud struct exynos_gpio_pin_group *grp;
603 1.1 reinoud int i;
604 1.1 reinoud
605 1.1 reinoud KASSERT(!exynos_gpio_pinset_available(req));
606 1.1 reinoud
607 1.1 reinoud /* determine which group is requested */
608 1.1 reinoud grp = NULL;
609 1.1 reinoud for (i = 0; i < exynos_n_pin_groups; i++) {
610 1.1 reinoud grp = &exynos_pin_groups[i];
611 1.1 reinoud if (strcmp(req->pinset_group, grp->grp_name) == 0)
612 1.1 reinoud break;
613 1.1 reinoud }
614 1.1 reinoud KASSERT(grp);
615 1.1 reinoud
616 1.1 reinoud /* bluntly mark as not being in use */
617 1.1 reinoud grp->grp_pin_inuse_mask &= ~req->pinset_mask;
618 1.1 reinoud }
619 1.1 reinoud
620 1.1 reinoud
621 1.1 reinoud /*
622 1.1 reinoud * name convention :
623 1.1 reinoud * pin = <func><groupname><pinnr>[<pud>]
624 1.1 reinoud * func = '<' | '>'
625 1.1 reinoud * pinnr = '['['0'-'7']']'
626 1.1 reinoud * pud = 'F' | 'U' | 'D'
627 1.1 reinoud *
628 1.1 reinoud * example "<GPC1[0]", ">GPB[0]"
629 1.1 reinoud */
630 1.1 reinoud
631 1.1 reinoud bool
632 1.1 reinoud exynos_gpio_pin_reserve(const char *name, struct exynos_gpio_pindata *pd)
633 1.1 reinoud {
634 1.1 reinoud struct exynos_gpio_softc * const sc = &exynos_gpio_sc;
635 1.1 reinoud struct exynos_gpio_pin_group *grp;
636 1.1 reinoud struct exynos_gpio_pin_cfg ncfg;
637 1.1 reinoud prop_dictionary_t dict = device_properties(sc->sc_dev);
638 1.1 reinoud const char *pin_data;
639 1.1 reinoud char grp_name[15], *pos;
640 1.1 reinoud int func, pud, pinnr;
641 1.1 reinoud int pi, i;
642 1.1 reinoud
643 1.4 reinoud if (exynos_n_pin_groups == 0)
644 1.4 reinoud return false;
645 1.4 reinoud
646 1.1 reinoud /* do we have a named pin description? */
647 1.1 reinoud if (!prop_dictionary_get_cstring_nocopy(dict, name, &pin_data))
648 1.1 reinoud return false;
649 1.1 reinoud
650 1.1 reinoud KASSERT(strlen(pin_data) < 10);
651 1.3 reinoud if (!(pin_data[0] == '>' || pin_data[0] == '<')) {
652 1.1 reinoud printf("%s: malformed pin data in '%s', missing direction\n",
653 1.1 reinoud __func__, pin_data);
654 1.1 reinoud return false;
655 1.1 reinoud }
656 1.1 reinoud
657 1.1 reinoud func = (pin_data[0] == '<') ?
658 1.1 reinoud EXYNOS_GPIO_FUNC_INPUT : EXYNOS_GPIO_FUNC_OUTPUT;
659 1.1 reinoud
660 1.1 reinoud /* find groupname */
661 1.1 reinoud pi = 1; pos = grp_name;
662 1.1 reinoud while (pin_data[pi] && pin_data[pi] != '[') {
663 1.1 reinoud *pos++ = pin_data[pi++];
664 1.1 reinoud }
665 1.1 reinoud if (pin_data[pi] != '[') {
666 1.1 reinoud printf("%s: malformed pin data in '%s', missing '['\n",
667 1.1 reinoud __func__, pin_data);
668 1.1 reinoud return false;
669 1.1 reinoud }
670 1.1 reinoud *pos++ = (char) 0;
671 1.1 reinoud
672 1.1 reinoud /* skip '[' */
673 1.1 reinoud pi++;
674 1.1 reinoud if (!(pin_data[pi] >= '0' && pin_data[pi] <= '7')) {
675 1.1 reinoud printf("%s: malformed pin data in '%s', bad pin number\n",
676 1.1 reinoud __func__, pin_data);
677 1.1 reinoud return false;
678 1.1 reinoud }
679 1.1 reinoud pinnr = pin_data[pi] - '0';
680 1.1 reinoud
681 1.1 reinoud /* skip digit */
682 1.1 reinoud pi++;
683 1.1 reinoud if ((pin_data[pi] != ']')) {
684 1.1 reinoud printf("%s: malformed pin data in '%s', missing end ']'\n",
685 1.1 reinoud __func__, pin_data);
686 1.1 reinoud return false;
687 1.1 reinoud }
688 1.1 reinoud
689 1.1 reinoud /* skip ']' */
690 1.1 reinoud pi++;
691 1.1 reinoud pud = EXYNOS_GPIO_PIN_FLOAT;
692 1.1 reinoud switch (tolower(pin_data[pi])) {
693 1.1 reinoud case (char) 0:
694 1.1 reinoud break;
695 1.1 reinoud case 'f':
696 1.1 reinoud pud = EXYNOS_GPIO_PIN_FLOAT;
697 1.1 reinoud break;
698 1.1 reinoud case 'u':
699 1.1 reinoud pud = EXYNOS_GPIO_PIN_PULL_UP;
700 1.1 reinoud break;
701 1.1 reinoud case 'd':
702 1.1 reinoud pud = EXYNOS_GPIO_PIN_PULL_DOWN;
703 1.1 reinoud break;
704 1.1 reinoud default:
705 1.1 reinoud printf("%s: malformed pin data in '%s', expecting "
706 1.1 reinoud "optional pull up/down or float argument\n",
707 1.1 reinoud __func__, pin_data);
708 1.1 reinoud return false;
709 1.1 reinoud }
710 1.1 reinoud
711 1.1 reinoud /* determine which group is requested */
712 1.1 reinoud grp = NULL;
713 1.1 reinoud for (i = 0; i < exynos_n_pin_groups; i++) {
714 1.1 reinoud grp = &exynos_pin_groups[i];
715 1.1 reinoud if (strcmp(grp_name, grp->grp_name) == 0)
716 1.1 reinoud break;
717 1.1 reinoud }
718 1.1 reinoud
719 1.1 reinoud /* found? */
720 1.1 reinoud if (i >= exynos_n_pin_groups) {
721 1.1 reinoud printf("%s: malformed pin data in '%s', "
722 1.1 reinoud "no such pin group name\n",
723 1.1 reinoud __func__, grp_name);
724 1.1 reinoud return false;
725 1.1 reinoud }
726 1.1 reinoud KASSERT(grp);
727 1.1 reinoud
728 1.6 reinoud /* in range? */
729 1.6 reinoud if (pinnr >= grp->grp_bits)
730 1.6 reinoud return false;
731 1.6 reinoud
732 1.6 reinoud /* marked as connected? */
733 1.6 reinoud if ((grp->grp_pin_mask & __BIT(pinnr)) == 0)
734 1.6 reinoud return false;
735 1.6 reinoud
736 1.6 reinoud /* it better not be used!! this is not taken lightly */
737 1.1 reinoud KASSERT((grp->grp_pin_inuse_mask & __BIT(pinnr)) == 0);
738 1.1 reinoud
739 1.1 reinoud /* update our pin configuration */
740 1.1 reinoud ncfg = grp->grp_cfg;
741 1.1 reinoud exynos_gpio_set_pin_func(&ncfg, pinnr, func);
742 1.1 reinoud exynos_gpio_set_pin_pull(&ncfg, pinnr, pud);
743 1.1 reinoud exynos_gpio_update_cfg_regs(grp, &ncfg);
744 1.1 reinoud
745 1.5 reinoud grp->grp_pin_inuse_mask |= __BIT(pinnr);
746 1.5 reinoud grp->grp_pin_mask &= ~__BIT(pinnr);
747 1.1 reinoud
748 1.1 reinoud pd->pd_gc = &grp->grp_gc_tag;
749 1.1 reinoud pd->pd_pin = pinnr;
750 1.1 reinoud
751 1.1 reinoud return true;
752 1.1 reinoud }
753 1.1 reinoud
754 1.1 reinoud
755 1.1 reinoud /* bootstrapping */
756 1.1 reinoud void
757 1.1 reinoud exynos_gpio_bootstrap(void)
758 1.1 reinoud {
759 1.1 reinoud bus_space_tag_t bst = &exynos_bs_tag;
760 1.1 reinoud struct exynos_gpio_pin_group *grp;
761 1.1 reinoud struct gpio_chipset_tag *gc_tag;
762 1.5 reinoud int i;
763 1.1 reinoud
764 1.1 reinoud /* determine what we're running on */
765 1.1 reinoud #ifdef EXYNOS4
766 1.1 reinoud if (IS_EXYNOS4_P()) {
767 1.1 reinoud exynos_pin_groups = exynos4_pin_groups;
768 1.1 reinoud exynos_n_pin_groups = __arraycount(exynos4_pin_groups);
769 1.1 reinoud }
770 1.1 reinoud #endif
771 1.1 reinoud #ifdef EXYNOS5
772 1.1 reinoud if (IS_EXYNOS5_P()) {
773 1.1 reinoud exynos_pin_groups = exynos5_pin_groups;
774 1.1 reinoud exynos_n_pin_groups = __arraycount(exynos5_pin_groups);
775 1.1 reinoud }
776 1.1 reinoud #endif
777 1.1 reinoud
778 1.4 reinoud if (exynos_n_pin_groups == 0)
779 1.1 reinoud return;
780 1.1 reinoud
781 1.1 reinoud /* init groups */
782 1.1 reinoud for (i = 0; i < exynos_n_pin_groups; i++) {
783 1.1 reinoud grp = &exynos_pin_groups[i];
784 1.1 reinoud gc_tag = &grp->grp_gc_tag;
785 1.1 reinoud
786 1.1 reinoud bus_space_subregion(&exynos_bs_tag, exynos_core_bsh,
787 1.1 reinoud grp->grp_core_offset, EXYNOS_GPIO_GRP_SIZE,
788 1.1 reinoud &grp->grp_bsh);
789 1.4 reinoud KASSERT(&grp->grp_bsh);
790 1.4 reinoud
791 1.1 reinoud grp->grp_pin_mask = __BIT(grp->grp_bits) - 1;
792 1.1 reinoud grp->grp_pin_inuse_mask = 0;
793 1.1 reinoud
794 1.1 reinoud gc_tag->gp_cookie = grp;
795 1.1 reinoud gc_tag->gp_pin_read = exynos_gpio_pin_read;
796 1.1 reinoud gc_tag->gp_pin_write = exynos_gpio_pin_write;
797 1.1 reinoud gc_tag->gp_pin_ctl = exynos_gpio_pin_ctl;
798 1.1 reinoud
799 1.1 reinoud /* read in our initial settings */
800 1.1 reinoud grp->grp_cfg.cfg = bus_space_read_4(bst, grp->grp_bsh,
801 1.1 reinoud EXYNOS_GPIO_CON);
802 1.1 reinoud grp->grp_cfg.pud = bus_space_read_4(bst, grp->grp_bsh,
803 1.1 reinoud EXYNOS_GPIO_PUD);
804 1.1 reinoud grp->grp_cfg.drv = bus_space_read_4(bst, grp->grp_bsh,
805 1.1 reinoud EXYNOS_GPIO_DRV);
806 1.1 reinoud grp->grp_cfg.conpwd = bus_space_read_4(bst, grp->grp_bsh,
807 1.1 reinoud EXYNOS_GPIO_CONPWD);
808 1.1 reinoud grp->grp_cfg.pudpwd = bus_space_read_4(bst, grp->grp_bsh,
809 1.1 reinoud EXYNOS_GPIO_PUDPWD);
810 1.1 reinoud
811 1.5 reinoud /*
812 1.5 reinoud * Normally we would count the busy pins.
813 1.5 reinoud *
814 1.5 reinoud * We can't check inuse here since uboot has used pins for its
815 1.5 reinoud * own use and left them configured forbidding us to use pins
816 1.5 reinoud * for our own sake.
817 1.5 reinoud */
818 1.5 reinoud #if 0
819 1.5 reinoud for (int j = 0, int mask = 1;
820 1.1 reinoud (mask & grp->grp_pin_mask) != 0;
821 1.1 reinoud j++, mask <<= 1) {
822 1.5 reinoud int func = exynos_gpio_get_pin_func(&grp->grp_cfg, j);
823 1.1 reinoud if (func > EXYNOS_GPIO_FUNC_INPUT) {
824 1.5 reinoud printf("%s: %s[%d] func %d\n", __func__,
825 1.5 reinoud grp->grp_name, j, func);
826 1.1 reinoud }
827 1.1 reinoud }
828 1.5 reinoud #endif
829 1.1 reinoud }
830 1.4 reinoud #if 0
831 1.1 reinoud printf("\n");
832 1.4 reinoud printf("default NC pin list generated: \n");
833 1.1 reinoud /* enable this for default NC pins list generation */
834 1.1 reinoud for (i = 0; i < exynos_n_pin_groups; i++) {
835 1.1 reinoud grp = &exynos_pin_groups[i];
836 1.4 reinoud printf("prop_dictionary_set_uint32(dict, \"nc-%s\", "
837 1.4 reinoud "0x%02x - 0b00000000);\n",
838 1.1 reinoud grp->grp_name, grp->grp_pin_mask);
839 1.1 reinoud }
840 1.1 reinoud #endif
841 1.1 reinoud }
842 1.1 reinoud
843