Home | History | Annotate | Line # | Download | only in samsung
exynos_i2c.c revision 1.11
      1  1.11      chs /*	$NetBSD: exynos_i2c.c,v 1.11 2016/02/14 19:54:20 chs Exp $ */
      2   1.1  reinoud 
      3   1.1  reinoud /*
      4   1.9    marty  * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
      5   1.1  reinoud  * All rights reserved.
      6   1.1  reinoud  *
      7   1.1  reinoud  * Redistribution and use in source and binary forms, with or without
      8   1.1  reinoud  * modification, are permitted provided that the following conditions
      9   1.1  reinoud  * are met:
     10   1.1  reinoud  * 1. Redistributions of source code must retain the above copyright
     11   1.1  reinoud  *    notice, this list of conditions and the following disclaimer.
     12   1.1  reinoud  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  reinoud  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  reinoud  *    documentation and/or other materials provided with the distribution.
     15   1.1  reinoud  *
     16   1.1  reinoud  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     17   1.1  reinoud  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18   1.1  reinoud  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19   1.1  reinoud  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     20   1.1  reinoud  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     21   1.1  reinoud  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     22   1.1  reinoud  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     23   1.1  reinoud  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     24   1.1  reinoud  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     25   1.1  reinoud  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26   1.1  reinoud  * POSSIBILITY OF SUCH DAMAGE.
     27   1.1  reinoud  *
     28   1.1  reinoud  */
     29   1.1  reinoud 
     30   1.1  reinoud #include "opt_exynos.h"
     31   1.1  reinoud #include "opt_arm_debug.h"
     32   1.1  reinoud 
     33   1.1  reinoud #include <sys/cdefs.h>
     34  1.11      chs __KERNEL_RCSID(0, "$NetBSD: exynos_i2c.c,v 1.11 2016/02/14 19:54:20 chs Exp $");
     35   1.1  reinoud 
     36   1.1  reinoud #include <sys/param.h>
     37   1.1  reinoud #include <sys/bus.h>
     38   1.1  reinoud #include <sys/device.h>
     39   1.1  reinoud #include <sys/intr.h>
     40   1.1  reinoud #include <sys/systm.h>
     41   1.9    marty #include <sys/kernel.h>
     42   1.1  reinoud #include <sys/kmem.h>
     43   1.1  reinoud 
     44   1.1  reinoud #include <arm/samsung/exynos_reg.h>
     45   1.9    marty #include <arm/samsung/exynos_var.h>
     46   1.1  reinoud #include <arm/samsung/exynos_intr.h>
     47   1.1  reinoud 
     48   1.1  reinoud #include <sys/gpio.h>
     49   1.1  reinoud #include <dev/gpio/gpiovar.h>
     50   1.1  reinoud 
     51   1.1  reinoud #include <dev/i2c/i2cvar.h>
     52   1.1  reinoud #include <dev/i2c/i2c_bitbang.h>
     53   1.1  reinoud 
     54   1.5    marty #include <dev/fdt/fdtvar.h>
     55   1.1  reinoud 
     56   1.5    marty struct exynos_i2c_softc {
     57   1.5    marty 	device_t		sc_dev;
     58   1.5    marty 	bus_space_tag_t		sc_bst;
     59   1.5    marty 	bus_space_handle_t	sc_bsh;
     60   1.5    marty 	void *			sc_ih;
     61   1.9    marty 	struct clk *		sc_clk;
     62   1.5    marty 
     63   1.9    marty 	struct fdtbus_pinctrl_pin  *sc_sda;
     64   1.9    marty 	struct fdtbus_pinctrl_pin  *sc_scl;
     65   1.5    marty 	bool			sc_sda_is_output;
     66   1.9    marty 
     67   1.5    marty 	struct i2c_controller 	sc_ic;
     68   1.5    marty 	kmutex_t		sc_lock;
     69   1.5    marty 	kcondvar_t		sc_cv;
     70   1.5    marty 	device_t		sc_i2cdev;
     71   1.1  reinoud };
     72   1.1  reinoud 
     73   1.5    marty static int	exynos_i2c_intr(void *);
     74   1.1  reinoud 
     75   1.5    marty static int	exynos_i2c_acquire_bus(void *, int);
     76   1.5    marty static void	exynos_i2c_release_bus(void *, int);
     77   1.1  reinoud 
     78   1.5    marty static int	exynos_i2c_send_start(void *, int);
     79   1.5    marty static int	exynos_i2c_send_stop(void *, int);
     80   1.5    marty static int	exynos_i2c_initiate_xfer(void *, i2c_addr_t, int);
     81   1.5    marty static int	exynos_i2c_read_byte(void *, uint8_t *, int);
     82   1.5    marty static int	exynos_i2c_write_byte(void *, uint8_t , int);
     83   1.1  reinoud 
     84   1.9    marty static int	exynos_i2c_wait(struct exynos_i2c_softc *, int);
     85   1.9    marty 
     86   1.1  reinoud 
     87   1.5    marty static int exynos_i2c_match(device_t, cfdata_t, void *);
     88   1.5    marty static void exynos_i2c_attach(device_t, device_t, void *);
     89   1.1  reinoud 
     90   1.9    marty static i2c_tag_t exynos_i2c_get_tag(device_t);
     91   1.9    marty 
     92   1.9    marty struct fdtbus_i2c_controller_func exynos_i2c_funcs = {
     93   1.9    marty 	.get_tag = exynos_i2c_get_tag
     94   1.9    marty };
     95   1.9    marty 
     96   1.5    marty CFATTACH_DECL_NEW(exynos_i2c, sizeof(struct exynos_i2c_softc),
     97   1.5    marty     exynos_i2c_match, exynos_i2c_attach, NULL, NULL);
     98   1.1  reinoud 
     99   1.8    marty #define I2C_WRITE(sc, reg, val) \
    100   1.9    marty     bus_space_write_1((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
    101   1.8    marty #define I2C_READ(sc, reg) \
    102   1.9    marty     bus_space_read_1((sc)->sc_bst, (sc)->sc_bsh, (reg))
    103   1.8    marty 
    104   1.9    marty #define IICCON  0x00
    105   1.9    marty #define IICSTAT 0x04
    106   1.9    marty #define IICADD  0x08
    107   1.9    marty #define IICDS   0x0C
    108   1.9    marty 
    109   1.9    marty #define ACKENABLE  (1<<7)
    110   1.9    marty #define TXPRESCALE (1<<6)
    111   1.9    marty #define INTENABLE  (1<<5)
    112   1.9    marty #define IRQPEND    (1<<4)
    113   1.9    marty #define PRESCALE   (0x0f)
    114   1.9    marty 
    115   1.9    marty #define MODESELECT  (3<<6)
    116   1.9    marty #define BUSYSTART   (1<<5)
    117   1.9    marty #define BUSENABLE   (1<<4)
    118   1.9    marty #define ARBITRATION (1<<3)
    119   1.9    marty #define SLAVESTATUS (1<<2)
    120   1.9    marty #define ZEROSTATUS  (1<<1)
    121   1.9    marty #define LASTBIT     (1<<0)
    122   1.9    marty 
    123   1.9    marty #define READBIT     (1<<7)
    124   1.8    marty 
    125   1.1  reinoud static int
    126   1.5    marty exynos_i2c_match(device_t self, cfdata_t cf, void *aux)
    127   1.1  reinoud {
    128   1.5    marty 	const char * const compatible[] = { "samsung,s3c2440-i2c", NULL };
    129   1.5    marty 	struct fdt_attach_args * const faa = aux;
    130   1.1  reinoud 
    131   1.5    marty 	return of_match_compatible(faa->faa_phandle, compatible);
    132   1.1  reinoud }
    133   1.1  reinoud 
    134   1.1  reinoud static void
    135   1.5    marty exynos_i2c_attach(device_t parent, device_t self, void *aux)
    136   1.1  reinoud {
    137   1.5    marty         struct exynos_i2c_softc * const sc =  device_private(self);
    138   1.5    marty 	struct fdt_attach_args * const faa = aux;
    139   1.5    marty 	const int phandle = faa->faa_phandle;
    140   1.1  reinoud 	struct i2cbus_attach_args iba;
    141   1.5    marty 
    142   1.5    marty 	char intrstr[128];
    143   1.5    marty 	bus_addr_t addr;
    144   1.5    marty 	bus_size_t size;
    145   1.5    marty 	int error;
    146   1.5    marty 
    147   1.5    marty 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    148   1.5    marty 		aprint_error(": couldn't get registers\n");
    149   1.5    marty 		return;
    150   1.5    marty 	}
    151   1.5    marty 
    152   1.1  reinoud 	sc->sc_dev  = self;
    153   1.5    marty 	sc->sc_bst = faa->faa_bst;
    154   1.5    marty 	error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
    155   1.5    marty 	if (error) {
    156   1.5    marty 		aprint_error(": couldn't map %#llx: %d", (uint64_t)addr,
    157   1.5    marty 			     error);
    158   1.1  reinoud 		return;
    159   1.1  reinoud 	}
    160   1.1  reinoud 
    161   1.5    marty 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
    162   1.5    marty 	cv_init(&sc->sc_cv, device_xname(self));
    163   1.8    marty 	aprint_normal(" @ 0x%08x\n", (uint)addr);
    164   1.1  reinoud 
    165   1.5    marty 	if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
    166   1.5    marty 		aprint_error_dev(self, "failed to decode interrupt\n");
    167   1.5    marty 		return;
    168   1.1  reinoud 	}
    169   1.5    marty 
    170   1.5    marty 	sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_VM,
    171   1.5    marty 	    FDT_INTR_MPSAFE, exynos_i2c_intr, sc);
    172   1.5    marty 	if (sc->sc_ih == NULL) {
    173   1.5    marty 		aprint_error_dev(self, "couldn't establish interrupt on %s\n",
    174   1.5    marty 		    intrstr);
    175   1.5    marty 		return;
    176   1.5    marty 	}
    177   1.5    marty 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
    178   1.8    marty 
    179  1.10    marty 	fdtbus_pinctrl_set_config_index(phandle, 0);
    180   1.9    marty 
    181   1.9    marty 	sc->sc_ic.ic_cookie = sc;
    182   1.9    marty 	sc->sc_ic.ic_acquire_bus = exynos_i2c_acquire_bus;
    183   1.9    marty 	sc->sc_ic.ic_release_bus = exynos_i2c_release_bus;
    184   1.9    marty 	sc->sc_ic.ic_send_start  = exynos_i2c_send_start;
    185   1.9    marty 	sc->sc_ic.ic_send_stop   = exynos_i2c_send_stop;
    186   1.9    marty 	sc->sc_ic.ic_initiate_xfer = exynos_i2c_initiate_xfer;
    187   1.9    marty 	sc->sc_ic.ic_read_byte   = exynos_i2c_read_byte;
    188   1.9    marty 	sc->sc_ic.ic_write_byte  = exynos_i2c_write_byte;
    189   1.5    marty 
    190  1.11      chs 	memset(&iba, 0, sizeof(iba));
    191   1.5    marty 	sc->sc_i2cdev = config_found_ia(self, "i2cbus", &iba, iicbus_print);
    192   1.1  reinoud }
    193   1.1  reinoud 
    194   1.9    marty static i2c_tag_t
    195   1.9    marty exynos_i2c_get_tag(device_t dev)
    196   1.1  reinoud {
    197   1.9    marty 	struct exynos_i2c_softc * const sc = device_private(dev);
    198   1.1  reinoud 
    199   1.9    marty 	return &sc->sc_ic;
    200   1.1  reinoud }
    201   1.1  reinoud 
    202   1.5    marty static int
    203   1.5    marty exynos_i2c_intr(void *priv)
    204   1.5    marty {
    205   1.5    marty 	struct exynos_i2c_softc * const sc = priv;
    206   1.5    marty 
    207   1.9    marty 	uint8_t istatus = I2C_READ(sc, IICCON);
    208   1.8    marty 	if (!(istatus & IRQPEND))
    209   1.8    marty 		return 0;
    210   1.8    marty 	istatus &= ~IRQPEND;
    211   1.9    marty 	I2C_WRITE(sc, IICCON, istatus);
    212   1.5    marty 
    213   1.5    marty 	mutex_enter(&sc->sc_lock);
    214   1.5    marty 	cv_broadcast(&sc->sc_cv);
    215   1.5    marty 	mutex_exit(&sc->sc_lock);
    216   1.5    marty 
    217   1.5    marty 	return 1;
    218   1.5    marty }
    219   1.1  reinoud 
    220   1.1  reinoud static int
    221   1.5    marty exynos_i2c_acquire_bus(void *cookie, int flags)
    222   1.1  reinoud {
    223   1.5    marty 	struct exynos_i2c_softc *i2c_sc = cookie;
    224   1.1  reinoud 
    225   1.5    marty 	mutex_enter(&i2c_sc->sc_lock);
    226   1.1  reinoud 	return 0;
    227   1.1  reinoud }
    228   1.1  reinoud 
    229   1.1  reinoud static void
    230   1.5    marty exynos_i2c_release_bus(void *cookie, int flags)
    231   1.1  reinoud {
    232   1.5    marty 	struct exynos_i2c_softc *i2c_sc = cookie;
    233   1.1  reinoud 
    234   1.5    marty 	mutex_exit(&i2c_sc->sc_lock);
    235   1.1  reinoud }
    236   1.1  reinoud 
    237   1.1  reinoud static int
    238   1.9    marty exynos_i2c_wait(struct exynos_i2c_softc *sc, int flags)
    239   1.9    marty {
    240   1.9    marty 	int error, retry;
    241   1.9    marty 	uint8_t stat = 0;
    242   1.9    marty 
    243   1.9    marty 	retry = (flags & I2C_F_POLL) ? 100000 : 100;
    244   1.9    marty 
    245   1.9    marty 	while (--retry > 0) {
    246   1.9    marty 		if ((flags & I2C_F_POLL) == 0) {
    247   1.9    marty 			error = cv_timedwait_sig(&sc->sc_cv, &sc->sc_lock,
    248   1.9    marty 			    max(mstohz(10), 1));
    249   1.9    marty 			if (error) {
    250   1.9    marty 				return error;
    251   1.9    marty 			}
    252   1.9    marty 		}
    253   1.9    marty 		stat = I2C_READ(sc, IICSTAT);
    254   1.9    marty 		if (!(stat & BUSYSTART)) {
    255   1.9    marty 			break;
    256   1.9    marty 		}
    257   1.9    marty 		if (flags & I2C_F_POLL) {
    258   1.9    marty 			delay(10);
    259   1.9    marty 		}
    260   1.9    marty 	}
    261   1.9    marty 	if (retry == 0) {
    262   1.9    marty 		stat = I2C_READ(sc, IICSTAT);
    263   1.9    marty 		device_printf(sc->sc_dev, "timed out, status = %#x\n", stat);
    264   1.9    marty 		return ETIMEDOUT;
    265   1.9    marty 	}
    266   1.9    marty 
    267   1.9    marty 	return 0;
    268   1.9    marty }
    269   1.9    marty 
    270   1.9    marty 
    271   1.9    marty static int
    272   1.5    marty exynos_i2c_send_start(void *cookie, int flags)
    273   1.1  reinoud {
    274   1.9    marty 	struct exynos_i2c_softc *sc = cookie;
    275   1.9    marty 	I2C_WRITE(sc, IICSTAT, 0xF0);
    276   1.9    marty 	return 0;
    277   1.1  reinoud }
    278   1.1  reinoud 
    279   1.3    skrll static int
    280   1.5    marty exynos_i2c_send_stop(void *cookie, int flags)
    281   1.1  reinoud {
    282   1.9    marty 	struct exynos_i2c_softc *sc = cookie;
    283   1.9    marty 	I2C_WRITE(sc, IICSTAT, 0xD0);
    284   1.9    marty 	return 0;
    285   1.1  reinoud }
    286   1.1  reinoud 
    287   1.3    skrll static int
    288   1.5    marty exynos_i2c_initiate_xfer(void *cookie, i2c_addr_t addr, int flags)
    289   1.1  reinoud {
    290   1.9    marty 	struct exynos_i2c_softc *sc = cookie;
    291   1.9    marty 	uint8_t byte = addr & 0x7f;
    292   1.9    marty 	if (flags & I2C_F_READ)
    293   1.9    marty 		byte |= READBIT;
    294   1.9    marty 	else
    295   1.9    marty 		byte &= ~READBIT;
    296   1.9    marty 	I2C_WRITE(sc, IICADD, addr);
    297   1.9    marty 	exynos_i2c_send_start(cookie, flags);
    298   1.9    marty 	exynos_i2c_write_byte(cookie, byte, flags);
    299   1.9    marty 	return exynos_i2c_wait(cookie, flags);
    300   1.1  reinoud }
    301   1.1  reinoud 
    302   1.1  reinoud static int
    303   1.5    marty exynos_i2c_read_byte(void *cookie, uint8_t *bytep, int flags)
    304   1.1  reinoud {
    305   1.9    marty 	struct exynos_i2c_softc *sc = cookie;
    306   1.9    marty 	int error = exynos_i2c_wait(sc, flags);
    307   1.9    marty 	if (error)
    308   1.9    marty 		return error;
    309   1.9    marty 	*bytep = I2C_READ(sc, IICDS) & 0xff;
    310   1.9    marty 	if (flags & I2C_F_STOP)
    311   1.9    marty 		exynos_i2c_send_stop(cookie, flags);
    312   1.9    marty 	return 0;
    313   1.1  reinoud }
    314   1.1  reinoud 
    315   1.3    skrll static int
    316   1.5    marty exynos_i2c_write_byte(void *cookie, uint8_t byte, int flags)
    317   1.1  reinoud {
    318   1.9    marty 	struct exynos_i2c_softc *sc = cookie;
    319   1.9    marty 	int error = exynos_i2c_wait(sc, flags);
    320   1.9    marty 	if (error)
    321   1.9    marty 		return error;
    322   1.9    marty 	I2C_WRITE(sc, IICDS, byte);
    323   1.9    marty 	return 0;
    324   1.1  reinoud }
    325