Home | History | Annotate | Line # | Download | only in samsung
exynos_platform.c revision 1.19
      1  1.19     skrll /* $NetBSD: exynos_platform.c,v 1.19 2018/10/18 09:01:53 skrll Exp $ */
      2   1.1  jmcneill 
      3   1.1  jmcneill /*-
      4   1.1  jmcneill  * Copyright (c) 2017 Jared D. McNeill <jmcneill (at) invisible.ca>
      5   1.1  jmcneill  * All rights reserved.
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8   1.1  jmcneill  * modification, are permitted provided that the following conditions
      9   1.1  jmcneill  * are met:
     10   1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15   1.1  jmcneill  *
     16   1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19   1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21   1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22   1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23   1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24   1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25   1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26   1.1  jmcneill  * SUCH DAMAGE.
     27   1.1  jmcneill  */
     28   1.1  jmcneill 
     29  1.11     skrll #include "opt_arm_debug.h"
     30  1.17     skrll #include "opt_console.h"
     31   1.1  jmcneill #include "opt_exynos.h"
     32   1.1  jmcneill #include "opt_multiprocessor.h"
     33  1.17     skrll #include "opt_console.h"
     34   1.1  jmcneill 
     35   1.1  jmcneill #include "ukbd.h"
     36   1.1  jmcneill 
     37   1.1  jmcneill #include <sys/cdefs.h>
     38  1.19     skrll __KERNEL_RCSID(0, "$NetBSD: exynos_platform.c,v 1.19 2018/10/18 09:01:53 skrll Exp $");
     39   1.1  jmcneill 
     40   1.1  jmcneill #include <sys/param.h>
     41   1.1  jmcneill #include <sys/bus.h>
     42   1.1  jmcneill #include <sys/cpu.h>
     43   1.1  jmcneill #include <sys/device.h>
     44   1.1  jmcneill #include <sys/termios.h>
     45   1.1  jmcneill 
     46   1.1  jmcneill #include <dev/fdt/fdtvar.h>
     47   1.1  jmcneill 
     48   1.1  jmcneill #include <uvm/uvm_extern.h>
     49   1.1  jmcneill 
     50   1.1  jmcneill #include <machine/bootconfig.h>
     51   1.1  jmcneill #include <arm/cpufunc.h>
     52   1.1  jmcneill 
     53   1.1  jmcneill #include <arm/samsung/exynos_reg.h>
     54   1.1  jmcneill #include <arm/samsung/exynos_var.h>
     55  1.10  jmcneill #include <arm/samsung/mct_var.h>
     56  1.13     skrll #include <arm/samsung/sscom_reg.h>
     57   1.1  jmcneill 
     58   1.2  jmcneill #include <evbarm/exynos/platform.h>
     59  1.19     skrll #include <evbarm/fdt/machdep.h>
     60   1.2  jmcneill 
     61   1.1  jmcneill #include <arm/fdt/arm_fdtvar.h>
     62   1.1  jmcneill 
     63  1.13     skrll void exynos_platform_early_putchar(char);
     64  1.13     skrll 
     65   1.6  jmcneill #define	EXYNOS5_SWRESET_REG	0x10040400
     66   1.6  jmcneill 
     67   1.2  jmcneill #define EXYNOS_IOPHYSTOVIRT(a) \
     68   1.2  jmcneill     ((vaddr_t)(((a) - EXYNOS_CORE_PBASE) + EXYNOS_CORE_VBASE))
     69   1.2  jmcneill 
     70  1.15  jmcneill #define	EXYNOS5800_PMU_BASE		0x10040000
     71  1.15  jmcneill #define	EXYNOS5800_PMU_SIZE		0x20000
     72  1.15  jmcneill #define	 EXYNOS5800_PMU_CORE_CONFIG(n)	(0x2000 + 0x80 * (n))
     73  1.15  jmcneill #define	 EXYNOS5800_PMU_CORE_STATUS(n)	(0x2004 + 0x80 * (n))
     74  1.15  jmcneill #define	 EXYNOS5800_PMU_CORE_POWER_EN	0x3
     75  1.15  jmcneill #define	EXYNOS5800_SYSRAM_BASE		0x0207301c
     76  1.15  jmcneill #define	EXYNOS5800_SYSRAM_SIZE		0x4
     77  1.15  jmcneill 
     78  1.15  jmcneill static void
     79  1.19     skrll exynos_platform_bootstrap(void)
     80  1.15  jmcneill {
     81  1.19     skrll 
     82  1.15  jmcneill #if defined(MULTIPROCESSOR)
     83  1.19     skrll 	arm_cpu_max = 1 + __SHIFTOUT(armreg_l2ctrl_read(), L2CTRL_NUMCPU);
     84  1.19     skrll #endif
     85  1.19     skrll }
     86  1.19     skrll 
     87  1.19     skrll static void
     88  1.19     skrll exynos5800_mpstart(void)
     89  1.19     skrll {
     90  1.19     skrll #if defined(MULTIPROCESSOR)
     91  1.19     skrll 	extern void cpu_mpstart(void);
     92  1.15  jmcneill 	bus_space_tag_t bst = &armv7_generic_bs_tag;
     93  1.15  jmcneill 	bus_space_handle_t pmu_bsh, sysram_bsh;
     94  1.15  jmcneill 	uint32_t val, started = 0;
     95  1.15  jmcneill 	int n;
     96  1.15  jmcneill 
     97  1.15  jmcneill 	bus_space_map(bst, EXYNOS5800_PMU_BASE, EXYNOS5800_PMU_SIZE, 0, &pmu_bsh);
     98  1.15  jmcneill 	bus_space_map(bst, EXYNOS5800_SYSRAM_BASE, EXYNOS5800_SYSRAM_SIZE, 0, &sysram_bsh);
     99  1.15  jmcneill 
    100  1.19     skrll 	bus_space_write_4(bst, sysram_bsh, 0, KERN_VTOPHYS((vaddr_t)cpu_mpstart));
    101  1.15  jmcneill 	bus_space_barrier(bst, sysram_bsh, 0, 4, BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
    102  1.15  jmcneill 
    103  1.15  jmcneill 	for (n = 1; n < arm_cpu_max; n++) {
    104  1.15  jmcneill 		bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_CORE_CONFIG(n),
    105  1.15  jmcneill 		    EXYNOS5800_PMU_CORE_POWER_EN);
    106  1.15  jmcneill 		for (u_int i = 0x01000000; i > 0; i--) {
    107  1.15  jmcneill 			val = bus_space_read_4(bst, pmu_bsh, EXYNOS5800_PMU_CORE_STATUS(n));
    108  1.15  jmcneill 			if ((val & EXYNOS5800_PMU_CORE_POWER_EN) == EXYNOS5800_PMU_CORE_POWER_EN) {
    109  1.15  jmcneill 				started |= __BIT(n);
    110  1.15  jmcneill 				break;
    111  1.15  jmcneill 			}
    112  1.15  jmcneill 		}
    113  1.15  jmcneill 	}
    114  1.15  jmcneill 
    115  1.15  jmcneill 	for (u_int i = 0x10000000; i > 0; i--) {
    116  1.15  jmcneill 		arm_dmb();
    117  1.15  jmcneill 		if (arm_cpu_hatched == started)
    118  1.15  jmcneill 			break;
    119  1.15  jmcneill 	}
    120  1.15  jmcneill 
    121  1.15  jmcneill 	bus_space_unmap(bst, sysram_bsh, EXYNOS5800_SYSRAM_SIZE);
    122  1.15  jmcneill 	bus_space_unmap(bst, pmu_bsh, EXYNOS5800_PMU_SIZE);
    123  1.15  jmcneill #endif
    124  1.15  jmcneill }
    125  1.15  jmcneill 
    126  1.15  jmcneill static struct of_compat_data mp_compat_data[] = {
    127  1.19     skrll 	{ "samsung,exynos5800",		(uintptr_t)exynos5800_mpstart },
    128  1.15  jmcneill 	{ NULL }
    129  1.15  jmcneill };
    130  1.15  jmcneill 
    131   1.1  jmcneill static void
    132  1.19     skrll exynos_platform_mpstart(void)
    133   1.1  jmcneill {
    134  1.13     skrll 
    135  1.19     skrll 	void (*mp_start)(void) = NULL;
    136  1.19     skrll 
    137  1.19     skrll //	exynos_bootstrap();
    138  1.19     skrll 
    139  1.15  jmcneill 	const struct of_compat_data *cd = of_search_compatible(OF_finddevice("/"), mp_compat_data);
    140  1.15  jmcneill 	if (cd)
    141  1.19     skrll 		mp_start = (void (*)(void))cd->data;
    142  1.15  jmcneill 
    143  1.19     skrll 	if (mp_start)
    144  1.19     skrll 		mp_start();
    145   1.1  jmcneill }
    146   1.1  jmcneill 
    147   1.1  jmcneill static void
    148   1.1  jmcneill exynos_platform_init_attach_args(struct fdt_attach_args *faa)
    149   1.1  jmcneill {
    150   1.1  jmcneill 	extern struct bus_space armv7_generic_bs_tag;
    151   1.1  jmcneill 	extern struct bus_space armv7_generic_a4x_bs_tag;
    152   1.9       ryo 	extern struct arm32_bus_dma_tag arm_generic_dma_tag;
    153   1.1  jmcneill 
    154   1.1  jmcneill 	faa->faa_bst = &armv7_generic_bs_tag;
    155   1.1  jmcneill 	faa->faa_a4x_bst = &armv7_generic_a4x_bs_tag;
    156   1.9       ryo 	faa->faa_dmat = &arm_generic_dma_tag;
    157   1.1  jmcneill }
    158   1.1  jmcneill 
    159  1.13     skrll void
    160   1.1  jmcneill exynos_platform_early_putchar(char c)
    161   1.1  jmcneill {
    162  1.13     skrll #ifdef CONSADDR
    163  1.13     skrll #define CONSADDR_VA	(CONSADDR - EXYNOS_CORE_PBASE + EXYNOS_CORE_VBASE)
    164   1.2  jmcneill 
    165  1.13     skrll 	volatile uint32_t *uartaddr = cpu_earlydevice_va_p() ?
    166  1.13     skrll 	    (volatile uint32_t *)CONSADDR_VA :
    167  1.13     skrll 	    (volatile uint32_t *)CONSADDR;
    168  1.14     skrll 
    169  1.13     skrll 	while ((uartaddr[SSCOM_UFSTAT / 4] & UFSTAT_TXFULL) != 0)
    170  1.13     skrll 		;
    171  1.13     skrll 
    172  1.13     skrll 	uartaddr[SSCOM_UTXH / 4] = c;
    173   1.4  jmcneill #endif
    174   1.1  jmcneill }
    175   1.1  jmcneill 
    176   1.1  jmcneill static void
    177   1.1  jmcneill exynos_platform_device_register(device_t self, void *aux)
    178   1.1  jmcneill {
    179   1.1  jmcneill 	exynos_device_register(self, aux);
    180   1.1  jmcneill }
    181   1.1  jmcneill 
    182   1.1  jmcneill static void
    183   1.6  jmcneill exynos5_platform_reset(void)
    184   1.1  jmcneill {
    185   1.6  jmcneill 	bus_space_tag_t bst = &armv7_generic_bs_tag;
    186   1.6  jmcneill 	bus_space_handle_t bsh;
    187   1.6  jmcneill 
    188   1.6  jmcneill 	bus_space_map(bst, EXYNOS5_SWRESET_REG, 4, 0, &bsh);
    189   1.6  jmcneill 	bus_space_write_4(bst, bsh, 0, 1);
    190   1.1  jmcneill }
    191   1.1  jmcneill 
    192   1.1  jmcneill static u_int
    193   1.1  jmcneill exynos_platform_uart_freq(void)
    194   1.1  jmcneill {
    195   1.1  jmcneill 	return EXYNOS_UART_FREQ;
    196   1.1  jmcneill }
    197   1.1  jmcneill 
    198  1.13     skrll 
    199  1.13     skrll #if defined(SOC_EXYNOS4)
    200  1.13     skrll static const struct pmap_devmap *
    201  1.13     skrll exynos4_platform_devmap(void)
    202  1.13     skrll {
    203  1.13     skrll 	static const struct pmap_devmap devmap[] = {
    204  1.13     skrll 		DEVMAP_ENTRY(EXYNOS_CORE_VBASE,
    205  1.13     skrll 			     EXYNOS_CORE_PBASE,
    206  1.13     skrll 			     EXYNOS4_CORE_SIZE),
    207  1.13     skrll 		DEVMAP_ENTRY(EXYNOS4_AUDIOCORE_VBASE,
    208  1.13     skrll 			     EXYNOS4_AUDIOCORE_PBASE,
    209  1.13     skrll 			     EXYNOS4_AUDIOCORE_SIZE),
    210  1.13     skrll 		DEVMAP_ENTRY_END
    211  1.13     skrll 	};
    212  1.13     skrll 
    213  1.13     skrll 	return devmap;
    214  1.13     skrll }
    215  1.13     skrll 
    216  1.18     skrll static void
    217  1.18     skrll exynos4_platform_bootstrap(void)
    218  1.18     skrll {
    219  1.18     skrll 
    220  1.18     skrll 	exynos_bootstrap(4);
    221  1.18     skrll 
    222  1.18     skrll 	exynos_platform_bootstrap();
    223  1.18     skrll }
    224  1.18     skrll 
    225  1.13     skrll static const struct arm_platform exynos4_platform = {
    226  1.13     skrll 	.ap_devmap = exynos4_platform_devmap,
    227  1.19     skrll //	.ap_mpstart = exynos4_mpstart,
    228  1.18     skrll 	.ap_bootstrap = exynos4_platform_bootstrap,
    229  1.13     skrll 	.ap_init_attach_args = exynos_platform_init_attach_args,
    230  1.13     skrll 	.ap_early_putchar = exynos_platform_early_putchar,
    231  1.13     skrll 	.ap_device_register = exynos_platform_device_register,
    232  1.13     skrll 	.ap_reset = exynos5_platform_reset,
    233  1.13     skrll 	.ap_delay = mct_delay,
    234  1.13     skrll 	.ap_uart_freq = exynos_platform_uart_freq,
    235  1.13     skrll };
    236  1.13     skrll 
    237  1.13     skrll ARM_PLATFORM(exynos4, "samsung,exynos4", &exynos4_platform);
    238  1.13     skrll #endif
    239  1.13     skrll 
    240  1.13     skrll 
    241  1.13     skrll #if defined(SOC_EXYNOS5)
    242  1.13     skrll static const struct pmap_devmap *
    243  1.13     skrll exynos5_platform_devmap(void)
    244  1.13     skrll {
    245  1.13     skrll 	static const struct pmap_devmap devmap[] = {
    246  1.13     skrll 		DEVMAP_ENTRY(EXYNOS_CORE_VBASE,
    247  1.13     skrll 			     EXYNOS_CORE_PBASE,
    248  1.13     skrll 			     EXYNOS5_CORE_SIZE),
    249  1.13     skrll 		DEVMAP_ENTRY(EXYNOS5_AUDIOCORE_VBASE,
    250  1.13     skrll 			     EXYNOS5_AUDIOCORE_PBASE,
    251  1.13     skrll 			     EXYNOS5_AUDIOCORE_SIZE),
    252  1.15  jmcneill 		DEVMAP_ENTRY(EXYNOS5_SYSRAM_VBASE,
    253  1.15  jmcneill 			     EXYNOS5_SYSRAM_PBASE,
    254  1.15  jmcneill 			     EXYNOS5_SYSRAM_SIZE),
    255  1.13     skrll 		DEVMAP_ENTRY_END
    256  1.13     skrll 	};
    257  1.13     skrll 
    258  1.13     skrll 	return devmap;
    259  1.13     skrll }
    260  1.13     skrll 
    261  1.18     skrll static void
    262  1.18     skrll exynos5_platform_bootstrap(void)
    263  1.18     skrll {
    264  1.18     skrll 
    265  1.18     skrll 	exynos_bootstrap(5);
    266  1.18     skrll 
    267  1.18     skrll 	exynos_platform_bootstrap();
    268  1.18     skrll }
    269  1.18     skrll 
    270   1.1  jmcneill static const struct arm_platform exynos5_platform = {
    271  1.13     skrll 	.ap_devmap = exynos5_platform_devmap,
    272  1.18     skrll 	.ap_bootstrap = exynos5_platform_bootstrap,
    273  1.19     skrll 	.ap_mpstart = exynos_platform_mpstart,
    274  1.12     skrll 	.ap_init_attach_args = exynos_platform_init_attach_args,
    275  1.12     skrll 	.ap_early_putchar = exynos_platform_early_putchar,
    276  1.12     skrll 	.ap_device_register = exynos_platform_device_register,
    277  1.12     skrll 	.ap_reset = exynos5_platform_reset,
    278  1.12     skrll 	.ap_delay = mct_delay,
    279  1.12     skrll 	.ap_uart_freq = exynos_platform_uart_freq,
    280   1.1  jmcneill };
    281   1.1  jmcneill 
    282   1.1  jmcneill ARM_PLATFORM(exynos5, "samsung,exynos5", &exynos5_platform);
    283  1.13     skrll #endif
    284