exynos_platform.c revision 1.23 1 1.23 pgoyette /* $NetBSD: exynos_platform.c,v 1.23 2019/01/27 02:08:37 pgoyette Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.11 skrll #include "opt_arm_debug.h"
30 1.17 skrll #include "opt_console.h"
31 1.1 jmcneill #include "opt_exynos.h"
32 1.1 jmcneill #include "opt_multiprocessor.h"
33 1.17 skrll #include "opt_console.h"
34 1.1 jmcneill
35 1.1 jmcneill #include "ukbd.h"
36 1.1 jmcneill
37 1.1 jmcneill #include <sys/cdefs.h>
38 1.23 pgoyette __KERNEL_RCSID(0, "$NetBSD: exynos_platform.c,v 1.23 2019/01/27 02:08:37 pgoyette Exp $");
39 1.23 pgoyette
40 1.23 pgoyette /* XXXJDM
41 1.23 pgoyette * Booting a CA7 core on Exynos5422 is currently broken, disable starting CA7 secondaries.
42 1.23 pgoyette */
43 1.23 pgoyette #define EXYNOS5422_DISABLE_CA7_CLUSTER
44 1.22 jmcneill
45 1.22 jmcneill /* XXXJDM
46 1.22 jmcneill * Booting a CA7 core on Exynos5422 is currently broken, disable starting CA7 secondaries.
47 1.22 jmcneill */
48 1.22 jmcneill #define EXYNOS5422_DISABLE_CA7_CLUSTER
49 1.1 jmcneill
50 1.1 jmcneill #include <sys/param.h>
51 1.1 jmcneill #include <sys/bus.h>
52 1.1 jmcneill #include <sys/cpu.h>
53 1.1 jmcneill #include <sys/device.h>
54 1.1 jmcneill #include <sys/termios.h>
55 1.1 jmcneill
56 1.1 jmcneill #include <dev/fdt/fdtvar.h>
57 1.1 jmcneill
58 1.1 jmcneill #include <uvm/uvm_extern.h>
59 1.1 jmcneill
60 1.1 jmcneill #include <machine/bootconfig.h>
61 1.1 jmcneill #include <arm/cpufunc.h>
62 1.1 jmcneill
63 1.1 jmcneill #include <arm/samsung/exynos_reg.h>
64 1.1 jmcneill #include <arm/samsung/exynos_var.h>
65 1.10 jmcneill #include <arm/samsung/mct_var.h>
66 1.13 skrll #include <arm/samsung/sscom_reg.h>
67 1.1 jmcneill
68 1.2 jmcneill #include <evbarm/exynos/platform.h>
69 1.19 skrll #include <evbarm/fdt/machdep.h>
70 1.2 jmcneill
71 1.1 jmcneill #include <arm/fdt/arm_fdtvar.h>
72 1.1 jmcneill
73 1.22 jmcneill #include <libfdt.h>
74 1.22 jmcneill
75 1.13 skrll void exynos_platform_early_putchar(char);
76 1.13 skrll
77 1.15 jmcneill #define EXYNOS5800_PMU_BASE 0x10040000
78 1.15 jmcneill #define EXYNOS5800_PMU_SIZE 0x20000
79 1.21 jmcneill #define EXYNOS5800_PMU_SWRESET 0x0400
80 1.21 jmcneill #define EXYNOS5800_PMU_KFC_ETM_RESET(n) __BIT(20 + (n))
81 1.21 jmcneill #define EXYNOS5800_PMU_KFC_CORE_RESET(n) __BIT(8 + (n))
82 1.21 jmcneill #define EXYNOS5800_PMU_SPARE2 0x0908
83 1.21 jmcneill #define EXYNOS5800_PMU_SPARE3 0x090c
84 1.21 jmcneill #define EXYNOS5800_PMU_SWRESET_KFC_SEL 0x3
85 1.21 jmcneill #define EXYNOS5800_PMU_CORE_CONFIG(n) (0x2000 + 0x80 * (n))
86 1.21 jmcneill #define EXYNOS5800_PMU_CORE_STATUS(n) (0x2004 + 0x80 * (n))
87 1.21 jmcneill #define EXYNOS5800_PMU_CORE_POWER_EN 0x3
88 1.21 jmcneill #define EXYNOS5800_PMU_COMMON_CONFIG(n) (0x2500 + 0x80 * (n))
89 1.21 jmcneill #define EXYNOS5800_PMU_COMMON_POWER_EN 0x3
90 1.21 jmcneill #define EXYNOS5800_PMU_COMMON_OPTION(n) (0x2508 + 0x80 * (n))
91 1.21 jmcneill #define EXYNOS5800_PMU_USE_L2_COMMON_UP_STATE __BIT(30)
92 1.21 jmcneill #define EXYNOS5800_PMU_USE_ARM_CORE_DOWN_STATE __BIT(29)
93 1.21 jmcneill #define EXYNOS5800_PMU_AUTO_CORE_DOWN __BIT(9)
94 1.21 jmcneill
95 1.21 jmcneill #define EXYNOS5800_SYSRAM_BASE 0x02073000
96 1.21 jmcneill #define EXYNOS5800_SYSRAM_SIZE 0x1000
97 1.21 jmcneill #define EXYNOS5800_SYSRAM_HOTPLUG 0x001c
98 1.19 skrll
99 1.19 skrll static void
100 1.19 skrll exynos5800_mpstart(void)
101 1.19 skrll {
102 1.19 skrll #if defined(MULTIPROCESSOR)
103 1.15 jmcneill bus_space_tag_t bst = &armv7_generic_bs_tag;
104 1.15 jmcneill bus_space_handle_t pmu_bsh, sysram_bsh;
105 1.21 jmcneill uint64_t mpidr, bp_mpidr;
106 1.15 jmcneill uint32_t val, started = 0;
107 1.21 jmcneill u_int cpuindex, n;
108 1.21 jmcneill int child;
109 1.15 jmcneill
110 1.15 jmcneill bus_space_map(bst, EXYNOS5800_PMU_BASE, EXYNOS5800_PMU_SIZE, 0, &pmu_bsh);
111 1.15 jmcneill bus_space_map(bst, EXYNOS5800_SYSRAM_BASE, EXYNOS5800_SYSRAM_SIZE, 0, &sysram_bsh);
112 1.15 jmcneill
113 1.21 jmcneill const int cpus = OF_finddevice("/cpus");
114 1.21 jmcneill if (cpus == -1) {
115 1.21 jmcneill aprint_error("%s: no /cpus node found\n", __func__);
116 1.21 jmcneill return;
117 1.21 jmcneill }
118 1.21 jmcneill
119 1.21 jmcneill /* MPIDR affinity levels of boot processor. */
120 1.21 jmcneill bp_mpidr = cpu_mpidr_aff_read();
121 1.21 jmcneill
122 1.21 jmcneill /* Setup KFC reset */
123 1.21 jmcneill bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_SPARE3, EXYNOS5800_PMU_SWRESET_KFC_SEL);
124 1.15 jmcneill
125 1.21 jmcneill const uint32_t option = EXYNOS5800_PMU_USE_L2_COMMON_UP_STATE |
126 1.21 jmcneill EXYNOS5800_PMU_USE_ARM_CORE_DOWN_STATE |
127 1.21 jmcneill EXYNOS5800_PMU_AUTO_CORE_DOWN;
128 1.21 jmcneill val = bus_space_read_4(bst, pmu_bsh, EXYNOS5800_PMU_COMMON_OPTION(0));
129 1.21 jmcneill bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_COMMON_OPTION(0), val | option);
130 1.21 jmcneill val = bus_space_read_4(bst, pmu_bsh, EXYNOS5800_PMU_COMMON_OPTION(1));
131 1.21 jmcneill bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_COMMON_OPTION(1), val | option);
132 1.21 jmcneill
133 1.21 jmcneill bus_space_write_4(bst, sysram_bsh, EXYNOS5800_SYSRAM_HOTPLUG, KERN_VTOPHYS((vaddr_t)cpu_mpstart));
134 1.21 jmcneill arm_dsb();
135 1.21 jmcneill
136 1.21 jmcneill /* Power on clusters */
137 1.21 jmcneill bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_COMMON_CONFIG(0),
138 1.21 jmcneill EXYNOS5800_PMU_COMMON_POWER_EN);
139 1.21 jmcneill bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_COMMON_CONFIG(1),
140 1.21 jmcneill EXYNOS5800_PMU_COMMON_POWER_EN);
141 1.21 jmcneill
142 1.21 jmcneill /* Boot APs */
143 1.21 jmcneill cpuindex = 1;
144 1.21 jmcneill for (child = OF_child(cpus); child; child = OF_peer(child)) {
145 1.21 jmcneill if (fdtbus_get_reg64(child, 0, &mpidr, NULL) != 0)
146 1.21 jmcneill continue;
147 1.21 jmcneill
148 1.21 jmcneill if (mpidr == bp_mpidr)
149 1.21 jmcneill continue; /* BP already started */
150 1.21 jmcneill
151 1.21 jmcneill const u_int cluster = __SHIFTOUT(mpidr, MPIDR_AFF1);
152 1.21 jmcneill const u_int aff0 = __SHIFTOUT(mpidr, MPIDR_AFF0);
153 1.21 jmcneill const u_int cpu = cluster * 4 + aff0;
154 1.21 jmcneill
155 1.22 jmcneill #if defined(EXYNOS5422_DISABLE_CA7_CLUSTER)
156 1.22 jmcneill if (cluster == 1)
157 1.22 jmcneill continue;
158 1.22 jmcneill #endif
159 1.22 jmcneill
160 1.21 jmcneill val = bus_space_read_4(bst, pmu_bsh, EXYNOS5800_PMU_CORE_STATUS(cpu));
161 1.21 jmcneill bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_CORE_CONFIG(cpu),
162 1.15 jmcneill EXYNOS5800_PMU_CORE_POWER_EN);
163 1.21 jmcneill
164 1.21 jmcneill for (n = 0x100000; n > 0; n--) {
165 1.21 jmcneill val = bus_space_read_4(bst, pmu_bsh, EXYNOS5800_PMU_CORE_STATUS(cpu));
166 1.15 jmcneill if ((val & EXYNOS5800_PMU_CORE_POWER_EN) == EXYNOS5800_PMU_CORE_POWER_EN) {
167 1.21 jmcneill started |= __BIT(cpuindex);
168 1.15 jmcneill break;
169 1.15 jmcneill }
170 1.15 jmcneill }
171 1.21 jmcneill if (n == 0)
172 1.21 jmcneill aprint_error("cpu%d: WARNING: AP failed to power on\n", cpuindex);
173 1.21 jmcneill
174 1.21 jmcneill if (cluster == 1 && __SHIFTOUT(bp_mpidr, MPIDR_AFF1) == 1) {
175 1.21 jmcneill while (bus_space_read_4(bst, pmu_bsh, EXYNOS5800_PMU_SPARE2) == 0)
176 1.21 jmcneill ;
177 1.21 jmcneill bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_SWRESET,
178 1.21 jmcneill EXYNOS5800_PMU_KFC_CORE_RESET(aff0) |
179 1.21 jmcneill EXYNOS5800_PMU_KFC_ETM_RESET(aff0));
180 1.21 jmcneill }
181 1.21 jmcneill
182 1.21 jmcneill /* Wait for AP to start */
183 1.21 jmcneill for (n = 0x100000; n > 0; n--) {
184 1.21 jmcneill membar_consumer();
185 1.21 jmcneill if (arm_cpu_hatched & __BIT(cpuindex))
186 1.21 jmcneill break;
187 1.21 jmcneill }
188 1.21 jmcneill if (n == 0)
189 1.21 jmcneill aprint_error("cpu%d: WARNING: AP failed to start\n", cpuindex);
190 1.15 jmcneill
191 1.21 jmcneill cpuindex++;
192 1.15 jmcneill }
193 1.15 jmcneill
194 1.15 jmcneill bus_space_unmap(bst, sysram_bsh, EXYNOS5800_SYSRAM_SIZE);
195 1.15 jmcneill bus_space_unmap(bst, pmu_bsh, EXYNOS5800_PMU_SIZE);
196 1.15 jmcneill #endif
197 1.15 jmcneill }
198 1.15 jmcneill
199 1.15 jmcneill static struct of_compat_data mp_compat_data[] = {
200 1.19 skrll { "samsung,exynos5800", (uintptr_t)exynos5800_mpstart },
201 1.15 jmcneill { NULL }
202 1.15 jmcneill };
203 1.15 jmcneill
204 1.1 jmcneill static void
205 1.19 skrll exynos_platform_mpstart(void)
206 1.1 jmcneill {
207 1.13 skrll
208 1.19 skrll void (*mp_start)(void) = NULL;
209 1.19 skrll
210 1.15 jmcneill const struct of_compat_data *cd = of_search_compatible(OF_finddevice("/"), mp_compat_data);
211 1.15 jmcneill if (cd)
212 1.19 skrll mp_start = (void (*)(void))cd->data;
213 1.15 jmcneill
214 1.19 skrll if (mp_start)
215 1.19 skrll mp_start();
216 1.1 jmcneill }
217 1.1 jmcneill
218 1.1 jmcneill static void
219 1.1 jmcneill exynos_platform_init_attach_args(struct fdt_attach_args *faa)
220 1.1 jmcneill {
221 1.1 jmcneill extern struct bus_space armv7_generic_bs_tag;
222 1.1 jmcneill extern struct bus_space armv7_generic_a4x_bs_tag;
223 1.9 ryo extern struct arm32_bus_dma_tag arm_generic_dma_tag;
224 1.1 jmcneill
225 1.1 jmcneill faa->faa_bst = &armv7_generic_bs_tag;
226 1.1 jmcneill faa->faa_a4x_bst = &armv7_generic_a4x_bs_tag;
227 1.9 ryo faa->faa_dmat = &arm_generic_dma_tag;
228 1.1 jmcneill }
229 1.1 jmcneill
230 1.13 skrll void
231 1.1 jmcneill exynos_platform_early_putchar(char c)
232 1.1 jmcneill {
233 1.13 skrll #ifdef CONSADDR
234 1.13 skrll #define CONSADDR_VA (CONSADDR - EXYNOS_CORE_PBASE + EXYNOS_CORE_VBASE)
235 1.2 jmcneill
236 1.13 skrll volatile uint32_t *uartaddr = cpu_earlydevice_va_p() ?
237 1.13 skrll (volatile uint32_t *)CONSADDR_VA :
238 1.13 skrll (volatile uint32_t *)CONSADDR;
239 1.14 skrll
240 1.13 skrll while ((uartaddr[SSCOM_UFSTAT / 4] & UFSTAT_TXFULL) != 0)
241 1.13 skrll ;
242 1.13 skrll
243 1.13 skrll uartaddr[SSCOM_UTXH / 4] = c;
244 1.4 jmcneill #endif
245 1.1 jmcneill }
246 1.1 jmcneill
247 1.1 jmcneill static void
248 1.1 jmcneill exynos_platform_device_register(device_t self, void *aux)
249 1.1 jmcneill {
250 1.1 jmcneill exynos_device_register(self, aux);
251 1.1 jmcneill }
252 1.1 jmcneill
253 1.1 jmcneill static void
254 1.6 jmcneill exynos5_platform_reset(void)
255 1.1 jmcneill {
256 1.6 jmcneill bus_space_tag_t bst = &armv7_generic_bs_tag;
257 1.6 jmcneill bus_space_handle_t bsh;
258 1.6 jmcneill
259 1.21 jmcneill bus_space_map(bst, EXYNOS5800_PMU_BASE + EXYNOS5800_PMU_SWRESET, 4, 0, &bsh);
260 1.6 jmcneill bus_space_write_4(bst, bsh, 0, 1);
261 1.1 jmcneill }
262 1.1 jmcneill
263 1.1 jmcneill static u_int
264 1.1 jmcneill exynos_platform_uart_freq(void)
265 1.1 jmcneill {
266 1.1 jmcneill return EXYNOS_UART_FREQ;
267 1.1 jmcneill }
268 1.1 jmcneill
269 1.13 skrll
270 1.13 skrll #if defined(SOC_EXYNOS4)
271 1.13 skrll static const struct pmap_devmap *
272 1.13 skrll exynos4_platform_devmap(void)
273 1.13 skrll {
274 1.13 skrll static const struct pmap_devmap devmap[] = {
275 1.13 skrll DEVMAP_ENTRY(EXYNOS_CORE_VBASE,
276 1.13 skrll EXYNOS_CORE_PBASE,
277 1.13 skrll EXYNOS4_CORE_SIZE),
278 1.13 skrll DEVMAP_ENTRY(EXYNOS4_AUDIOCORE_VBASE,
279 1.13 skrll EXYNOS4_AUDIOCORE_PBASE,
280 1.13 skrll EXYNOS4_AUDIOCORE_SIZE),
281 1.13 skrll DEVMAP_ENTRY_END
282 1.13 skrll };
283 1.13 skrll
284 1.13 skrll return devmap;
285 1.13 skrll }
286 1.13 skrll
287 1.18 skrll static void
288 1.18 skrll exynos4_platform_bootstrap(void)
289 1.18 skrll {
290 1.18 skrll
291 1.18 skrll exynos_bootstrap(4);
292 1.18 skrll
293 1.21 jmcneill #if defined(MULTIPROCESSOR)
294 1.21 jmcneill arm_cpu_max = 1 + __SHIFTOUT(armreg_l2ctrl_read(), L2CTRL_NUMCPU);
295 1.21 jmcneill #endif
296 1.18 skrll }
297 1.18 skrll
298 1.13 skrll static const struct arm_platform exynos4_platform = {
299 1.13 skrll .ap_devmap = exynos4_platform_devmap,
300 1.19 skrll // .ap_mpstart = exynos4_mpstart,
301 1.18 skrll .ap_bootstrap = exynos4_platform_bootstrap,
302 1.13 skrll .ap_init_attach_args = exynos_platform_init_attach_args,
303 1.13 skrll .ap_device_register = exynos_platform_device_register,
304 1.13 skrll .ap_reset = exynos5_platform_reset,
305 1.13 skrll .ap_delay = mct_delay,
306 1.13 skrll .ap_uart_freq = exynos_platform_uart_freq,
307 1.13 skrll };
308 1.13 skrll
309 1.13 skrll ARM_PLATFORM(exynos4, "samsung,exynos4", &exynos4_platform);
310 1.13 skrll #endif
311 1.13 skrll
312 1.13 skrll
313 1.13 skrll #if defined(SOC_EXYNOS5)
314 1.13 skrll static const struct pmap_devmap *
315 1.13 skrll exynos5_platform_devmap(void)
316 1.13 skrll {
317 1.13 skrll static const struct pmap_devmap devmap[] = {
318 1.13 skrll DEVMAP_ENTRY(EXYNOS_CORE_VBASE,
319 1.13 skrll EXYNOS_CORE_PBASE,
320 1.13 skrll EXYNOS5_CORE_SIZE),
321 1.13 skrll DEVMAP_ENTRY(EXYNOS5_AUDIOCORE_VBASE,
322 1.13 skrll EXYNOS5_AUDIOCORE_PBASE,
323 1.13 skrll EXYNOS5_AUDIOCORE_SIZE),
324 1.15 jmcneill DEVMAP_ENTRY(EXYNOS5_SYSRAM_VBASE,
325 1.15 jmcneill EXYNOS5_SYSRAM_PBASE,
326 1.15 jmcneill EXYNOS5_SYSRAM_SIZE),
327 1.13 skrll DEVMAP_ENTRY_END
328 1.13 skrll };
329 1.13 skrll
330 1.13 skrll return devmap;
331 1.13 skrll }
332 1.13 skrll
333 1.18 skrll static void
334 1.18 skrll exynos5_platform_bootstrap(void)
335 1.18 skrll {
336 1.18 skrll
337 1.18 skrll exynos_bootstrap(5);
338 1.18 skrll
339 1.22 jmcneill #if defined(MULTIPROCESSOR) && defined(EXYNOS5422_DISABLE_CA7_CLUSTER)
340 1.22 jmcneill const struct of_compat_data *cd = of_search_compatible(OF_finddevice("/"), mp_compat_data);
341 1.22 jmcneill if (cd && cd->data == (uintptr_t)exynos5800_mpstart) {
342 1.22 jmcneill void *fdt_data = __UNCONST(fdtbus_get_data());
343 1.22 jmcneill int cpu_off, cpus_off, len;
344 1.22 jmcneill
345 1.22 jmcneill cpus_off = fdt_path_offset(fdt_data, "/cpus");
346 1.22 jmcneill if (cpus_off < 0)
347 1.22 jmcneill return;
348 1.22 jmcneill
349 1.22 jmcneill fdt_for_each_subnode(cpu_off, fdt_data, cpus_off) {
350 1.22 jmcneill const void *prop = fdt_getprop(fdt_data, cpu_off, "reg", &len);
351 1.22 jmcneill if (len != 4)
352 1.22 jmcneill continue;
353 1.22 jmcneill const uint32_t mpidr = be32dec(prop);
354 1.22 jmcneill if (mpidr != cpu_mpidr_aff_read() && __SHIFTOUT(mpidr, MPIDR_AFF1) == 1)
355 1.22 jmcneill fdt_setprop_string(fdt_data, cpu_off, "status", "fail");
356 1.22 jmcneill }
357 1.22 jmcneill }
358 1.22 jmcneill #endif
359 1.22 jmcneill
360 1.21 jmcneill arm_fdt_cpu_bootstrap();
361 1.18 skrll }
362 1.18 skrll
363 1.1 jmcneill static const struct arm_platform exynos5_platform = {
364 1.13 skrll .ap_devmap = exynos5_platform_devmap,
365 1.18 skrll .ap_bootstrap = exynos5_platform_bootstrap,
366 1.19 skrll .ap_mpstart = exynos_platform_mpstart,
367 1.12 skrll .ap_init_attach_args = exynos_platform_init_attach_args,
368 1.12 skrll .ap_device_register = exynos_platform_device_register,
369 1.12 skrll .ap_reset = exynos5_platform_reset,
370 1.12 skrll .ap_delay = mct_delay,
371 1.12 skrll .ap_uart_freq = exynos_platform_uart_freq,
372 1.1 jmcneill };
373 1.1 jmcneill
374 1.1 jmcneill ARM_PLATFORM(exynos5, "samsung,exynos5", &exynos5_platform);
375 1.13 skrll #endif
376