Home | History | Annotate | Line # | Download | only in samsung
exynos_platform.c revision 1.31.2.2
      1  1.31.2.2   thorpej /* $NetBSD: exynos_platform.c,v 1.31.2.2 2021/04/03 22:28:18 thorpej Exp $ */
      2       1.1  jmcneill 
      3       1.1  jmcneill /*-
      4       1.1  jmcneill  * Copyright (c) 2017 Jared D. McNeill <jmcneill (at) invisible.ca>
      5       1.1  jmcneill  * All rights reserved.
      6       1.1  jmcneill  *
      7       1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8       1.1  jmcneill  * modification, are permitted provided that the following conditions
      9       1.1  jmcneill  * are met:
     10       1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12       1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15       1.1  jmcneill  *
     16       1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17       1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18       1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19       1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20       1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21       1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22       1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23       1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24       1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25       1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26       1.1  jmcneill  * SUCH DAMAGE.
     27       1.1  jmcneill  */
     28       1.1  jmcneill 
     29      1.11     skrll #include "opt_arm_debug.h"
     30      1.17     skrll #include "opt_console.h"
     31       1.1  jmcneill #include "opt_exynos.h"
     32       1.1  jmcneill #include "opt_multiprocessor.h"
     33      1.17     skrll #include "opt_console.h"
     34       1.1  jmcneill 
     35       1.1  jmcneill #include "ukbd.h"
     36       1.1  jmcneill 
     37       1.1  jmcneill #include <sys/cdefs.h>
     38  1.31.2.2   thorpej __KERNEL_RCSID(0, "$NetBSD: exynos_platform.c,v 1.31.2.2 2021/04/03 22:28:18 thorpej Exp $");
     39      1.28     skrll 
     40      1.28     skrll 
     41      1.28     skrll /*
     42      1.28     skrll  * Booting a CA7 core on Exynos5422 is currently broken, disable starting CA7 secondaries.
     43      1.28     skrll  */
     44      1.28     skrll #define        EXYNOS5422_DISABLE_CA7_CLUSTER
     45      1.28     skrll 
     46       1.1  jmcneill 
     47       1.1  jmcneill #include <sys/param.h>
     48       1.1  jmcneill #include <sys/bus.h>
     49       1.1  jmcneill #include <sys/cpu.h>
     50       1.1  jmcneill #include <sys/device.h>
     51       1.1  jmcneill #include <sys/termios.h>
     52       1.1  jmcneill 
     53       1.1  jmcneill #include <dev/fdt/fdtvar.h>
     54       1.1  jmcneill 
     55       1.1  jmcneill #include <uvm/uvm_extern.h>
     56       1.1  jmcneill 
     57       1.1  jmcneill #include <machine/bootconfig.h>
     58       1.1  jmcneill #include <arm/cpufunc.h>
     59       1.1  jmcneill 
     60       1.1  jmcneill #include <arm/samsung/exynos_reg.h>
     61       1.1  jmcneill #include <arm/samsung/exynos_var.h>
     62      1.10  jmcneill #include <arm/samsung/mct_var.h>
     63      1.13     skrll #include <arm/samsung/sscom_reg.h>
     64       1.1  jmcneill 
     65       1.2  jmcneill #include <evbarm/exynos/platform.h>
     66      1.19     skrll #include <evbarm/fdt/machdep.h>
     67       1.2  jmcneill 
     68       1.1  jmcneill #include <arm/fdt/arm_fdtvar.h>
     69       1.1  jmcneill 
     70      1.22  jmcneill #include <libfdt.h>
     71      1.22  jmcneill 
     72      1.13     skrll void exynos_platform_early_putchar(char);
     73      1.13     skrll 
     74      1.15  jmcneill #define	EXYNOS5800_PMU_BASE		0x10040000
     75      1.15  jmcneill #define	EXYNOS5800_PMU_SIZE		0x20000
     76      1.21  jmcneill #define	 EXYNOS5800_PMU_SWRESET			0x0400
     77      1.21  jmcneill #define	  EXYNOS5800_PMU_KFC_ETM_RESET(n)	__BIT(20 + (n))
     78      1.21  jmcneill #define	  EXYNOS5800_PMU_KFC_CORE_RESET(n)	__BIT(8 + (n))
     79      1.21  jmcneill #define	 EXYNOS5800_PMU_SPARE2			0x0908
     80      1.21  jmcneill #define	 EXYNOS5800_PMU_SPARE3			0x090c
     81      1.21  jmcneill #define	  EXYNOS5800_PMU_SWRESET_KFC_SEL	0x3
     82      1.21  jmcneill #define	 EXYNOS5800_PMU_CORE_CONFIG(n)		(0x2000 + 0x80 * (n))
     83      1.21  jmcneill #define	 EXYNOS5800_PMU_CORE_STATUS(n)		(0x2004 + 0x80 * (n))
     84      1.21  jmcneill #define	  EXYNOS5800_PMU_CORE_POWER_EN		0x3
     85      1.21  jmcneill #define	 EXYNOS5800_PMU_COMMON_CONFIG(n)	(0x2500 + 0x80 * (n))
     86      1.21  jmcneill #define	  EXYNOS5800_PMU_COMMON_POWER_EN	0x3
     87      1.21  jmcneill #define	 EXYNOS5800_PMU_COMMON_OPTION(n)	(0x2508 + 0x80 * (n))
     88      1.21  jmcneill #define	  EXYNOS5800_PMU_USE_L2_COMMON_UP_STATE		__BIT(30)
     89      1.21  jmcneill #define	  EXYNOS5800_PMU_USE_ARM_CORE_DOWN_STATE	__BIT(29)
     90      1.21  jmcneill #define	  EXYNOS5800_PMU_AUTO_CORE_DOWN			__BIT(9)
     91      1.21  jmcneill 
     92      1.21  jmcneill #define	EXYNOS5800_SYSRAM_BASE		0x02073000
     93      1.21  jmcneill #define	EXYNOS5800_SYSRAM_SIZE		0x1000
     94      1.21  jmcneill #define	 EXYNOS5800_SYSRAM_HOTPLUG		0x001c
     95      1.19     skrll 
     96      1.25     skrll static int
     97      1.19     skrll exynos5800_mpstart(void)
     98      1.19     skrll {
     99      1.25     skrll 	int ret = 0;
    100      1.19     skrll #if defined(MULTIPROCESSOR)
    101      1.15  jmcneill 	bus_space_tag_t bst = &armv7_generic_bs_tag;
    102      1.15  jmcneill 	bus_space_handle_t pmu_bsh, sysram_bsh;
    103      1.21  jmcneill 	uint64_t mpidr, bp_mpidr;
    104      1.15  jmcneill 	uint32_t val, started = 0;
    105      1.21  jmcneill 	u_int cpuindex, n;
    106      1.21  jmcneill 	int child;
    107      1.15  jmcneill 
    108      1.15  jmcneill 	bus_space_map(bst, EXYNOS5800_PMU_BASE, EXYNOS5800_PMU_SIZE, 0, &pmu_bsh);
    109      1.15  jmcneill 	bus_space_map(bst, EXYNOS5800_SYSRAM_BASE, EXYNOS5800_SYSRAM_SIZE, 0, &sysram_bsh);
    110      1.15  jmcneill 
    111      1.21  jmcneill 	const int cpus = OF_finddevice("/cpus");
    112      1.21  jmcneill 	if (cpus == -1) {
    113      1.21  jmcneill 		aprint_error("%s: no /cpus node found\n", __func__);
    114      1.25     skrll 		return ret;
    115      1.21  jmcneill 	}
    116      1.21  jmcneill 
    117      1.21  jmcneill 	/* MPIDR affinity levels of boot processor. */
    118      1.21  jmcneill 	bp_mpidr = cpu_mpidr_aff_read();
    119      1.21  jmcneill 
    120      1.21  jmcneill 	/* Setup KFC reset */
    121      1.21  jmcneill 	bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_SPARE3, EXYNOS5800_PMU_SWRESET_KFC_SEL);
    122      1.15  jmcneill 
    123      1.21  jmcneill 	const uint32_t option = EXYNOS5800_PMU_USE_L2_COMMON_UP_STATE |
    124      1.21  jmcneill 	    EXYNOS5800_PMU_USE_ARM_CORE_DOWN_STATE |
    125      1.21  jmcneill 	    EXYNOS5800_PMU_AUTO_CORE_DOWN;
    126      1.21  jmcneill 	val = bus_space_read_4(bst, pmu_bsh, EXYNOS5800_PMU_COMMON_OPTION(0));
    127      1.21  jmcneill 	bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_COMMON_OPTION(0), val | option);
    128      1.21  jmcneill 	val = bus_space_read_4(bst, pmu_bsh, EXYNOS5800_PMU_COMMON_OPTION(1));
    129      1.21  jmcneill 	bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_COMMON_OPTION(1), val | option);
    130      1.21  jmcneill 
    131      1.21  jmcneill 	bus_space_write_4(bst, sysram_bsh, EXYNOS5800_SYSRAM_HOTPLUG, KERN_VTOPHYS((vaddr_t)cpu_mpstart));
    132      1.31     skrll 	dsb(sy);
    133      1.21  jmcneill 
    134      1.21  jmcneill 	/* Power on clusters */
    135      1.21  jmcneill 	bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_COMMON_CONFIG(0),
    136      1.21  jmcneill 	    EXYNOS5800_PMU_COMMON_POWER_EN);
    137      1.21  jmcneill 	bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_COMMON_CONFIG(1),
    138      1.21  jmcneill 	    EXYNOS5800_PMU_COMMON_POWER_EN);
    139      1.21  jmcneill 
    140      1.21  jmcneill 	/* Boot APs */
    141      1.21  jmcneill 	cpuindex = 1;
    142      1.21  jmcneill 	for (child = OF_child(cpus); child; child = OF_peer(child)) {
    143      1.21  jmcneill 		if (fdtbus_get_reg64(child, 0, &mpidr, NULL) != 0)
    144      1.21  jmcneill 			continue;
    145      1.21  jmcneill 
    146      1.21  jmcneill 		if (mpidr == bp_mpidr)
    147      1.21  jmcneill 			continue;	/* BP already started */
    148      1.21  jmcneill 
    149      1.21  jmcneill 		const u_int cluster = __SHIFTOUT(mpidr, MPIDR_AFF1);
    150      1.21  jmcneill 		const u_int aff0 = __SHIFTOUT(mpidr, MPIDR_AFF0);
    151      1.21  jmcneill 		const u_int cpu = cluster * 4 + aff0;
    152      1.21  jmcneill 
    153      1.28     skrll #if defined(EXYNOS5422_DISABLE_CA7_CLUSTER)
    154      1.28     skrll 		if (cluster == 1)
    155      1.28     skrll 			continue;
    156      1.28     skrll #endif
    157      1.28     skrll 
    158      1.21  jmcneill 		val = bus_space_read_4(bst, pmu_bsh, EXYNOS5800_PMU_CORE_STATUS(cpu));
    159      1.21  jmcneill 		bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_CORE_CONFIG(cpu),
    160      1.15  jmcneill 		    EXYNOS5800_PMU_CORE_POWER_EN);
    161      1.21  jmcneill 
    162      1.21  jmcneill 		for (n = 0x100000; n > 0; n--) {
    163      1.21  jmcneill 			val = bus_space_read_4(bst, pmu_bsh, EXYNOS5800_PMU_CORE_STATUS(cpu));
    164      1.15  jmcneill 			if ((val & EXYNOS5800_PMU_CORE_POWER_EN) == EXYNOS5800_PMU_CORE_POWER_EN) {
    165      1.21  jmcneill 				started |= __BIT(cpuindex);
    166      1.15  jmcneill 				break;
    167      1.15  jmcneill 			}
    168      1.15  jmcneill 		}
    169      1.21  jmcneill 		if (n == 0)
    170      1.21  jmcneill 			aprint_error("cpu%d: WARNING: AP failed to power on\n", cpuindex);
    171      1.21  jmcneill 
    172      1.21  jmcneill 		if (cluster == 1 && __SHIFTOUT(bp_mpidr, MPIDR_AFF1) == 1) {
    173      1.21  jmcneill 			while (bus_space_read_4(bst, pmu_bsh, EXYNOS5800_PMU_SPARE2) == 0)
    174      1.21  jmcneill 				;
    175      1.21  jmcneill 			bus_space_write_4(bst, pmu_bsh, EXYNOS5800_PMU_SWRESET,
    176      1.21  jmcneill 			    EXYNOS5800_PMU_KFC_CORE_RESET(aff0) |
    177      1.21  jmcneill 			    EXYNOS5800_PMU_KFC_ETM_RESET(aff0));
    178      1.21  jmcneill 		}
    179      1.21  jmcneill 
    180      1.21  jmcneill 		/* Wait for AP to start */
    181      1.21  jmcneill 		for (n = 0x100000; n > 0; n--) {
    182      1.27     skrll 			if (cpu_hatched_p(cpuindex))
    183      1.21  jmcneill 				break;
    184      1.21  jmcneill 		}
    185      1.25     skrll 		if (n == 0) {
    186      1.25     skrll 			ret++;
    187      1.21  jmcneill 			aprint_error("cpu%d: WARNING: AP failed to start\n", cpuindex);
    188      1.25     skrll 		}
    189      1.15  jmcneill 
    190      1.21  jmcneill 		cpuindex++;
    191      1.15  jmcneill 	}
    192      1.15  jmcneill 
    193      1.15  jmcneill 	bus_space_unmap(bst, sysram_bsh, EXYNOS5800_SYSRAM_SIZE);
    194      1.15  jmcneill 	bus_space_unmap(bst, pmu_bsh, EXYNOS5800_PMU_SIZE);
    195      1.15  jmcneill #endif
    196      1.25     skrll 	return ret;
    197      1.15  jmcneill }
    198      1.15  jmcneill 
    199  1.31.2.2   thorpej static struct device_compatible_entry mp_compat_data[] = {
    200  1.31.2.2   thorpej 	{ .compat = "samsung,exynos5800",	.data = exynos5800_mpstart },
    201  1.31.2.2   thorpej 	DEVICE_COMPAT_EOL
    202      1.15  jmcneill };
    203      1.15  jmcneill 
    204      1.25     skrll static int
    205      1.19     skrll exynos_platform_mpstart(void)
    206       1.1  jmcneill {
    207      1.13     skrll 
    208      1.25     skrll 	int (*mp_start)(void) = NULL;
    209      1.19     skrll 
    210  1.31.2.2   thorpej 	const struct device_compatible_entry *cd =
    211  1.31.2.2   thorpej 	    of_compatible_lookup(OF_finddevice("/"), mp_compat_data);
    212      1.15  jmcneill 	if (cd)
    213  1.31.2.2   thorpej 		mp_start = cd->data;
    214      1.15  jmcneill 
    215      1.19     skrll 	if (mp_start)
    216      1.25     skrll 		return mp_start();
    217      1.25     skrll 
    218      1.25     skrll 	return 0;
    219       1.1  jmcneill }
    220       1.1  jmcneill 
    221       1.1  jmcneill static void
    222       1.1  jmcneill exynos_platform_init_attach_args(struct fdt_attach_args *faa)
    223       1.1  jmcneill {
    224       1.1  jmcneill 	extern struct bus_space armv7_generic_bs_tag;
    225       1.9       ryo 	extern struct arm32_bus_dma_tag arm_generic_dma_tag;
    226       1.1  jmcneill 
    227       1.1  jmcneill 	faa->faa_bst = &armv7_generic_bs_tag;
    228       1.9       ryo 	faa->faa_dmat = &arm_generic_dma_tag;
    229       1.1  jmcneill }
    230       1.1  jmcneill 
    231      1.29     skrll void __noasan
    232       1.1  jmcneill exynos_platform_early_putchar(char c)
    233       1.1  jmcneill {
    234      1.13     skrll #ifdef CONSADDR
    235      1.13     skrll #define CONSADDR_VA	(CONSADDR - EXYNOS_CORE_PBASE + EXYNOS_CORE_VBASE)
    236       1.2  jmcneill 
    237      1.13     skrll 	volatile uint32_t *uartaddr = cpu_earlydevice_va_p() ?
    238      1.13     skrll 	    (volatile uint32_t *)CONSADDR_VA :
    239      1.13     skrll 	    (volatile uint32_t *)CONSADDR;
    240      1.14     skrll 
    241      1.13     skrll 	while ((uartaddr[SSCOM_UFSTAT / 4] & UFSTAT_TXFULL) != 0)
    242      1.13     skrll 		;
    243      1.13     skrll 
    244      1.13     skrll 	uartaddr[SSCOM_UTXH / 4] = c;
    245       1.4  jmcneill #endif
    246       1.1  jmcneill }
    247       1.1  jmcneill 
    248       1.1  jmcneill static void
    249       1.1  jmcneill exynos_platform_device_register(device_t self, void *aux)
    250       1.1  jmcneill {
    251  1.31.2.2   thorpej 	fdtbus_device_register(self, aux);
    252       1.1  jmcneill 	exynos_device_register(self, aux);
    253       1.1  jmcneill }
    254       1.1  jmcneill 
    255       1.1  jmcneill static void
    256       1.6  jmcneill exynos5_platform_reset(void)
    257       1.1  jmcneill {
    258       1.6  jmcneill 	bus_space_tag_t bst = &armv7_generic_bs_tag;
    259       1.6  jmcneill 	bus_space_handle_t bsh;
    260       1.6  jmcneill 
    261      1.21  jmcneill 	bus_space_map(bst, EXYNOS5800_PMU_BASE + EXYNOS5800_PMU_SWRESET, 4, 0, &bsh);
    262       1.6  jmcneill 	bus_space_write_4(bst, bsh, 0, 1);
    263       1.1  jmcneill }
    264       1.1  jmcneill 
    265       1.1  jmcneill static u_int
    266       1.1  jmcneill exynos_platform_uart_freq(void)
    267       1.1  jmcneill {
    268       1.1  jmcneill 	return EXYNOS_UART_FREQ;
    269       1.1  jmcneill }
    270       1.1  jmcneill 
    271      1.13     skrll 
    272      1.13     skrll #if defined(SOC_EXYNOS4)
    273      1.13     skrll static const struct pmap_devmap *
    274      1.13     skrll exynos4_platform_devmap(void)
    275      1.13     skrll {
    276      1.13     skrll 	static const struct pmap_devmap devmap[] = {
    277      1.13     skrll 		DEVMAP_ENTRY(EXYNOS_CORE_VBASE,
    278      1.13     skrll 			     EXYNOS_CORE_PBASE,
    279      1.13     skrll 			     EXYNOS4_CORE_SIZE),
    280      1.13     skrll 		DEVMAP_ENTRY(EXYNOS4_AUDIOCORE_VBASE,
    281      1.13     skrll 			     EXYNOS4_AUDIOCORE_PBASE,
    282      1.13     skrll 			     EXYNOS4_AUDIOCORE_SIZE),
    283      1.13     skrll 		DEVMAP_ENTRY_END
    284      1.13     skrll 	};
    285      1.13     skrll 
    286      1.13     skrll 	return devmap;
    287      1.13     skrll }
    288      1.13     skrll 
    289      1.18     skrll static void
    290      1.18     skrll exynos4_platform_bootstrap(void)
    291      1.18     skrll {
    292      1.18     skrll 
    293      1.18     skrll 	exynos_bootstrap(4);
    294      1.18     skrll 
    295      1.21  jmcneill #if defined(MULTIPROCESSOR)
    296      1.21  jmcneill 	arm_cpu_max = 1 + __SHIFTOUT(armreg_l2ctrl_read(), L2CTRL_NUMCPU);
    297      1.21  jmcneill #endif
    298      1.18     skrll }
    299      1.18     skrll 
    300      1.13     skrll static const struct arm_platform exynos4_platform = {
    301      1.13     skrll 	.ap_devmap = exynos4_platform_devmap,
    302      1.19     skrll //	.ap_mpstart = exynos4_mpstart,
    303      1.18     skrll 	.ap_bootstrap = exynos4_platform_bootstrap,
    304      1.13     skrll 	.ap_init_attach_args = exynos_platform_init_attach_args,
    305      1.13     skrll 	.ap_device_register = exynos_platform_device_register,
    306      1.13     skrll 	.ap_reset = exynos5_platform_reset,
    307      1.13     skrll 	.ap_delay = mct_delay,
    308      1.13     skrll 	.ap_uart_freq = exynos_platform_uart_freq,
    309      1.13     skrll };
    310      1.13     skrll 
    311      1.13     skrll ARM_PLATFORM(exynos4, "samsung,exynos4", &exynos4_platform);
    312      1.13     skrll #endif
    313      1.13     skrll 
    314      1.13     skrll 
    315      1.13     skrll #if defined(SOC_EXYNOS5)
    316      1.13     skrll static const struct pmap_devmap *
    317      1.13     skrll exynos5_platform_devmap(void)
    318      1.13     skrll {
    319      1.13     skrll 	static const struct pmap_devmap devmap[] = {
    320      1.13     skrll 		DEVMAP_ENTRY(EXYNOS_CORE_VBASE,
    321      1.13     skrll 			     EXYNOS_CORE_PBASE,
    322      1.13     skrll 			     EXYNOS5_CORE_SIZE),
    323      1.13     skrll 		DEVMAP_ENTRY(EXYNOS5_AUDIOCORE_VBASE,
    324      1.13     skrll 			     EXYNOS5_AUDIOCORE_PBASE,
    325      1.13     skrll 			     EXYNOS5_AUDIOCORE_SIZE),
    326      1.15  jmcneill 		DEVMAP_ENTRY(EXYNOS5_SYSRAM_VBASE,
    327      1.15  jmcneill 			     EXYNOS5_SYSRAM_PBASE,
    328      1.15  jmcneill 			     EXYNOS5_SYSRAM_SIZE),
    329      1.13     skrll 		DEVMAP_ENTRY_END
    330      1.13     skrll 	};
    331      1.13     skrll 
    332      1.13     skrll 	return devmap;
    333      1.13     skrll }
    334      1.13     skrll 
    335      1.18     skrll static void
    336      1.18     skrll exynos5_platform_bootstrap(void)
    337      1.18     skrll {
    338      1.18     skrll 
    339      1.18     skrll 	exynos_bootstrap(5);
    340      1.18     skrll 
    341      1.28     skrll #if defined(MULTIPROCESSOR) && defined(EXYNOS5422_DISABLE_CA7_CLUSTER)
    342  1.31.2.2   thorpej 	const struct device_compatible_entry *cd =
    343  1.31.2.2   thorpej 	    of_compatible_lookup(OF_finddevice("/"), mp_compat_data);
    344  1.31.2.2   thorpej 	if (cd && cd->data == exynos5800_mpstart) {
    345      1.28     skrll 		void *fdt_data = __UNCONST(fdtbus_get_data());
    346      1.28     skrll 		int cpu_off, cpus_off, len;
    347      1.28     skrll 
    348      1.28     skrll 		cpus_off = fdt_path_offset(fdt_data, "/cpus");
    349      1.28     skrll 		if (cpus_off < 0)
    350      1.28     skrll 			return;
    351      1.28     skrll 
    352      1.28     skrll 		fdt_for_each_subnode(cpu_off, fdt_data, cpus_off) {
    353      1.28     skrll 			const void *prop = fdt_getprop(fdt_data, cpu_off, "reg", &len);
    354      1.28     skrll 			if (len != 4)
    355      1.28     skrll 				continue;
    356      1.28     skrll 			const uint32_t mpidr = be32dec(prop);
    357      1.28     skrll 			if (mpidr != cpu_mpidr_aff_read() && __SHIFTOUT(mpidr, MPIDR_AFF1) == 1)
    358      1.28     skrll 				fdt_setprop_string(fdt_data, cpu_off, "status", "fail");
    359      1.28     skrll 		}
    360      1.28     skrll 	}
    361      1.28     skrll #endif
    362      1.28     skrll 
    363      1.21  jmcneill 	arm_fdt_cpu_bootstrap();
    364      1.18     skrll }
    365      1.18     skrll 
    366       1.1  jmcneill static const struct arm_platform exynos5_platform = {
    367      1.13     skrll 	.ap_devmap = exynos5_platform_devmap,
    368      1.18     skrll 	.ap_bootstrap = exynos5_platform_bootstrap,
    369      1.19     skrll 	.ap_mpstart = exynos_platform_mpstart,
    370      1.12     skrll 	.ap_init_attach_args = exynos_platform_init_attach_args,
    371      1.12     skrll 	.ap_device_register = exynos_platform_device_register,
    372      1.12     skrll 	.ap_reset = exynos5_platform_reset,
    373      1.12     skrll 	.ap_delay = mct_delay,
    374      1.12     skrll 	.ap_uart_freq = exynos_platform_uart_freq,
    375       1.1  jmcneill };
    376       1.1  jmcneill 
    377       1.1  jmcneill ARM_PLATFORM(exynos5, "samsung,exynos5", &exynos5_platform);
    378      1.13     skrll #endif
    379