Home | History | Annotate | Line # | Download | only in samsung
exynos_soc.c revision 1.14.6.3
      1  1.14.6.2       tls /*	$NetBSD: exynos_soc.c,v 1.14.6.3 2017/12/03 11:35:56 jdolecek Exp $	*/
      2  1.14.6.3  jdolecek 
      3  1.14.6.2       tls /*-
      4  1.14.6.2       tls  * Copyright (c) 2014 The NetBSD Foundation, Inc.
      5  1.14.6.2       tls  * All rights reserved.
      6  1.14.6.2       tls  *
      7  1.14.6.2       tls  * This code is derived from software contributed to The NetBSD Foundation
      8  1.14.6.2       tls  * by Reinoud Zandijk.
      9  1.14.6.2       tls  *
     10  1.14.6.2       tls  * Redistribution and use in source and binary forms, with or without
     11  1.14.6.2       tls  * modification, are permitted provided that the following conditions
     12  1.14.6.2       tls  * are met:
     13  1.14.6.2       tls  * 1. Redistributions of source code must retain the above copyright
     14  1.14.6.2       tls  *    notice, this list of conditions and the following disclaimer.
     15  1.14.6.2       tls  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.14.6.2       tls  *    notice, this list of conditions and the following disclaimer in the
     17  1.14.6.2       tls  *    documentation and/or other materials provided with the distribution.
     18  1.14.6.2       tls  *
     19  1.14.6.2       tls  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.14.6.2       tls  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.14.6.2       tls  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.14.6.2       tls  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.14.6.2       tls  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.14.6.2       tls  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.14.6.2       tls  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.14.6.2       tls  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.14.6.2       tls  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.14.6.2       tls  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.14.6.2       tls  * POSSIBILITY OF SUCH DAMAGE.
     30  1.14.6.2       tls  */
     31  1.14.6.2       tls 
     32  1.14.6.2       tls #include "opt_exynos.h"
     33  1.14.6.2       tls 
     34  1.14.6.2       tls #include <sys/cdefs.h>
     35  1.14.6.2       tls __KERNEL_RCSID(1, "$NetBSD: exynos_soc.c,v 1.14.6.3 2017/12/03 11:35:56 jdolecek Exp $");
     36  1.14.6.2       tls 
     37  1.14.6.2       tls #include <sys/param.h>
     38  1.14.6.2       tls #include <sys/bus.h>
     39  1.14.6.2       tls #include <sys/cpu.h>
     40  1.14.6.2       tls #include <sys/device.h>
     41  1.14.6.2       tls 
     42  1.14.6.2       tls #include <prop/proplib.h>
     43  1.14.6.2       tls 
     44  1.14.6.2       tls #include <net/if.h>
     45  1.14.6.2       tls #include <net/if_ether.h>
     46  1.14.6.2       tls 
     47  1.14.6.2       tls #include <arm/locore.h>
     48  1.14.6.2       tls 
     49  1.14.6.2       tls #include <arm/mainbus/mainbus.h>
     50  1.14.6.2       tls #include <arm/cortex/mpcore_var.h>
     51  1.14.6.2       tls 
     52  1.14.6.2       tls #include <arm/samsung/exynos_reg.h>
     53  1.14.6.2       tls #include <arm/samsung/exynos_var.h>
     54  1.14.6.2       tls #include <arm/samsung/mct_reg.h>
     55  1.14.6.2       tls #include <arm/samsung/smc.h>
     56  1.14.6.2       tls 
     57  1.14.6.2       tls #include <arm/cortex/pl310_var.h>
     58  1.14.6.2       tls #include <arm/cortex/pl310_reg.h>
     59  1.14.6.2       tls 
     60  1.14.6.2       tls /* XXXNH */
     61  1.14.6.3  jdolecek #include <evbarm/exynos/platform.h>
     62  1.14.6.2       tls 
     63  1.14.6.2       tls 
     64  1.14.6.2       tls /* these variables are retrieved in start.S and stored in .data */
     65  1.14.6.2       tls uint32_t  exynos_soc_id = 0;
     66  1.14.6.2       tls uint32_t  exynos_pop_id = 0;
     67  1.14.6.2       tls 
     68  1.14.6.3  jdolecek /* cpu frequencies */
     69  1.14.6.3  jdolecek struct cpu_freq {
     70  1.14.6.3  jdolecek 	uint64_t freq;
     71  1.14.6.3  jdolecek 	int	 P;
     72  1.14.6.3  jdolecek 	int	 M;
     73  1.14.6.3  jdolecek 	int	 S;
     74  1.14.6.3  jdolecek };
     75  1.14.6.3  jdolecek 
     76  1.14.6.3  jdolecek 
     77  1.14.6.3  jdolecek #ifdef SOC_EXYNOS4
     78  1.14.6.3  jdolecek const struct cpu_freq cpu_freq_settings_exynos4[] = {
     79  1.14.6.3  jdolecek 	{ 200, 3, 100, 2},
     80  1.14.6.3  jdolecek 	{ 300, 4, 200, 2},
     81  1.14.6.3  jdolecek 	{ 400, 3, 100, 1},
     82  1.14.6.3  jdolecek 	{ 500, 3, 125, 1},
     83  1.14.6.3  jdolecek 	{ 600, 4, 200, 1},
     84  1.14.6.3  jdolecek 	{ 700, 3, 175, 1},
     85  1.14.6.3  jdolecek 	{ 800, 3, 100, 0},
     86  1.14.6.3  jdolecek 	{ 900, 4, 150, 0},
     87  1.14.6.3  jdolecek 	{1000, 3, 125, 0},
     88  1.14.6.3  jdolecek 	{1100, 6, 275, 0},
     89  1.14.6.3  jdolecek 	{1200, 4, 200, 0},
     90  1.14.6.3  jdolecek 	{1300, 6, 325, 0},
     91  1.14.6.3  jdolecek 	{1400, 3, 175, 0},
     92  1.14.6.3  jdolecek 	{1600, 3, 200, 0},
     93  1.14.6.3  jdolecek //	{1704, 3, 213, 0},
     94  1.14.6.3  jdolecek //	{1800, 4, 300, 0},
     95  1.14.6.3  jdolecek //	{1920, 3, 240, 0},
     96  1.14.6.3  jdolecek //	{2000, 3, 250, 0},
     97  1.14.6.3  jdolecek };
     98  1.14.6.3  jdolecek #endif
     99  1.14.6.3  jdolecek 
    100  1.14.6.3  jdolecek 
    101  1.14.6.3  jdolecek #ifdef SOC_EXYNOS5
    102  1.14.6.3  jdolecek #define EXYNOS5_DEFAULT_ENTRY 7
    103  1.14.6.3  jdolecek const struct cpu_freq cpu_freq_settings_exynos5[] = {
    104  1.14.6.3  jdolecek 	{ 200,  3, 100, 2},
    105  1.14.6.3  jdolecek 	{ 333,  4, 222, 2},
    106  1.14.6.3  jdolecek 	{ 400,  3, 100, 1},
    107  1.14.6.3  jdolecek 	{ 533, 12, 533, 1},
    108  1.14.6.3  jdolecek 	{ 600,  4, 200, 1},
    109  1.14.6.3  jdolecek 	{ 667,  7, 389, 1},
    110  1.14.6.3  jdolecek 	{ 800,  3, 100, 0},
    111  1.14.6.3  jdolecek 	{ 900,  4, 150, 0},
    112  1.14.6.3  jdolecek 	{1000,  3, 125, 0},
    113  1.14.6.3  jdolecek 	{1066, 12, 533, 0},
    114  1.14.6.3  jdolecek 	{1200,  3, 150, 0},
    115  1.14.6.3  jdolecek 	{1400,  3, 175, 0},
    116  1.14.6.3  jdolecek 	{1600,  3, 200, 0},
    117  1.14.6.3  jdolecek };
    118  1.14.6.3  jdolecek #endif
    119  1.14.6.3  jdolecek 
    120  1.14.6.3  jdolecek static struct cpu_freq const *cpu_freq_settings = NULL;
    121  1.14.6.3  jdolecek static int ncpu_freq_settings = 0;
    122  1.14.6.3  jdolecek 
    123  1.14.6.3  jdolecek static int cpu_freq_target = 0;
    124  1.14.6.3  jdolecek #define NFRQS 18
    125  1.14.6.3  jdolecek static char sysctl_cpu_freqs_txt[NFRQS*5];
    126  1.14.6.3  jdolecek 
    127  1.14.6.3  jdolecek bus_space_handle_t exynos_core_bsh;
    128  1.14.6.3  jdolecek bus_space_handle_t exynos_audiocore_bsh;
    129  1.14.6.3  jdolecek 
    130  1.14.6.3  jdolecek bus_space_handle_t exynos_wdt_bsh;
    131  1.14.6.3  jdolecek bus_space_handle_t exynos_pmu_bsh;
    132  1.14.6.3  jdolecek bus_space_handle_t exynos_cmu_bsh;
    133  1.14.6.3  jdolecek bus_space_handle_t exynos_cmu_apll_bsh;
    134  1.14.6.3  jdolecek bus_space_handle_t exynos_sysreg_bsh;
    135  1.14.6.3  jdolecek 
    136  1.14.6.3  jdolecek 
    137  1.14.6.3  jdolecek static int sysctl_cpufreq_target(SYSCTLFN_ARGS);
    138  1.14.6.3  jdolecek static int sysctl_cpufreq_current(SYSCTLFN_ARGS);
    139  1.14.6.2       tls 
    140  1.14.6.2       tls /*
    141  1.14.6.2       tls  * the early serial console
    142  1.14.6.2       tls  */
    143  1.14.6.2       tls #ifdef EXYNOS_CONSOLE_EARLY
    144  1.14.6.2       tls 
    145  1.14.6.2       tls #include "opt_sscom.h"
    146  1.14.6.2       tls #include <arm/samsung/sscom_reg.h>
    147  1.14.6.2       tls #include <arm/samsung/sscom_var.h>
    148  1.14.6.2       tls #include <dev/cons.h>
    149  1.14.6.2       tls 
    150  1.14.6.2       tls static volatile uint8_t *uart_base;
    151  1.14.6.2       tls 
    152  1.14.6.2       tls #define CON_REG(a) (*((volatile uint32_t *)(uart_base + (a))))
    153  1.14.6.2       tls 
    154  1.14.6.2       tls static int
    155  1.14.6.2       tls exynos_cngetc(dev_t dv)
    156  1.14.6.2       tls {
    157  1.14.6.2       tls         if ((CON_REG(SSCOM_UTRSTAT) & UTRSTAT_RXREADY) == 0)
    158  1.14.6.2       tls 		return -1;
    159  1.14.6.2       tls 
    160  1.14.6.2       tls 	return CON_REG(SSCOM_URXH);
    161  1.14.6.2       tls }
    162  1.14.6.2       tls 
    163  1.14.6.2       tls static void
    164  1.14.6.2       tls exynos_cnputc(dev_t dv, int c)
    165  1.14.6.2       tls {
    166  1.14.6.2       tls 	int timo = 150000;
    167  1.14.6.2       tls 
    168  1.14.6.2       tls 	while ((CON_REG(SSCOM_UFSTAT) & UFSTAT_TXFULL) && --timo > 0);
    169  1.14.6.2       tls 
    170  1.14.6.2       tls 	CON_REG(SSCOM_UTXH) = c & 0xff;
    171  1.14.6.2       tls }
    172  1.14.6.2       tls 
    173  1.14.6.2       tls static struct consdev exynos_earlycons = {
    174  1.14.6.2       tls 	.cn_putc = exynos_cnputc,
    175  1.14.6.2       tls 	.cn_getc = exynos_cngetc,
    176  1.14.6.2       tls 	.cn_pollc = nullcnpollc,
    177  1.14.6.2       tls };
    178  1.14.6.2       tls #endif /* EXYNOS_CONSOLE_EARLY */
    179  1.14.6.2       tls 
    180  1.14.6.2       tls 
    181  1.14.6.2       tls #ifdef ARM_TRUSTZONE_FIRMWARE
    182  1.14.6.2       tls int
    183  1.14.6.2       tls exynos_do_idle(void)
    184  1.14.6.2       tls {
    185  1.14.6.2       tls         exynos_smc(SMC_CMD_SLEEP, 0, 0, 0);
    186  1.14.6.2       tls 
    187  1.14.6.2       tls 	return 0;
    188  1.14.6.2       tls }
    189  1.14.6.2       tls 
    190  1.14.6.2       tls 
    191  1.14.6.2       tls int
    192  1.14.6.2       tls exynos_set_cpu_boot_addr(int cpu, vaddr_t boot_addr)
    193  1.14.6.2       tls {
    194  1.14.6.2       tls 	/* XXX we need to map in iRAM space for this XXX */
    195  1.14.6.2       tls 	return 0;
    196  1.14.6.2       tls }
    197  1.14.6.2       tls 
    198  1.14.6.2       tls 
    199  1.14.6.2       tls int
    200  1.14.6.2       tls exynos_cpu_boot(int cpu)
    201  1.14.6.2       tls {
    202  1.14.6.2       tls 	exynos_smc(SMC_CMD_CPU1BOOT, cpu, 0, 0);
    203  1.14.6.2       tls 
    204  1.14.6.2       tls 	return 0;
    205  1.14.6.2       tls }
    206  1.14.6.2       tls 
    207  1.14.6.2       tls 
    208  1.14.6.3  jdolecek #ifdef SOC_EXYNOS4
    209  1.14.6.2       tls /*
    210  1.14.6.3  jdolecek  * The latency values used below are `magic' and probably chosen empirically.
    211  1.14.6.2       tls  * For the 4210 variant the data latency is lower, a 0x110. This is currently
    212  1.14.6.2       tls  * not enforced.
    213  1.14.6.2       tls  *
    214  1.14.6.2       tls  * The prefetch values are also different for the revision 0 of the
    215  1.14.6.2       tls  * Exynos4412, but why?
    216  1.14.6.2       tls  */
    217  1.14.6.2       tls 
    218  1.14.6.2       tls int
    219  1.14.6.3  jdolecek exynos4_l2cc_init(void)
    220  1.14.6.2       tls {
    221  1.14.6.2       tls 	const uint32_t tag_latency  = 0x110;
    222  1.14.6.2       tls 	const uint32_t data_latency = IS_EXYNOS4410_P() ? 0x110 : 0x120;
    223  1.14.6.2       tls 	const uint32_t prefetch4412   = /* 0111 0001 0000 0000 0000 0000 0000 0111 */
    224  1.14.6.2       tls 				PREFETCHCTL_DBLLINEF_EN  |
    225  1.14.6.2       tls 				PREFETCHCTL_INSTRPREF_EN |
    226  1.14.6.2       tls 				PREFETCHCTL_DATAPREF_EN  |
    227  1.14.6.2       tls 				PREFETCHCTL_PREF_DROP_EN |
    228  1.14.6.2       tls 				PREFETCHCTL_PREFETCH_OFFSET_7;
    229  1.14.6.2       tls 	const uint32_t prefetch4412_r0 = /* 0011 0000 0000 0000 0000 0000 0000 0111 */
    230  1.14.6.2       tls 				PREFETCHCTL_INSTRPREF_EN |
    231  1.14.6.2       tls 				PREFETCHCTL_DATAPREF_EN  |
    232  1.14.6.2       tls 				PREFETCHCTL_PREFETCH_OFFSET_7;
    233  1.14.6.2       tls 	const uint32_t aux_val      =    /* 0111 1100 0100 0111 0000 0000 0000 0001 */
    234  1.14.6.2       tls 				AUXCTL_EARLY_BRESP_EN |
    235  1.14.6.2       tls 				AUXCTL_I_PREFETCH     |
    236  1.14.6.2       tls 				AUXCTL_D_PREFETCH     |
    237  1.14.6.2       tls 				AUXCTL_NS_INT_ACC_CTL |
    238  1.14.6.2       tls 				AUXCTL_NS_INT_LOCK_EN |
    239  1.14.6.2       tls 				AUXCTL_SHARED_ATT_OVR |
    240  1.14.6.2       tls 				AUXCTL_WAY_SIZE_RSVD7 << 16 | /* why rsvd7 ??? */
    241  1.14.6.2       tls 				AUXCTL_FULL_LINE_WR0;
    242  1.14.6.2       tls 	const uint32_t aux_keepmask =    /* 1100 0010 0000 0000 1111 1111 1111 1111  */
    243  1.14.6.2       tls 				AUXCTL_RSVD31         |
    244  1.14.6.2       tls 				AUXCTL_EARLY_BRESP_EN |
    245  1.14.6.2       tls 				AUXCTL_CACHE_REPL_RR  |
    246  1.14.6.2       tls 
    247  1.14.6.2       tls 				AUXCTL_SH_ATTR_INV_ENA|
    248  1.14.6.2       tls 				AUXCTL_EXCL_CACHE_CFG |
    249  1.14.6.2       tls 				AUXCTL_ST_BUF_DEV_LIM_EN |
    250  1.14.6.2       tls 				AUXCTL_HIPRO_SO_DEV_EN |
    251  1.14.6.2       tls 				AUXCTL_FULL_LINE_WR0  |
    252  1.14.6.2       tls 				0xffff;
    253  1.14.6.2       tls 	uint32_t prefetch;
    254  1.14.6.2       tls 
    255  1.14.6.2       tls 	/* check the bitmaps are the same as the linux implementation uses */
    256  1.14.6.2       tls 	KASSERT(prefetch4412    == 0x71000007);
    257  1.14.6.2       tls 	KASSERT(prefetch4412_r0 == 0x30000007);
    258  1.14.6.2       tls 	KASSERT(aux_val         == 0x7C470001);
    259  1.14.6.2       tls 	KASSERT(aux_keepmask    == 0xC200FFFF);
    260  1.14.6.2       tls 
    261  1.14.6.2       tls 	if (IS_EXYNOS4412_R0_P())
    262  1.14.6.2       tls 		prefetch = prefetch4412_r0;
    263  1.14.6.2       tls 	else
    264  1.14.6.2       tls 		prefetch = prefetch4412;	/* newer than >= r1_0 */
    265  1.14.6.2       tls 	;
    266  1.14.6.2       tls 
    267  1.14.6.2       tls 	exynos_smc(SMC_CMD_L2X0SETUP1, tag_latency, data_latency, prefetch);
    268  1.14.6.2       tls 	exynos_smc(SMC_CMD_L2X0SETUP2,
    269  1.14.6.2       tls 		POWERCTL_DYNCLKGATE | POWERCTL_STANDBY,
    270  1.14.6.2       tls 		aux_val, aux_keepmask);
    271  1.14.6.2       tls 	exynos_smc(SMC_CMD_L2X0INVALL, 0, 0, 0);
    272  1.14.6.2       tls 	exynos_smc(SMC_CMD_L2X0CTRL, 1, 0, 0);
    273  1.14.6.2       tls 
    274  1.14.6.2       tls 	return 0;
    275  1.14.6.2       tls }
    276  1.14.6.3  jdolecek #endif
    277  1.14.6.2       tls #endif /* ARM_TRUSTZONE_FIRMWARE */
    278  1.14.6.2       tls 
    279  1.14.6.2       tls 
    280  1.14.6.2       tls void
    281  1.14.6.3  jdolecek exynos_sysctl_cpufreq_init(void)
    282  1.14.6.2       tls {
    283  1.14.6.3  jdolecek 	const struct sysctlnode *node, *cpunode, *freqnode;
    284  1.14.6.3  jdolecek 	char *cpos;
    285  1.14.6.3  jdolecek 	int i, val;
    286  1.14.6.2       tls 	int error;
    287  1.14.6.2       tls 
    288  1.14.6.3  jdolecek 	memset(sysctl_cpu_freqs_txt, (int) ' ', sizeof(sysctl_cpu_freqs_txt));
    289  1.14.6.3  jdolecek 	cpos = sysctl_cpu_freqs_txt;
    290  1.14.6.3  jdolecek 	for (i = 0; i < ncpu_freq_settings; i++) {
    291  1.14.6.3  jdolecek 		val = cpu_freq_settings[i].freq;
    292  1.14.6.3  jdolecek 		snprintf(cpos, 6, "%d ", val);
    293  1.14.6.3  jdolecek 		cpos += (val < 1000) ? 4 : 5;
    294  1.14.6.2       tls 	}
    295  1.14.6.3  jdolecek 	*cpos = 0;
    296  1.14.6.3  jdolecek 
    297  1.14.6.3  jdolecek 	error = sysctl_createv(NULL, 0, NULL, &node,
    298  1.14.6.3  jdolecek 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
    299  1.14.6.3  jdolecek 	    NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
    300  1.14.6.3  jdolecek 	if (error)
    301  1.14.6.3  jdolecek 		printf("couldn't create `machdep' node\n");
    302  1.14.6.3  jdolecek 
    303  1.14.6.3  jdolecek 	error = sysctl_createv(NULL, 0, &node, &cpunode,
    304  1.14.6.3  jdolecek 	    0, CTLTYPE_NODE, "cpu", NULL,
    305  1.14.6.3  jdolecek 	    NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
    306  1.14.6.3  jdolecek 	if (error)
    307  1.14.6.3  jdolecek 		printf("couldn't create `cpu' node\n");
    308  1.14.6.3  jdolecek 
    309  1.14.6.3  jdolecek 	error = sysctl_createv(NULL, 0, &cpunode, &freqnode,
    310  1.14.6.3  jdolecek 	    0, CTLTYPE_NODE, "frequency", NULL,
    311  1.14.6.3  jdolecek 	    NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
    312  1.14.6.3  jdolecek 	if (error)
    313  1.14.6.3  jdolecek 		printf("couldn't create `frequency' node\n");
    314  1.14.6.3  jdolecek 
    315  1.14.6.3  jdolecek 	error = sysctl_createv(NULL, 0, &freqnode, &node,
    316  1.14.6.3  jdolecek 	    CTLFLAG_READWRITE, CTLTYPE_INT, "target", NULL,
    317  1.14.6.3  jdolecek 	    sysctl_cpufreq_target, 0, &cpu_freq_target, 0,
    318  1.14.6.3  jdolecek 	    CTL_CREATE, CTL_EOL);
    319  1.14.6.3  jdolecek 	if (error)
    320  1.14.6.3  jdolecek 		printf("couldn't create `target' node\n");
    321  1.14.6.3  jdolecek 
    322  1.14.6.3  jdolecek 	error = sysctl_createv(NULL, 0, &freqnode, &node,
    323  1.14.6.3  jdolecek 	    0, CTLTYPE_INT, "current", NULL,
    324  1.14.6.3  jdolecek 	    sysctl_cpufreq_current, 0, NULL, 0,
    325  1.14.6.3  jdolecek 	    CTL_CREATE, CTL_EOL);
    326  1.14.6.3  jdolecek 	if (error)
    327  1.14.6.3  jdolecek 		printf("couldn't create `current' node\n");
    328  1.14.6.2       tls 
    329  1.14.6.3  jdolecek 	error = sysctl_createv(NULL, 0, &freqnode, &node,
    330  1.14.6.3  jdolecek 	    CTLFLAG_READONLY, CTLTYPE_STRING, "available", NULL,
    331  1.14.6.3  jdolecek 	    NULL, 0, sysctl_cpu_freqs_txt, 0,
    332  1.14.6.3  jdolecek 	    CTL_CREATE, CTL_EOL);
    333  1.14.6.3  jdolecek 	if (error)
    334  1.14.6.3  jdolecek 		printf("couldn't create `available' node\b");
    335  1.14.6.3  jdolecek }
    336  1.14.6.3  jdolecek 
    337  1.14.6.3  jdolecek 
    338  1.14.6.3  jdolecek uint64_t
    339  1.14.6.3  jdolecek exynos_get_cpufreq(void)
    340  1.14.6.3  jdolecek {
    341  1.14.6.3  jdolecek 	uint32_t regval;
    342  1.14.6.3  jdolecek 	uint32_t freq;
    343  1.14.6.3  jdolecek 
    344  1.14.6.3  jdolecek 	regval = bus_space_read_4(&armv7_generic_bs_tag, exynos_cmu_apll_bsh,
    345  1.14.6.3  jdolecek 			PLL_CON0_OFFSET);
    346  1.14.6.3  jdolecek 	freq   = PLL_FREQ(EXYNOS_F_IN_FREQ, regval);
    347  1.14.6.3  jdolecek 
    348  1.14.6.3  jdolecek 	return freq;
    349  1.14.6.3  jdolecek }
    350  1.14.6.3  jdolecek 
    351  1.14.6.3  jdolecek 
    352  1.14.6.3  jdolecek static void
    353  1.14.6.3  jdolecek exynos_set_cpufreq(const struct cpu_freq *freqreq)
    354  1.14.6.3  jdolecek {
    355  1.14.6.3  jdolecek 	struct cpu_info *ci;
    356  1.14.6.3  jdolecek 	uint32_t regval;
    357  1.14.6.3  jdolecek 	int M, P, S;
    358  1.14.6.3  jdolecek 	int cii;
    359  1.14.6.3  jdolecek 
    360  1.14.6.3  jdolecek 	M = freqreq->M;
    361  1.14.6.3  jdolecek 	P = freqreq->P;
    362  1.14.6.3  jdolecek 	S = freqreq->S;
    363  1.14.6.3  jdolecek 
    364  1.14.6.3  jdolecek 	regval = __SHIFTIN(M, PLL_CON0_M) |
    365  1.14.6.3  jdolecek 		 __SHIFTIN(P, PLL_CON0_P) |
    366  1.14.6.3  jdolecek 		 __SHIFTIN(S, PLL_CON0_S);
    367  1.14.6.3  jdolecek 
    368  1.14.6.3  jdolecek 	/* enable PPL and write config */
    369  1.14.6.3  jdolecek 	regval |= PLL_CON0_ENABLE;
    370  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, exynos_cmu_apll_bsh, PLL_CON0_OFFSET,
    371  1.14.6.3  jdolecek 		regval);
    372  1.14.6.3  jdolecek 
    373  1.14.6.3  jdolecek 	/* update our cycle counter i.e. our CPU frequency for all CPUs */
    374  1.14.6.3  jdolecek 	for (CPU_INFO_FOREACH(cii, ci)) {
    375  1.14.6.3  jdolecek 		ci->ci_data.cpu_cc_freq = exynos_get_cpufreq();
    376  1.14.6.3  jdolecek 	}
    377  1.14.6.3  jdolecek }
    378  1.14.6.3  jdolecek 
    379  1.14.6.3  jdolecek 
    380  1.14.6.3  jdolecek static int
    381  1.14.6.3  jdolecek sysctl_cpufreq_target(SYSCTLFN_ARGS)
    382  1.14.6.3  jdolecek {
    383  1.14.6.3  jdolecek 	struct sysctlnode node;
    384  1.14.6.3  jdolecek 	uint32_t t, curfreq, minfreq, maxfreq;
    385  1.14.6.3  jdolecek 	int i, best_i, diff;
    386  1.14.6.3  jdolecek 	int error;
    387  1.14.6.3  jdolecek 
    388  1.14.6.3  jdolecek 	curfreq = exynos_get_cpufreq() / (1000*1000);
    389  1.14.6.3  jdolecek 	t = *(int *)rnode->sysctl_data;
    390  1.14.6.3  jdolecek 	if (t == 0)
    391  1.14.6.3  jdolecek 		t = curfreq;
    392  1.14.6.3  jdolecek 
    393  1.14.6.3  jdolecek 	node = *rnode;
    394  1.14.6.3  jdolecek 	node.sysctl_data = &t;
    395  1.14.6.3  jdolecek 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
    396  1.14.6.3  jdolecek 	if (error || newp == NULL)
    397  1.14.6.3  jdolecek 		return error;
    398  1.14.6.3  jdolecek 
    399  1.14.6.3  jdolecek 	minfreq = cpu_freq_settings[0].freq;
    400  1.14.6.3  jdolecek 	maxfreq = cpu_freq_settings[ncpu_freq_settings-1].freq;
    401  1.14.6.3  jdolecek 
    402  1.14.6.3  jdolecek 	if ((t < minfreq) || (t > maxfreq))
    403  1.14.6.3  jdolecek 		return EINVAL;
    404  1.14.6.3  jdolecek 
    405  1.14.6.3  jdolecek 	if (t == curfreq) {
    406  1.14.6.3  jdolecek 		*(int *)rnode->sysctl_data = t;
    407  1.14.6.3  jdolecek 		return 0;
    408  1.14.6.3  jdolecek 	}
    409  1.14.6.3  jdolecek 
    410  1.14.6.3  jdolecek 	diff = maxfreq;
    411  1.14.6.3  jdolecek 	best_i = -1;
    412  1.14.6.3  jdolecek 	for (i = 0; i < ncpu_freq_settings; i++) {
    413  1.14.6.3  jdolecek 		if (abs(t - cpu_freq_settings[i].freq) <= diff) {
    414  1.14.6.3  jdolecek 			diff = labs(t - cpu_freq_settings[i].freq);
    415  1.14.6.3  jdolecek 			best_i = i;
    416  1.14.6.3  jdolecek 		}
    417  1.14.6.2       tls 	}
    418  1.14.6.3  jdolecek 	if (best_i < 0)
    419  1.14.6.3  jdolecek 		return EINVAL;
    420  1.14.6.3  jdolecek 
    421  1.14.6.3  jdolecek 	exynos_set_cpufreq(&cpu_freq_settings[best_i]);
    422  1.14.6.3  jdolecek 
    423  1.14.6.3  jdolecek 	*(int *)rnode->sysctl_data = t;
    424  1.14.6.3  jdolecek 	return 0;
    425  1.14.6.3  jdolecek }
    426  1.14.6.3  jdolecek 
    427  1.14.6.3  jdolecek 
    428  1.14.6.3  jdolecek static int
    429  1.14.6.3  jdolecek sysctl_cpufreq_current(SYSCTLFN_ARGS)
    430  1.14.6.3  jdolecek {
    431  1.14.6.3  jdolecek 	struct sysctlnode node = *rnode;
    432  1.14.6.3  jdolecek 	uint32_t freq;
    433  1.14.6.3  jdolecek 
    434  1.14.6.3  jdolecek 	freq = exynos_get_cpufreq() / (1000*1000);
    435  1.14.6.3  jdolecek 	node.sysctl_data = &freq;
    436  1.14.6.3  jdolecek 
    437  1.14.6.3  jdolecek 	return sysctl_lookup(SYSCTLFN_CALL(&node));
    438  1.14.6.3  jdolecek }
    439  1.14.6.3  jdolecek 
    440  1.14.6.3  jdolecek 
    441  1.14.6.3  jdolecek #ifdef VERBOSE_INIT_ARM
    442  1.14.6.3  jdolecek #define DUMP_PLL(v, var) \
    443  1.14.6.3  jdolecek 	reg = EXYNOS##v##_CMU_##var + PLL_CON0_OFFSET;\
    444  1.14.6.3  jdolecek 	regval = bus_space_read_4(&armv7_generic_bs_tag, exynos_cmu_bsh, reg); \
    445  1.14.6.3  jdolecek 	freq   = PLL_FREQ(EXYNOS_F_IN_FREQ, regval); \
    446  1.14.6.3  jdolecek 	printf("%8s at %d Mhz\n", #var, freq/(1000*1000));
    447  1.14.6.3  jdolecek 
    448  1.14.6.3  jdolecek 
    449  1.14.6.3  jdolecek static void
    450  1.14.6.3  jdolecek exynos_dump_clocks(void)
    451  1.14.6.3  jdolecek {
    452  1.14.6.3  jdolecek 	uint32_t reg = 0;
    453  1.14.6.3  jdolecek 	uint32_t regval;
    454  1.14.6.3  jdolecek 	uint32_t freq;
    455  1.14.6.3  jdolecek 
    456  1.14.6.3  jdolecek 	printf("Initial PLL settings\n");
    457  1.14.6.3  jdolecek #ifdef SOC_EXYNOS4
    458  1.14.6.3  jdolecek 	DUMP_PLL(4, APLL);
    459  1.14.6.3  jdolecek 	DUMP_PLL(4, MPLL);
    460  1.14.6.3  jdolecek 	DUMP_PLL(4, EPLL);
    461  1.14.6.3  jdolecek 	DUMP_PLL(4, VPLL);
    462  1.14.6.3  jdolecek #endif
    463  1.14.6.3  jdolecek #ifdef SOC_EXYNOS5
    464  1.14.6.3  jdolecek 	DUMP_PLL(5, APLL);
    465  1.14.6.3  jdolecek 	DUMP_PLL(5, MPLL);
    466  1.14.6.3  jdolecek 	DUMP_PLL(5, KPLL);
    467  1.14.6.3  jdolecek 	DUMP_PLL(5, DPLL);
    468  1.14.6.3  jdolecek 	DUMP_PLL(5, VPLL);
    469  1.14.6.3  jdolecek 	DUMP_PLL(5, CPLL);
    470  1.14.6.3  jdolecek 	DUMP_PLL(5, GPLL);
    471  1.14.6.3  jdolecek 	DUMP_PLL(5, BPLL);
    472  1.14.6.3  jdolecek #endif
    473  1.14.6.3  jdolecek }
    474  1.14.6.3  jdolecek #undef DUMP_PLL
    475  1.14.6.3  jdolecek #endif
    476  1.14.6.3  jdolecek 
    477  1.14.6.3  jdolecek 
    478  1.14.6.3  jdolecek /* XXX clock stuff needs major work XXX */
    479  1.14.6.3  jdolecek 
    480  1.14.6.3  jdolecek void
    481  1.14.6.3  jdolecek exynos_init_clkout_for_usb(void)
    482  1.14.6.3  jdolecek {
    483  1.14.6.3  jdolecek 	/* Select XUSBXTI as source for CLKOUT */
    484  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, exynos_pmu_bsh,
    485  1.14.6.3  jdolecek 	    EXYNOS_PMU_DEBUG_CLKOUT, 0x1000);
    486  1.14.6.3  jdolecek }
    487  1.14.6.3  jdolecek 
    488  1.14.6.3  jdolecek 
    489  1.14.6.3  jdolecek void
    490  1.14.6.3  jdolecek exynos_clocks_bootstrap(void)
    491  1.14.6.3  jdolecek {
    492  1.14.6.3  jdolecek 	KASSERT(ncpu_freq_settings != 0);
    493  1.14.6.3  jdolecek 	KASSERT(ncpu_freq_settings < NFRQS);
    494  1.14.6.3  jdolecek 	int fsel;
    495  1.14.6.3  jdolecek 
    496  1.14.6.3  jdolecek #ifdef VERBOSE_INIT_ARM
    497  1.14.6.3  jdolecek 	exynos_dump_clocks();
    498  1.14.6.3  jdolecek #endif
    499  1.14.6.3  jdolecek 
    500  1.14.6.3  jdolecek 	/* set (max) cpufreq */
    501  1.14.6.3  jdolecek 	fsel = ncpu_freq_settings-1;
    502  1.14.6.3  jdolecek 
    503  1.14.6.3  jdolecek #ifdef SOC_EXYNOS5
    504  1.14.6.3  jdolecek 	/* XXX BUGFIX selecting freq on E5 goes wrong for now XXX */
    505  1.14.6.3  jdolecek 	fsel = EXYNOS5_DEFAULT_ENTRY;
    506  1.14.6.2       tls #endif
    507  1.14.6.2       tls 
    508  1.14.6.3  jdolecek 	exynos_set_cpufreq(&cpu_freq_settings[fsel]);
    509  1.14.6.3  jdolecek 
    510  1.14.6.3  jdolecek 	/* set external USB frequency to XCLKOUT */
    511  1.14.6.3  jdolecek 	exynos_init_clkout_for_usb();
    512  1.14.6.3  jdolecek }
    513  1.14.6.3  jdolecek 
    514  1.14.6.3  jdolecek 
    515  1.14.6.3  jdolecek void
    516  1.14.6.3  jdolecek exynos_bootstrap(vaddr_t iobase, vaddr_t uartbase)
    517  1.14.6.3  jdolecek {
    518  1.14.6.3  jdolecek 	int error;
    519  1.14.6.3  jdolecek 	size_t core_size, audiocore_size;
    520  1.14.6.3  jdolecek 	bus_addr_t audiocore_pbase;
    521  1.14.6.3  jdolecek 	bus_addr_t audiocore_vbase __diagused;
    522  1.14.6.3  jdolecek 	bus_addr_t exynos_wdt_offset;
    523  1.14.6.3  jdolecek 	bus_addr_t exynos_pmu_offset;
    524  1.14.6.3  jdolecek 	bus_addr_t exynos_sysreg_offset;
    525  1.14.6.3  jdolecek 	bus_addr_t exynos_cmu_apll_offset;
    526  1.14.6.3  jdolecek 
    527  1.14.6.2       tls 	/* set up early console so we can use printf() and friends */
    528  1.14.6.2       tls #ifdef EXYNOS_CONSOLE_EARLY
    529  1.14.6.2       tls 	uart_base = (volatile uint8_t *) uartbase;
    530  1.14.6.2       tls 	cn_tab = &exynos_earlycons;
    531  1.14.6.2       tls 	printf("Exynos early console operational\n\n");
    532  1.14.6.2       tls #endif
    533  1.14.6.3  jdolecek 
    534  1.14.6.3  jdolecek #ifdef SOC_EXYNOS4
    535  1.14.6.3  jdolecek 	core_size = EXYNOS4_CORE_SIZE;
    536  1.14.6.3  jdolecek 	audiocore_size = EXYNOS4_AUDIOCORE_SIZE;
    537  1.14.6.3  jdolecek 	audiocore_pbase = EXYNOS4_AUDIOCORE_PBASE;
    538  1.14.6.3  jdolecek 	audiocore_vbase = EXYNOS4_AUDIOCORE_VBASE;
    539  1.14.6.3  jdolecek 	exynos_wdt_offset = EXYNOS4_WDT_OFFSET;
    540  1.14.6.3  jdolecek 	exynos_pmu_offset = EXYNOS4_PMU_OFFSET;
    541  1.14.6.3  jdolecek 	exynos_sysreg_offset = EXYNOS4_SYSREG_OFFSET;
    542  1.14.6.3  jdolecek 	exynos_cmu_apll_offset = EXYNOS4_CMU_APLL;
    543  1.14.6.3  jdolecek 
    544  1.14.6.3  jdolecek 	cpu_freq_settings = cpu_freq_settings_exynos4;
    545  1.14.6.3  jdolecek 	ncpu_freq_settings = __arraycount(cpu_freq_settings_exynos4);
    546  1.14.6.3  jdolecek #endif
    547  1.14.6.3  jdolecek 
    548  1.14.6.3  jdolecek #ifdef SOC_EXYNOS5
    549  1.14.6.3  jdolecek 	core_size = EXYNOS5_CORE_SIZE;
    550  1.14.6.3  jdolecek 	audiocore_size = EXYNOS5_AUDIOCORE_SIZE;
    551  1.14.6.3  jdolecek 	audiocore_pbase = EXYNOS5_AUDIOCORE_PBASE;
    552  1.14.6.3  jdolecek 	audiocore_vbase = EXYNOS5_AUDIOCORE_VBASE;
    553  1.14.6.3  jdolecek 	exynos_wdt_offset = EXYNOS5_WDT_OFFSET;
    554  1.14.6.3  jdolecek 	exynos_pmu_offset = EXYNOS5_PMU_OFFSET;
    555  1.14.6.3  jdolecek 	exynos_sysreg_offset = EXYNOS5_SYSREG_OFFSET;
    556  1.14.6.3  jdolecek 	exynos_cmu_apll_offset = EXYNOS5_CMU_APLL;
    557  1.14.6.3  jdolecek 
    558  1.14.6.3  jdolecek 	cpu_freq_settings = cpu_freq_settings_exynos5;
    559  1.14.6.3  jdolecek 	ncpu_freq_settings = __arraycount(cpu_freq_settings_exynos5);
    560  1.14.6.3  jdolecek #endif
    561  1.14.6.3  jdolecek 
    562  1.14.6.2       tls 	/* map in the exynos io registers */
    563  1.14.6.3  jdolecek 	error = bus_space_map(&armv7_generic_bs_tag, EXYNOS_CORE_PBASE,
    564  1.14.6.2       tls 		core_size, 0, &exynos_core_bsh);
    565  1.14.6.2       tls 	if (error)
    566  1.14.6.2       tls 		panic("%s: failed to map in Exynos SFR registers: %d",
    567  1.14.6.2       tls 			__func__, error);
    568  1.14.6.2       tls 	KASSERT(exynos_core_bsh == iobase);
    569  1.14.6.2       tls 
    570  1.14.6.3  jdolecek 	error = bus_space_map(&armv7_generic_bs_tag, audiocore_pbase,
    571  1.14.6.2       tls 		audiocore_size, 0, &exynos_audiocore_bsh);
    572  1.14.6.2       tls 	if (error)
    573  1.14.6.2       tls 		panic("%s: failed to map in Exynos audio SFR registers: %d",
    574  1.14.6.2       tls 			__func__, error);
    575  1.14.6.2       tls 	KASSERT(exynos_audiocore_bsh == audiocore_vbase);
    576  1.14.6.2       tls 
    577  1.14.6.3  jdolecek 	/* map in commonly used subregions and common used register banks */
    578  1.14.6.3  jdolecek 	error = bus_space_subregion(&armv7_generic_bs_tag, exynos_core_bsh,
    579  1.14.6.3  jdolecek 		exynos_wdt_offset, EXYNOS_BLOCK_SIZE, &exynos_wdt_bsh);
    580  1.14.6.3  jdolecek 	if (error)
    581  1.14.6.3  jdolecek 		panic("%s: failed to subregion wdt registers: %d",
    582  1.14.6.3  jdolecek 			__func__, error);
    583  1.14.6.3  jdolecek 
    584  1.14.6.3  jdolecek 	error = bus_space_subregion(&armv7_generic_bs_tag, exynos_core_bsh,
    585  1.14.6.3  jdolecek 		exynos_pmu_offset, EXYNOS_BLOCK_SIZE, &exynos_pmu_bsh);
    586  1.14.6.3  jdolecek 	if (error)
    587  1.14.6.3  jdolecek 		panic("%s: failed to subregion pmu registers: %d",
    588  1.14.6.3  jdolecek 			__func__, error);
    589  1.14.6.3  jdolecek 
    590  1.14.6.3  jdolecek 	exynos_cmu_bsh = exynos_core_bsh;
    591  1.14.6.3  jdolecek 	bus_space_subregion(&armv7_generic_bs_tag, exynos_core_bsh,
    592  1.14.6.3  jdolecek 		exynos_sysreg_offset, EXYNOS_BLOCK_SIZE,
    593  1.14.6.3  jdolecek 		&exynos_sysreg_bsh);
    594  1.14.6.3  jdolecek 	if (error)
    595  1.14.6.3  jdolecek 		panic("%s: failed to subregion sysreg registers: %d",
    596  1.14.6.3  jdolecek 			__func__, error);
    597  1.14.6.3  jdolecek 
    598  1.14.6.3  jdolecek 	error = bus_space_subregion(&armv7_generic_bs_tag, exynos_cmu_bsh,
    599  1.14.6.3  jdolecek 		exynos_cmu_apll_offset, 0xfff, &exynos_cmu_apll_bsh);
    600  1.14.6.3  jdolecek 	if (error)
    601  1.14.6.3  jdolecek 		panic("%s: failed to subregion cmu apll registers: %d",
    602  1.14.6.3  jdolecek 			__func__, error);
    603  1.14.6.2       tls 
    604  1.14.6.2       tls 	/* gpio bootstrapping delayed */
    605  1.14.6.2       tls }
    606  1.14.6.2       tls 
    607  1.14.6.2       tls 
    608  1.14.6.2       tls void
    609  1.14.6.2       tls exynos_device_register(device_t self, void *aux)
    610  1.14.6.2       tls {
    611  1.14.6.2       tls 	if (device_is_a(self, "armperiph")
    612  1.14.6.2       tls 	    && device_is_a(device_parent(self), "mainbus")) {
    613  1.14.6.2       tls 		/*
    614  1.14.6.2       tls 		 * XXX KLUDGE ALERT XXX
    615  1.14.6.2       tls 		 * The iot mainbus supplies is completely wrong since it scales
    616  1.14.6.3  jdolecek 		 * addresses by 2.  The simplest remedy is to replace with our
    617  1.14.6.3  jdolecek 		 * bus space used for the armcore registers (which armperiph uses).
    618  1.14.6.2       tls 		 */
    619  1.14.6.2       tls 		struct mainbus_attach_args * const mb = aux;
    620  1.14.6.3  jdolecek 		mb->mb_iot = &armv7_generic_bs_tag;
    621  1.14.6.2       tls 		return;
    622  1.14.6.2       tls 	}
    623  1.14.6.2       tls 	if (device_is_a(self, "armgic")
    624  1.14.6.2       tls 	    && device_is_a(device_parent(self), "armperiph")) {
    625  1.14.6.2       tls 		/*
    626  1.14.6.2       tls 		 * The Exynos4420 armgic is located at a different location!
    627  1.14.6.2       tls 		 */
    628  1.14.6.2       tls 
    629  1.14.6.2       tls 		extern uint32_t exynos_soc_id;
    630  1.14.6.2       tls 
    631  1.14.6.2       tls 		switch (EXYNOS_PRODUCT_ID(exynos_soc_id)) {
    632  1.14.6.3  jdolecek #ifdef SOC_EXYNOS5
    633  1.14.6.2       tls 		case 0xe5410:
    634  1.14.6.2       tls 			/* offsets not changed on matt's request */
    635  1.14.6.2       tls #if 0
    636  1.14.6.2       tls 			mpcaa->mpcaa_memh = EXYNOS_CORE_VBASE;
    637  1.14.6.2       tls 			mpcaa->mpcaa_off1 = EXYNOS5_GIC_IOP_DISTRIBUTOR_OFFSET;
    638  1.14.6.2       tls 			mpcaa->mpcaa_off2 = EXYNOS5_GIC_IOP_CONTROLLER_OFFSET;
    639  1.14.6.2       tls #endif
    640  1.14.6.2       tls 			break;
    641  1.14.6.3  jdolecek 		case 0xe5422: {
    642  1.14.6.3  jdolecek 			struct mpcore_attach_args * const mpcaa = aux;
    643  1.14.6.3  jdolecek 
    644  1.14.6.3  jdolecek 			mpcaa->mpcaa_memh = EXYNOS_CORE_VBASE;
    645  1.14.6.3  jdolecek 			mpcaa->mpcaa_off1 = EXYNOS5_GIC_IOP_DISTRIBUTOR_OFFSET;
    646  1.14.6.3  jdolecek 			mpcaa->mpcaa_off2 = EXYNOS5_GIC_IOP_CONTROLLER_OFFSET;
    647  1.14.6.3  jdolecek 			break;
    648  1.14.6.3  jdolecek 		}
    649  1.14.6.2       tls #endif
    650  1.14.6.3  jdolecek #ifdef SOC_EXYNOS4
    651  1.14.6.2       tls 		case 0xe4410:
    652  1.14.6.2       tls 		case 0xe4412: {
    653  1.14.6.2       tls 			struct mpcore_attach_args * const mpcaa = aux;
    654  1.14.6.2       tls 
    655  1.14.6.2       tls 			mpcaa->mpcaa_memh = EXYNOS_CORE_VBASE;
    656  1.14.6.2       tls 			mpcaa->mpcaa_off1 = EXYNOS4_GIC_DISTRIBUTOR_OFFSET;
    657  1.14.6.2       tls 			mpcaa->mpcaa_off2 = EXYNOS4_GIC_CNTR_OFFSET;
    658  1.14.6.2       tls 			break;
    659  1.14.6.2       tls 		      }
    660  1.14.6.2       tls #endif
    661  1.14.6.2       tls 		default:
    662  1.14.6.2       tls 			panic("%s: unknown SoC product id %#x", __func__,
    663  1.14.6.2       tls 			    (u_int)EXYNOS_PRODUCT_ID(exynos_soc_id));
    664  1.14.6.2       tls 		}
    665  1.14.6.2       tls 		return;
    666  1.14.6.2       tls 	}
    667  1.14.6.2       tls 	if (device_is_a(self, "armgtmr") || device_is_a(self, "mct")) {
    668  1.14.6.3  jdolecek #ifdef SOC_EXYNOS5
    669  1.14.6.2       tls 		/*
    670  1.14.6.2       tls 		 * The global timer is dependent on the MCT running.
    671  1.14.6.2       tls 		 */
    672  1.14.6.2       tls 		bus_size_t o = EXYNOS5_MCT_OFFSET + MCT_G_TCON;
    673  1.14.6.3  jdolecek 		uint32_t v = bus_space_read_4(&armv7_generic_bs_tag, exynos_core_bsh,
    674  1.14.6.2       tls 		     o);
    675  1.14.6.2       tls 		v |= G_TCON_START;
    676  1.14.6.3  jdolecek 		bus_space_write_4(&armv7_generic_bs_tag, exynos_core_bsh, o, v);
    677  1.14.6.2       tls #endif
    678  1.14.6.2       tls 		/*
    679  1.14.6.2       tls 		 * The frequencies of the timers are the reference
    680  1.14.6.2       tls 		 * frequency.
    681  1.14.6.2       tls 		 */
    682  1.14.6.2       tls 		prop_dictionary_set_uint32(device_properties(self),
    683  1.14.6.2       tls 		    "frequency", EXYNOS_F_IN_FREQ);
    684  1.14.6.2       tls 		return;
    685  1.14.6.2       tls 	}
    686  1.14.6.2       tls }
    687  1.14.6.2       tls 
    688  1.14.6.2       tls 
    689  1.14.6.2       tls void
    690  1.14.6.2       tls exynos_device_register_post_config(device_t self, void *aux)
    691  1.14.6.2       tls {
    692  1.14.6.2       tls }
    693  1.14.6.2       tls 
    694  1.14.6.3  jdolecek void
    695  1.14.6.3  jdolecek exynos_usb_soc_powerup(void)
    696  1.14.6.3  jdolecek {
    697  1.14.6.3  jdolecek 	/* XXX 5422 XXX */
    698  1.14.6.3  jdolecek }
    699  1.14.6.3  jdolecek 
    700  1.14.6.3  jdolecek 
    701  1.14.6.3  jdolecek /*
    702  1.14.6.3  jdolecek  * USB Phy SoC dependent handling
    703  1.14.6.3  jdolecek  */
    704  1.14.6.3  jdolecek 
    705  1.14.6.3  jdolecek /* XXX 5422 not handled since its unknown how it handles this XXX*/
    706  1.14.6.3  jdolecek static void
    707  1.14.6.3  jdolecek exynos_usb2_set_isolation(bool on)
    708  1.14.6.3  jdolecek {
    709  1.14.6.3  jdolecek 	uint32_t en_mask, regval;
    710  1.14.6.3  jdolecek 	bus_addr_t reg;
    711  1.14.6.3  jdolecek 
    712  1.14.6.3  jdolecek 	/* enable PHY */
    713  1.14.6.3  jdolecek 	reg = EXYNOS_PMU_USB_PHY_CTRL;
    714  1.14.6.3  jdolecek 
    715  1.14.6.3  jdolecek 	if (IS_EXYNOS5_P() || IS_EXYNOS4410_P()) {
    716  1.14.6.3  jdolecek 		/* set usbhost mode */
    717  1.14.6.3  jdolecek 		regval = on ? 0 : USB20_PHY_HOST_LINK_EN;
    718  1.14.6.3  jdolecek 		bus_space_write_4(&armv7_generic_bs_tag, exynos_sysreg_bsh,
    719  1.14.6.3  jdolecek 			EXYNOS5_SYSREG_USB20_PHY_TYPE, regval);
    720  1.14.6.3  jdolecek 		reg = EXYNOS_PMU_USBHOST_PHY_CTRL;
    721  1.14.6.3  jdolecek 	}
    722  1.14.6.3  jdolecek 
    723  1.14.6.3  jdolecek 	/* do enable PHY */
    724  1.14.6.3  jdolecek 	en_mask = PMU_PHY_ENABLE;
    725  1.14.6.3  jdolecek 	regval = bus_space_read_4(&armv7_generic_bs_tag, exynos_pmu_bsh, reg);
    726  1.14.6.3  jdolecek 	regval = on ? regval & ~en_mask : regval | en_mask;
    727  1.14.6.3  jdolecek 
    728  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, exynos_pmu_bsh,
    729  1.14.6.3  jdolecek 		reg, regval);
    730  1.14.6.3  jdolecek 
    731  1.14.6.3  jdolecek 	if (IS_EXYNOS4X12_P()) {
    732  1.14.6.3  jdolecek 		bus_space_write_4(&armv7_generic_bs_tag, exynos_pmu_bsh,
    733  1.14.6.3  jdolecek 			EXYNOS_PMU_USB_HSIC_1_PHY_CTRL, regval);
    734  1.14.6.3  jdolecek 		bus_space_write_4(&armv7_generic_bs_tag, exynos_pmu_bsh,
    735  1.14.6.3  jdolecek 			EXYNOS_PMU_USB_HSIC_2_PHY_CTRL, regval);
    736  1.14.6.3  jdolecek 	}
    737  1.14.6.3  jdolecek }
    738  1.14.6.3  jdolecek 
    739  1.14.6.3  jdolecek 
    740  1.14.6.3  jdolecek #ifdef SOC_EXYNOS4
    741  1.14.6.3  jdolecek static void
    742  1.14.6.3  jdolecek exynos4_usb2phy_enable(bus_space_handle_t usb2phy_bsh)
    743  1.14.6.3  jdolecek {
    744  1.14.6.3  jdolecek 	uint32_t phypwr, rstcon, clkreg;
    745  1.14.6.3  jdolecek 
    746  1.14.6.3  jdolecek 	/* write clock value */
    747  1.14.6.3  jdolecek 	clkreg = FSEL_CLKSEL_24M;
    748  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
    749  1.14.6.3  jdolecek 		USB_PHYCLK, clkreg);
    750  1.14.6.3  jdolecek 
    751  1.14.6.3  jdolecek 	/* set device and host to normal */
    752  1.14.6.3  jdolecek 	phypwr = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
    753  1.14.6.3  jdolecek 		USB_PHYPWR);
    754  1.14.6.3  jdolecek 
    755  1.14.6.3  jdolecek 	/* enable analog, enable otg, unsleep phy0 (host) */
    756  1.14.6.3  jdolecek 	phypwr &= ~PHYPWR_NORMAL_MASK_PHY0;
    757  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
    758  1.14.6.3  jdolecek 		USB_PHYPWR, phypwr);
    759  1.14.6.3  jdolecek 
    760  1.14.6.3  jdolecek 	if (IS_EXYNOS4X12_P()) {
    761  1.14.6.3  jdolecek 		/* enable hsic0 (host), enable hsic1 and phy1 (otg) */
    762  1.14.6.3  jdolecek 		phypwr = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
    763  1.14.6.3  jdolecek 			USB_PHYPWR);
    764  1.14.6.3  jdolecek 		phypwr &= ~(PHYPWR_NORMAL_MASK_HSIC0 |
    765  1.14.6.3  jdolecek 			    PHYPWR_NORMAL_MASK_HSIC1 |
    766  1.14.6.3  jdolecek 			    PHYPWR_NORMAL_MASK_PHY1);
    767  1.14.6.3  jdolecek 		bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
    768  1.14.6.3  jdolecek 			USB_PHYPWR, phypwr);
    769  1.14.6.3  jdolecek 	}
    770  1.14.6.3  jdolecek 
    771  1.14.6.3  jdolecek 	/* reset both phy and link of device */
    772  1.14.6.3  jdolecek 	rstcon = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
    773  1.14.6.3  jdolecek 		USB_RSTCON);
    774  1.14.6.3  jdolecek 	rstcon |= RSTCON_DEVPHY_SWRST;
    775  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
    776  1.14.6.3  jdolecek 		USB_RSTCON, rstcon);
    777  1.14.6.3  jdolecek 	DELAY(10000);
    778  1.14.6.3  jdolecek 	rstcon &= ~RSTCON_DEVPHY_SWRST;
    779  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
    780  1.14.6.3  jdolecek 		USB_RSTCON, rstcon);
    781  1.14.6.3  jdolecek 
    782  1.14.6.3  jdolecek 	if (IS_EXYNOS4X12_P()) {
    783  1.14.6.3  jdolecek 		/* reset both phy and link of host */
    784  1.14.6.3  jdolecek 		rstcon = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
    785  1.14.6.3  jdolecek 			USB_RSTCON);
    786  1.14.6.3  jdolecek 		rstcon |= RSTCON_HOSTPHY_SWRST | RSTCON_HOSTPHYLINK_SWRST;
    787  1.14.6.3  jdolecek 		bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
    788  1.14.6.3  jdolecek 			USB_RSTCON, rstcon);
    789  1.14.6.3  jdolecek 		DELAY(10000);
    790  1.14.6.3  jdolecek 		rstcon &= ~(RSTCON_HOSTPHY_SWRST | RSTCON_HOSTPHYLINK_SWRST);
    791  1.14.6.3  jdolecek 		bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
    792  1.14.6.3  jdolecek 			USB_RSTCON, rstcon);
    793  1.14.6.3  jdolecek 	}
    794  1.14.6.3  jdolecek 
    795  1.14.6.3  jdolecek 	/* wait for everything to be initialized */
    796  1.14.6.3  jdolecek 	DELAY(80000);
    797  1.14.6.3  jdolecek }
    798  1.14.6.3  jdolecek #endif
    799  1.14.6.3  jdolecek 
    800  1.14.6.3  jdolecek 
    801  1.14.6.3  jdolecek #ifdef SOC_EXYNOS5
    802  1.14.6.3  jdolecek static void
    803  1.14.6.3  jdolecek exynos5410_usb2phy_enable(bus_space_handle_t usb2phy_bsh)
    804  1.14.6.3  jdolecek {
    805  1.14.6.3  jdolecek 	uint32_t phyhost; //, phyotg;
    806  1.14.6.3  jdolecek 	uint32_t phyhsic;
    807  1.14.6.3  jdolecek 	uint32_t ehcictrl, ohcictrl;
    808  1.14.6.3  jdolecek 
    809  1.14.6.3  jdolecek 	/* host configuration: */
    810  1.14.6.3  jdolecek 	phyhost = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
    811  1.14.6.3  jdolecek 	    USB_PHY_HOST_CTRL0);
    812  1.14.6.3  jdolecek 
    813  1.14.6.3  jdolecek 	/* host phy reference clock; assumption its 24 MHz now */
    814  1.14.6.3  jdolecek 	phyhost &= ~HOST_CTRL0_FSEL_MASK;
    815  1.14.6.3  jdolecek 	phyhost |= __SHIFTIN(FSEL_CLKSEL_24M, HOST_CTRL0_FSEL_MASK);
    816  1.14.6.3  jdolecek 
    817  1.14.6.3  jdolecek 	/* enable normal mode of operation */
    818  1.14.6.3  jdolecek 	phyhost &= ~(HOST_CTRL0_FORCESUSPEND | HOST_CTRL0_FORCESLEEP);
    819  1.14.6.3  jdolecek 
    820  1.14.6.3  jdolecek 	/* host phy reset */
    821  1.14.6.3  jdolecek 	phyhost &= ~(HOST_CTRL0_PHY_SWRST | HOST_CTRL0_PHY_SWRST_ALL |
    822  1.14.6.3  jdolecek 	    HOST_CTRL0_SIDDQ | HOST_CTRL0_FORCESUSPEND |
    823  1.14.6.3  jdolecek 	    HOST_CTRL0_FORCESLEEP);
    824  1.14.6.3  jdolecek 
    825  1.14.6.3  jdolecek 	/* host link reset */
    826  1.14.6.3  jdolecek 	phyhost |= HOST_CTRL0_LINK_SWRST | HOST_CTRL0_UTMI_SWRST |
    827  1.14.6.3  jdolecek 	    HOST_CTRL0_COMMONON_N;
    828  1.14.6.3  jdolecek 	/* do the reset */
    829  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HOST_CTRL0,
    830  1.14.6.3  jdolecek 	    phyhost);
    831  1.14.6.3  jdolecek 	DELAY(10000);
    832  1.14.6.3  jdolecek 
    833  1.14.6.3  jdolecek 	phyhost &= ~(HOST_CTRL0_LINK_SWRST | HOST_CTRL0_UTMI_SWRST);
    834  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HOST_CTRL0,
    835  1.14.6.3  jdolecek 	   phyhost);
    836  1.14.6.3  jdolecek 
    837  1.14.6.3  jdolecek 	/* HSIC control */
    838  1.14.6.3  jdolecek 	phyhsic =
    839  1.14.6.3  jdolecek 	    __SHIFTIN(HSIC_CTRL_REFCLKDIV_12, HSIC_CTRL_REFCLKDIV_MASK) |
    840  1.14.6.3  jdolecek 	    __SHIFTIN(HSIC_CTRL_REFCLKSEL_DEFAULT, HSIC_CTRL_REFCLKSEL_MASK) |
    841  1.14.6.3  jdolecek 	    HSIC_CTRL_PHY_SWRST;
    842  1.14.6.3  jdolecek 
    843  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HSIC_CTRL1,
    844  1.14.6.3  jdolecek 	   phyhsic);
    845  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HSIC_CTRL2,
    846  1.14.6.3  jdolecek 	   phyhsic);
    847  1.14.6.3  jdolecek 	DELAY(10);
    848  1.14.6.3  jdolecek 
    849  1.14.6.3  jdolecek 	phyhsic &= ~HSIC_CTRL_PHY_SWRST;
    850  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HSIC_CTRL1,
    851  1.14.6.3  jdolecek 	   phyhsic);
    852  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HSIC_CTRL2,
    853  1.14.6.3  jdolecek 	   phyhsic);
    854  1.14.6.3  jdolecek 	DELAY(80);
    855  1.14.6.3  jdolecek 
    856  1.14.6.3  jdolecek #if 0
    857  1.14.6.3  jdolecek 	/* otg configuration: */
    858  1.14.6.3  jdolecek 	phyotg = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
    859  1.14.6.3  jdolecek 		USB_PHY_OTG_SYS);
    860  1.14.6.3  jdolecek 
    861  1.14.6.3  jdolecek 	/* otg phy refrence clock: assumption its 24 Mhz now */
    862  1.14.6.3  jdolecek 	phyotg &= ~OTG_SYS_FSEL_MASK;
    863  1.14.6.3  jdolecek 	phyotg |= __SHIFTIN(OTG_SYS_FSEL_MASK, FSEL_CLKSEL_24M);
    864  1.14.6.3  jdolecek 
    865  1.14.6.3  jdolecek 	/* enable normal mode of operation */
    866  1.14.6.3  jdolecek 	phyotg &= ~(OTG_SYS_FORCESUSPEND | OTG_SYS_FORCESLEEP |
    867  1.14.6.3  jdolecek 		OTG_SYS_SIDDQ_UOTG | OTG_SYS_REFCLKSEL_MASK |
    868  1.14.6.3  jdolecek 		OTG_SYS_COMMON_ON);
    869  1.14.6.3  jdolecek 
    870  1.14.6.3  jdolecek 	/* OTG phy and link reset */
    871  1.14.6.3  jdolecek 	phyotg |= OTG_SYS_PHY0_SWRST | OTG_SYS_PHYLINK_SWRST |
    872  1.14.6.3  jdolecek 		OTG_SYS_OTGDISABLE | OTG_SYS_REFCLKSEL_MASK;
    873  1.14.6.3  jdolecek 
    874  1.14.6.3  jdolecek 	/* do the reset */
    875  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
    876  1.14.6.3  jdolecek 		USB_PHY_OTG_SYS, phyotg);
    877  1.14.6.3  jdolecek 	DELAY(10000);
    878  1.14.6.3  jdolecek 	phyotg &= ~(OTG_SYS_PHY0_SWRST | OTG_SYS_LINK_SWRST_UOTG |
    879  1.14.6.3  jdolecek 		OTG_SYS_PHYLINK_SWRST);
    880  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
    881  1.14.6.3  jdolecek 		USB_PHY_OTG_SYS, phyotg);
    882  1.14.6.3  jdolecek #endif
    883  1.14.6.3  jdolecek 
    884  1.14.6.3  jdolecek 	/* enable EHCI DMA burst: */
    885  1.14.6.3  jdolecek 	ehcictrl = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
    886  1.14.6.3  jdolecek 	    USB_PHY_HOST_EHCICTRL);
    887  1.14.6.3  jdolecek 	ehcictrl |= HOST_EHCICTRL_ENA_INCRXALIGN |
    888  1.14.6.3  jdolecek 	    HOST_EHCICTRL_ENA_INCR4 | HOST_EHCICTRL_ENA_INCR8 |
    889  1.14.6.3  jdolecek 	    HOST_EHCICTRL_ENA_INCR16;
    890  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
    891  1.14.6.3  jdolecek 	    USB_PHY_HOST_EHCICTRL, ehcictrl);
    892  1.14.6.3  jdolecek 
    893  1.14.6.3  jdolecek 	/* Set OHCI suspend */
    894  1.14.6.3  jdolecek 	ohcictrl = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
    895  1.14.6.3  jdolecek 	    USB_PHY_HOST_OHCICTRL);
    896  1.14.6.3  jdolecek 	ohcictrl |= HOST_OHCICTRL_SUSPLGCY;
    897  1.14.6.3  jdolecek 	bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
    898  1.14.6.3  jdolecek 	    USB_PHY_HOST_OHCICTRL, ohcictrl);
    899  1.14.6.3  jdolecek }
    900  1.14.6.3  jdolecek 
    901  1.14.6.3  jdolecek 
    902  1.14.6.3  jdolecek static void
    903  1.14.6.3  jdolecek exynos5422_usb2phy_enable(bus_space_handle_t usb2phy_bsh)
    904  1.14.6.3  jdolecek {
    905  1.14.6.3  jdolecek 	aprint_error("%s not implemented\n", __func__);
    906  1.14.6.3  jdolecek }
    907  1.14.6.3  jdolecek #endif
    908  1.14.6.3  jdolecek 
    909  1.14.6.3  jdolecek 
    910  1.14.6.3  jdolecek void
    911  1.14.6.3  jdolecek exynos_usb_phy_init(bus_space_handle_t usb2phy_bsh)
    912  1.14.6.3  jdolecek {
    913  1.14.6.3  jdolecek 	/* disable phy isolation */
    914  1.14.6.3  jdolecek 	exynos_usb2_set_isolation(false);
    915  1.14.6.3  jdolecek 
    916  1.14.6.3  jdolecek #ifdef SOC_EXYNOS4
    917  1.14.6.3  jdolecek 	exynos4_usb2phy_enable(usb2phy_bsh);
    918  1.14.6.3  jdolecek #endif
    919  1.14.6.3  jdolecek #ifdef SOC_EXYNOS5
    920  1.14.6.3  jdolecek 	if (IS_EXYNOS5410_P()) {
    921  1.14.6.3  jdolecek 		exynos5410_usb2phy_enable(usb2phy_bsh);
    922  1.14.6.3  jdolecek 		/* TBD: USB3 phy init */
    923  1.14.6.3  jdolecek 	} else if (IS_EXYNOS5422_P()) {
    924  1.14.6.3  jdolecek 		exynos5422_usb2phy_enable(usb2phy_bsh);
    925  1.14.6.3  jdolecek 		/* TBD: USB3 phy init */
    926  1.14.6.3  jdolecek 	}
    927  1.14.6.3  jdolecek #endif
    928  1.14.6.3  jdolecek }
    929  1.14.6.3  jdolecek 
    930  1.14.6.3  jdolecek 
    931