exynos_soc.c revision 1.33 1 1.33 jmcneill /* $NetBSD: exynos_soc.c,v 1.33 2018/07/05 13:11:58 jmcneill Exp $ */
2 1.20 skrll
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2014 The NetBSD Foundation, Inc.
5 1.1 matt * All rights reserved.
6 1.1 matt *
7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
8 1.1 matt * by Reinoud Zandijk.
9 1.1 matt *
10 1.1 matt * Redistribution and use in source and binary forms, with or without
11 1.1 matt * modification, are permitted provided that the following conditions
12 1.1 matt * are met:
13 1.1 matt * 1. Redistributions of source code must retain the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer.
15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 matt * notice, this list of conditions and the following disclaimer in the
17 1.1 matt * documentation and/or other materials provided with the distribution.
18 1.1 matt *
19 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
30 1.1 matt */
31 1.1 matt
32 1.1 matt #include "opt_exynos.h"
33 1.1 matt
34 1.1 matt #include <sys/cdefs.h>
35 1.33 jmcneill __KERNEL_RCSID(1, "$NetBSD: exynos_soc.c,v 1.33 2018/07/05 13:11:58 jmcneill Exp $");
36 1.1 matt
37 1.1 matt #include <sys/param.h>
38 1.1 matt #include <sys/bus.h>
39 1.1 matt #include <sys/cpu.h>
40 1.1 matt #include <sys/device.h>
41 1.1 matt
42 1.1 matt #include <prop/proplib.h>
43 1.1 matt
44 1.1 matt #include <net/if.h>
45 1.1 matt #include <net/if_ether.h>
46 1.1 matt
47 1.1 matt #include <arm/locore.h>
48 1.1 matt
49 1.1 matt #include <arm/mainbus/mainbus.h>
50 1.1 matt #include <arm/cortex/mpcore_var.h>
51 1.1 matt
52 1.1 matt #include <arm/samsung/exynos_reg.h>
53 1.1 matt #include <arm/samsung/exynos_var.h>
54 1.14 matt #include <arm/samsung/mct_reg.h>
55 1.1 matt #include <arm/samsung/smc.h>
56 1.1 matt
57 1.1 matt #include <arm/cortex/pl310_var.h>
58 1.1 matt #include <arm/cortex/pl310_reg.h>
59 1.1 matt
60 1.1 matt /* XXXNH */
61 1.30 marty #include <evbarm/exynos/platform.h>
62 1.1 matt
63 1.1 matt
64 1.1 matt /* these variables are retrieved in start.S and stored in .data */
65 1.1 matt uint32_t exynos_soc_id = 0;
66 1.1 matt uint32_t exynos_pop_id = 0;
67 1.1 matt
68 1.16 reinoud /* cpu frequencies */
69 1.16 reinoud struct cpu_freq {
70 1.16 reinoud uint64_t freq;
71 1.16 reinoud int P;
72 1.16 reinoud int M;
73 1.26 skrll int S;
74 1.16 reinoud };
75 1.16 reinoud
76 1.16 reinoud
77 1.32 jmcneill #ifdef SOC_EXYNOS4
78 1.16 reinoud const struct cpu_freq cpu_freq_settings_exynos4[] = {
79 1.16 reinoud { 200, 3, 100, 2},
80 1.16 reinoud { 300, 4, 200, 2},
81 1.16 reinoud { 400, 3, 100, 1},
82 1.16 reinoud { 500, 3, 125, 1},
83 1.16 reinoud { 600, 4, 200, 1},
84 1.16 reinoud { 700, 3, 175, 1},
85 1.16 reinoud { 800, 3, 100, 0},
86 1.16 reinoud { 900, 4, 150, 0},
87 1.16 reinoud {1000, 3, 125, 0},
88 1.16 reinoud {1100, 6, 275, 0},
89 1.16 reinoud {1200, 4, 200, 0},
90 1.16 reinoud {1300, 6, 325, 0},
91 1.16 reinoud {1400, 3, 175, 0},
92 1.16 reinoud {1600, 3, 200, 0},
93 1.24 reinoud // {1704, 3, 213, 0},
94 1.24 reinoud // {1800, 4, 300, 0},
95 1.24 reinoud // {1920, 3, 240, 0},
96 1.24 reinoud // {2000, 3, 250, 0},
97 1.16 reinoud };
98 1.16 reinoud #endif
99 1.16 reinoud
100 1.16 reinoud
101 1.32 jmcneill #ifdef SOC_EXYNOS5
102 1.24 reinoud #define EXYNOS5_DEFAULT_ENTRY 7
103 1.16 reinoud const struct cpu_freq cpu_freq_settings_exynos5[] = {
104 1.16 reinoud { 200, 3, 100, 2},
105 1.16 reinoud { 333, 4, 222, 2},
106 1.16 reinoud { 400, 3, 100, 1},
107 1.16 reinoud { 533, 12, 533, 1},
108 1.16 reinoud { 600, 4, 200, 1},
109 1.16 reinoud { 667, 7, 389, 1},
110 1.16 reinoud { 800, 3, 100, 0},
111 1.24 reinoud { 900, 4, 150, 0},
112 1.16 reinoud {1000, 3, 125, 0},
113 1.16 reinoud {1066, 12, 533, 0},
114 1.16 reinoud {1200, 3, 150, 0},
115 1.16 reinoud {1400, 3, 175, 0},
116 1.16 reinoud {1600, 3, 200, 0},
117 1.16 reinoud };
118 1.16 reinoud #endif
119 1.16 reinoud
120 1.16 reinoud static struct cpu_freq const *cpu_freq_settings = NULL;
121 1.16 reinoud static int ncpu_freq_settings = 0;
122 1.16 reinoud
123 1.16 reinoud static int cpu_freq_target = 0;
124 1.24 reinoud #define NFRQS 18
125 1.16 reinoud static char sysctl_cpu_freqs_txt[NFRQS*5];
126 1.16 reinoud
127 1.21 reinoud bus_space_handle_t exynos_core_bsh;
128 1.21 reinoud bus_space_handle_t exynos_audiocore_bsh;
129 1.21 reinoud
130 1.21 reinoud bus_space_handle_t exynos_wdt_bsh;
131 1.21 reinoud bus_space_handle_t exynos_pmu_bsh;
132 1.21 reinoud bus_space_handle_t exynos_cmu_bsh;
133 1.21 reinoud bus_space_handle_t exynos_cmu_apll_bsh;
134 1.22 reinoud bus_space_handle_t exynos_sysreg_bsh;
135 1.21 reinoud
136 1.21 reinoud
137 1.16 reinoud static int sysctl_cpufreq_target(SYSCTLFN_ARGS);
138 1.16 reinoud static int sysctl_cpufreq_current(SYSCTLFN_ARGS);
139 1.16 reinoud
140 1.1 matt #ifdef ARM_TRUSTZONE_FIRMWARE
141 1.2 reinoud int
142 1.1 matt exynos_do_idle(void)
143 1.1 matt {
144 1.1 matt exynos_smc(SMC_CMD_SLEEP, 0, 0, 0);
145 1.1 matt
146 1.1 matt return 0;
147 1.1 matt }
148 1.1 matt
149 1.1 matt
150 1.2 reinoud int
151 1.1 matt exynos_set_cpu_boot_addr(int cpu, vaddr_t boot_addr)
152 1.1 matt {
153 1.2 reinoud /* XXX we need to map in iRAM space for this XXX */
154 1.1 matt return 0;
155 1.1 matt }
156 1.1 matt
157 1.1 matt
158 1.2 reinoud int
159 1.1 matt exynos_cpu_boot(int cpu)
160 1.1 matt {
161 1.1 matt exynos_smc(SMC_CMD_CPU1BOOT, cpu, 0, 0);
162 1.1 matt
163 1.1 matt return 0;
164 1.1 matt }
165 1.1 matt
166 1.1 matt
167 1.32 jmcneill #ifdef SOC_EXYNOS4
168 1.1 matt /*
169 1.17 snj * The latency values used below are `magic' and probably chosen empirically.
170 1.1 matt * For the 4210 variant the data latency is lower, a 0x110. This is currently
171 1.1 matt * not enforced.
172 1.1 matt *
173 1.1 matt * The prefetch values are also different for the revision 0 of the
174 1.1 matt * Exynos4412, but why?
175 1.1 matt */
176 1.1 matt
177 1.2 reinoud int
178 1.23 reinoud exynos4_l2cc_init(void)
179 1.1 matt {
180 1.1 matt const uint32_t tag_latency = 0x110;
181 1.2 reinoud const uint32_t data_latency = IS_EXYNOS4410_P() ? 0x110 : 0x120;
182 1.1 matt const uint32_t prefetch4412 = /* 0111 0001 0000 0000 0000 0000 0000 0111 */
183 1.1 matt PREFETCHCTL_DBLLINEF_EN |
184 1.1 matt PREFETCHCTL_INSTRPREF_EN |
185 1.1 matt PREFETCHCTL_DATAPREF_EN |
186 1.1 matt PREFETCHCTL_PREF_DROP_EN |
187 1.1 matt PREFETCHCTL_PREFETCH_OFFSET_7;
188 1.1 matt const uint32_t prefetch4412_r0 = /* 0011 0000 0000 0000 0000 0000 0000 0111 */
189 1.1 matt PREFETCHCTL_INSTRPREF_EN |
190 1.1 matt PREFETCHCTL_DATAPREF_EN |
191 1.1 matt PREFETCHCTL_PREFETCH_OFFSET_7;
192 1.1 matt const uint32_t aux_val = /* 0111 1100 0100 0111 0000 0000 0000 0001 */
193 1.1 matt AUXCTL_EARLY_BRESP_EN |
194 1.1 matt AUXCTL_I_PREFETCH |
195 1.1 matt AUXCTL_D_PREFETCH |
196 1.1 matt AUXCTL_NS_INT_ACC_CTL |
197 1.1 matt AUXCTL_NS_INT_LOCK_EN |
198 1.1 matt AUXCTL_SHARED_ATT_OVR |
199 1.1 matt AUXCTL_WAY_SIZE_RSVD7 << 16 | /* why rsvd7 ??? */
200 1.1 matt AUXCTL_FULL_LINE_WR0;
201 1.1 matt const uint32_t aux_keepmask = /* 1100 0010 0000 0000 1111 1111 1111 1111 */
202 1.1 matt AUXCTL_RSVD31 |
203 1.1 matt AUXCTL_EARLY_BRESP_EN |
204 1.1 matt AUXCTL_CACHE_REPL_RR |
205 1.1 matt
206 1.1 matt AUXCTL_SH_ATTR_INV_ENA|
207 1.1 matt AUXCTL_EXCL_CACHE_CFG |
208 1.1 matt AUXCTL_ST_BUF_DEV_LIM_EN |
209 1.1 matt AUXCTL_HIPRO_SO_DEV_EN |
210 1.1 matt AUXCTL_FULL_LINE_WR0 |
211 1.1 matt 0xffff;
212 1.1 matt uint32_t prefetch;
213 1.1 matt
214 1.1 matt /* check the bitmaps are the same as the linux implementation uses */
215 1.1 matt KASSERT(prefetch4412 == 0x71000007);
216 1.1 matt KASSERT(prefetch4412_r0 == 0x30000007);
217 1.1 matt KASSERT(aux_val == 0x7C470001);
218 1.1 matt KASSERT(aux_keepmask == 0xC200FFFF);
219 1.1 matt
220 1.2 reinoud if (IS_EXYNOS4412_R0_P())
221 1.1 matt prefetch = prefetch4412_r0;
222 1.1 matt else
223 1.1 matt prefetch = prefetch4412; /* newer than >= r1_0 */
224 1.1 matt ;
225 1.1 matt
226 1.1 matt exynos_smc(SMC_CMD_L2X0SETUP1, tag_latency, data_latency, prefetch);
227 1.1 matt exynos_smc(SMC_CMD_L2X0SETUP2,
228 1.1 matt POWERCTL_DYNCLKGATE | POWERCTL_STANDBY,
229 1.1 matt aux_val, aux_keepmask);
230 1.1 matt exynos_smc(SMC_CMD_L2X0INVALL, 0, 0, 0);
231 1.1 matt exynos_smc(SMC_CMD_L2X0CTRL, 1, 0, 0);
232 1.1 matt
233 1.1 matt return 0;
234 1.1 matt }
235 1.23 reinoud #endif
236 1.2 reinoud #endif /* ARM_TRUSTZONE_FIRMWARE */
237 1.1 matt
238 1.1 matt
239 1.1 matt void
240 1.16 reinoud exynos_sysctl_cpufreq_init(void)
241 1.16 reinoud {
242 1.16 reinoud const struct sysctlnode *node, *cpunode, *freqnode;
243 1.16 reinoud char *cpos;
244 1.16 reinoud int i, val;
245 1.16 reinoud int error;
246 1.16 reinoud
247 1.16 reinoud memset(sysctl_cpu_freqs_txt, (int) ' ', sizeof(sysctl_cpu_freqs_txt));
248 1.16 reinoud cpos = sysctl_cpu_freqs_txt;
249 1.16 reinoud for (i = 0; i < ncpu_freq_settings; i++) {
250 1.16 reinoud val = cpu_freq_settings[i].freq;
251 1.16 reinoud snprintf(cpos, 6, "%d ", val);
252 1.16 reinoud cpos += (val < 1000) ? 4 : 5;
253 1.16 reinoud }
254 1.16 reinoud *cpos = 0;
255 1.16 reinoud
256 1.16 reinoud error = sysctl_createv(NULL, 0, NULL, &node,
257 1.16 reinoud CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
258 1.16 reinoud NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
259 1.16 reinoud if (error)
260 1.16 reinoud printf("couldn't create `machdep' node\n");
261 1.16 reinoud
262 1.16 reinoud error = sysctl_createv(NULL, 0, &node, &cpunode,
263 1.16 reinoud 0, CTLTYPE_NODE, "cpu", NULL,
264 1.16 reinoud NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
265 1.16 reinoud if (error)
266 1.16 reinoud printf("couldn't create `cpu' node\n");
267 1.16 reinoud
268 1.16 reinoud error = sysctl_createv(NULL, 0, &cpunode, &freqnode,
269 1.16 reinoud 0, CTLTYPE_NODE, "frequency", NULL,
270 1.16 reinoud NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
271 1.16 reinoud if (error)
272 1.16 reinoud printf("couldn't create `frequency' node\n");
273 1.16 reinoud
274 1.16 reinoud error = sysctl_createv(NULL, 0, &freqnode, &node,
275 1.16 reinoud CTLFLAG_READWRITE, CTLTYPE_INT, "target", NULL,
276 1.16 reinoud sysctl_cpufreq_target, 0, &cpu_freq_target, 0,
277 1.16 reinoud CTL_CREATE, CTL_EOL);
278 1.16 reinoud if (error)
279 1.16 reinoud printf("couldn't create `target' node\n");
280 1.16 reinoud
281 1.16 reinoud error = sysctl_createv(NULL, 0, &freqnode, &node,
282 1.16 reinoud 0, CTLTYPE_INT, "current", NULL,
283 1.16 reinoud sysctl_cpufreq_current, 0, NULL, 0,
284 1.16 reinoud CTL_CREATE, CTL_EOL);
285 1.16 reinoud if (error)
286 1.16 reinoud printf("couldn't create `current' node\n");
287 1.16 reinoud
288 1.16 reinoud error = sysctl_createv(NULL, 0, &freqnode, &node,
289 1.16 reinoud CTLFLAG_READONLY, CTLTYPE_STRING, "available", NULL,
290 1.16 reinoud NULL, 0, sysctl_cpu_freqs_txt, 0,
291 1.16 reinoud CTL_CREATE, CTL_EOL);
292 1.16 reinoud if (error)
293 1.16 reinoud printf("couldn't create `available' node\b");
294 1.16 reinoud }
295 1.16 reinoud
296 1.16 reinoud
297 1.16 reinoud uint64_t
298 1.16 reinoud exynos_get_cpufreq(void)
299 1.16 reinoud {
300 1.16 reinoud uint32_t regval;
301 1.16 reinoud uint32_t freq;
302 1.16 reinoud
303 1.31 marty regval = bus_space_read_4(&armv7_generic_bs_tag, exynos_cmu_apll_bsh,
304 1.21 reinoud PLL_CON0_OFFSET);
305 1.16 reinoud freq = PLL_FREQ(EXYNOS_F_IN_FREQ, regval);
306 1.16 reinoud
307 1.16 reinoud return freq;
308 1.16 reinoud }
309 1.16 reinoud
310 1.16 reinoud
311 1.16 reinoud static void
312 1.16 reinoud exynos_set_cpufreq(const struct cpu_freq *freqreq)
313 1.16 reinoud {
314 1.18 reinoud struct cpu_info *ci;
315 1.16 reinoud uint32_t regval;
316 1.16 reinoud int M, P, S;
317 1.18 reinoud int cii;
318 1.16 reinoud
319 1.16 reinoud M = freqreq->M;
320 1.16 reinoud P = freqreq->P;
321 1.16 reinoud S = freqreq->S;
322 1.16 reinoud
323 1.16 reinoud regval = __SHIFTIN(M, PLL_CON0_M) |
324 1.16 reinoud __SHIFTIN(P, PLL_CON0_P) |
325 1.16 reinoud __SHIFTIN(S, PLL_CON0_S);
326 1.16 reinoud
327 1.16 reinoud /* enable PPL and write config */
328 1.16 reinoud regval |= PLL_CON0_ENABLE;
329 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, exynos_cmu_apll_bsh, PLL_CON0_OFFSET,
330 1.21 reinoud regval);
331 1.18 reinoud
332 1.18 reinoud /* update our cycle counter i.e. our CPU frequency for all CPUs */
333 1.18 reinoud for (CPU_INFO_FOREACH(cii, ci)) {
334 1.18 reinoud ci->ci_data.cpu_cc_freq = exynos_get_cpufreq();
335 1.18 reinoud }
336 1.16 reinoud }
337 1.16 reinoud
338 1.16 reinoud
339 1.16 reinoud static int
340 1.16 reinoud sysctl_cpufreq_target(SYSCTLFN_ARGS)
341 1.16 reinoud {
342 1.16 reinoud struct sysctlnode node;
343 1.16 reinoud uint32_t t, curfreq, minfreq, maxfreq;
344 1.16 reinoud int i, best_i, diff;
345 1.16 reinoud int error;
346 1.16 reinoud
347 1.16 reinoud curfreq = exynos_get_cpufreq() / (1000*1000);
348 1.16 reinoud t = *(int *)rnode->sysctl_data;
349 1.16 reinoud if (t == 0)
350 1.16 reinoud t = curfreq;
351 1.16 reinoud
352 1.16 reinoud node = *rnode;
353 1.16 reinoud node.sysctl_data = &t;
354 1.16 reinoud error = sysctl_lookup(SYSCTLFN_CALL(&node));
355 1.16 reinoud if (error || newp == NULL)
356 1.16 reinoud return error;
357 1.16 reinoud
358 1.16 reinoud minfreq = cpu_freq_settings[0].freq;
359 1.16 reinoud maxfreq = cpu_freq_settings[ncpu_freq_settings-1].freq;
360 1.16 reinoud
361 1.16 reinoud if ((t < minfreq) || (t > maxfreq))
362 1.16 reinoud return EINVAL;
363 1.16 reinoud
364 1.16 reinoud if (t == curfreq) {
365 1.16 reinoud *(int *)rnode->sysctl_data = t;
366 1.16 reinoud return 0;
367 1.16 reinoud }
368 1.16 reinoud
369 1.16 reinoud diff = maxfreq;
370 1.16 reinoud best_i = -1;
371 1.16 reinoud for (i = 0; i < ncpu_freq_settings; i++) {
372 1.16 reinoud if (abs(t - cpu_freq_settings[i].freq) <= diff) {
373 1.16 reinoud diff = labs(t - cpu_freq_settings[i].freq);
374 1.16 reinoud best_i = i;
375 1.16 reinoud }
376 1.16 reinoud }
377 1.16 reinoud if (best_i < 0)
378 1.16 reinoud return EINVAL;
379 1.16 reinoud
380 1.16 reinoud exynos_set_cpufreq(&cpu_freq_settings[best_i]);
381 1.16 reinoud
382 1.16 reinoud *(int *)rnode->sysctl_data = t;
383 1.16 reinoud return 0;
384 1.16 reinoud }
385 1.16 reinoud
386 1.16 reinoud
387 1.16 reinoud static int
388 1.16 reinoud sysctl_cpufreq_current(SYSCTLFN_ARGS)
389 1.16 reinoud {
390 1.16 reinoud struct sysctlnode node = *rnode;
391 1.16 reinoud uint32_t freq;
392 1.16 reinoud
393 1.16 reinoud freq = exynos_get_cpufreq() / (1000*1000);
394 1.16 reinoud node.sysctl_data = &freq;
395 1.16 reinoud
396 1.16 reinoud return sysctl_lookup(SYSCTLFN_CALL(&node));
397 1.16 reinoud }
398 1.16 reinoud
399 1.16 reinoud
400 1.19 reinoud #ifdef VERBOSE_INIT_ARM
401 1.19 reinoud #define DUMP_PLL(v, var) \
402 1.19 reinoud reg = EXYNOS##v##_CMU_##var + PLL_CON0_OFFSET;\
403 1.31 marty regval = bus_space_read_4(&armv7_generic_bs_tag, exynos_cmu_bsh, reg); \
404 1.19 reinoud freq = PLL_FREQ(EXYNOS_F_IN_FREQ, regval); \
405 1.19 reinoud printf("%8s at %d Mhz\n", #var, freq/(1000*1000));
406 1.19 reinoud
407 1.19 reinoud
408 1.19 reinoud static void
409 1.19 reinoud exynos_dump_clocks(void)
410 1.19 reinoud {
411 1.19 reinoud uint32_t reg = 0;
412 1.19 reinoud uint32_t regval;
413 1.19 reinoud uint32_t freq;
414 1.19 reinoud
415 1.19 reinoud printf("Initial PLL settings\n");
416 1.32 jmcneill #ifdef SOC_EXYNOS4
417 1.21 reinoud DUMP_PLL(4, APLL);
418 1.21 reinoud DUMP_PLL(4, MPLL);
419 1.21 reinoud DUMP_PLL(4, EPLL);
420 1.21 reinoud DUMP_PLL(4, VPLL);
421 1.19 reinoud #endif
422 1.32 jmcneill #ifdef SOC_EXYNOS5
423 1.21 reinoud DUMP_PLL(5, APLL);
424 1.21 reinoud DUMP_PLL(5, MPLL);
425 1.25 reinoud DUMP_PLL(5, KPLL);
426 1.25 reinoud DUMP_PLL(5, DPLL);
427 1.21 reinoud DUMP_PLL(5, VPLL);
428 1.21 reinoud DUMP_PLL(5, CPLL);
429 1.21 reinoud DUMP_PLL(5, GPLL);
430 1.21 reinoud DUMP_PLL(5, BPLL);
431 1.19 reinoud #endif
432 1.19 reinoud }
433 1.19 reinoud #undef DUMP_PLL
434 1.19 reinoud #endif
435 1.19 reinoud
436 1.19 reinoud
437 1.21 reinoud /* XXX clock stuff needs major work XXX */
438 1.21 reinoud
439 1.21 reinoud void
440 1.32 jmcneill exynos_init_clkout_for_usb(void)
441 1.32 jmcneill {
442 1.32 jmcneill /* Select XUSBXTI as source for CLKOUT */
443 1.32 jmcneill bus_space_write_4(&armv7_generic_bs_tag, exynos_pmu_bsh,
444 1.32 jmcneill EXYNOS_PMU_DEBUG_CLKOUT, 0x1000);
445 1.32 jmcneill }
446 1.32 jmcneill
447 1.32 jmcneill
448 1.32 jmcneill void
449 1.21 reinoud exynos_clocks_bootstrap(void)
450 1.21 reinoud {
451 1.16 reinoud KASSERT(ncpu_freq_settings != 0);
452 1.16 reinoud KASSERT(ncpu_freq_settings < NFRQS);
453 1.24 reinoud int fsel;
454 1.16 reinoud
455 1.19 reinoud #ifdef VERBOSE_INIT_ARM
456 1.19 reinoud exynos_dump_clocks();
457 1.19 reinoud #endif
458 1.19 reinoud
459 1.24 reinoud /* set (max) cpufreq */
460 1.24 reinoud fsel = ncpu_freq_settings-1;
461 1.24 reinoud
462 1.32 jmcneill #ifdef SOC_EXYNOS5
463 1.24 reinoud /* XXX BUGFIX selecting freq on E5 goes wrong for now XXX */
464 1.24 reinoud fsel = EXYNOS5_DEFAULT_ENTRY;
465 1.24 reinoud #endif
466 1.24 reinoud
467 1.24 reinoud exynos_set_cpufreq(&cpu_freq_settings[fsel]);
468 1.21 reinoud
469 1.21 reinoud /* set external USB frequency to XCLKOUT */
470 1.21 reinoud exynos_init_clkout_for_usb();
471 1.16 reinoud }
472 1.16 reinoud
473 1.16 reinoud
474 1.16 reinoud void
475 1.1 matt exynos_bootstrap(vaddr_t iobase, vaddr_t uartbase)
476 1.1 matt {
477 1.5 reinoud int error;
478 1.11 reinoud size_t core_size, audiocore_size;
479 1.21 reinoud bus_addr_t audiocore_pbase;
480 1.21 reinoud bus_addr_t audiocore_vbase __diagused;
481 1.21 reinoud bus_addr_t exynos_wdt_offset;
482 1.21 reinoud bus_addr_t exynos_pmu_offset;
483 1.22 reinoud bus_addr_t exynos_sysreg_offset;
484 1.21 reinoud bus_addr_t exynos_cmu_apll_offset;
485 1.21 reinoud
486 1.21 reinoud /* set up early console so we can use printf() and friends */
487 1.21 reinoud #ifdef EXYNOS_CONSOLE_EARLY
488 1.21 reinoud uart_base = (volatile uint8_t *) uartbase;
489 1.21 reinoud cn_tab = &exynos_earlycons;
490 1.21 reinoud printf("Exynos early console operational\n\n");
491 1.21 reinoud #endif
492 1.11 reinoud
493 1.32 jmcneill #ifdef SOC_EXYNOS4
494 1.21 reinoud core_size = EXYNOS4_CORE_SIZE;
495 1.21 reinoud audiocore_size = EXYNOS4_AUDIOCORE_SIZE;
496 1.21 reinoud audiocore_pbase = EXYNOS4_AUDIOCORE_PBASE;
497 1.21 reinoud audiocore_vbase = EXYNOS4_AUDIOCORE_VBASE;
498 1.21 reinoud exynos_wdt_offset = EXYNOS4_WDT_OFFSET;
499 1.21 reinoud exynos_pmu_offset = EXYNOS4_PMU_OFFSET;
500 1.22 reinoud exynos_sysreg_offset = EXYNOS4_SYSREG_OFFSET;
501 1.21 reinoud exynos_cmu_apll_offset = EXYNOS4_CMU_APLL;
502 1.21 reinoud
503 1.21 reinoud cpu_freq_settings = cpu_freq_settings_exynos4;
504 1.21 reinoud ncpu_freq_settings = __arraycount(cpu_freq_settings_exynos4);
505 1.11 reinoud #endif
506 1.11 reinoud
507 1.32 jmcneill #ifdef SOC_EXYNOS5
508 1.21 reinoud core_size = EXYNOS5_CORE_SIZE;
509 1.21 reinoud audiocore_size = EXYNOS5_AUDIOCORE_SIZE;
510 1.21 reinoud audiocore_pbase = EXYNOS5_AUDIOCORE_PBASE;
511 1.21 reinoud audiocore_vbase = EXYNOS5_AUDIOCORE_VBASE;
512 1.21 reinoud exynos_wdt_offset = EXYNOS5_WDT_OFFSET;
513 1.21 reinoud exynos_pmu_offset = EXYNOS5_PMU_OFFSET;
514 1.22 reinoud exynos_sysreg_offset = EXYNOS5_SYSREG_OFFSET;
515 1.21 reinoud exynos_cmu_apll_offset = EXYNOS5_CMU_APLL;
516 1.21 reinoud
517 1.21 reinoud cpu_freq_settings = cpu_freq_settings_exynos5;
518 1.21 reinoud ncpu_freq_settings = __arraycount(cpu_freq_settings_exynos5);
519 1.11 reinoud #endif
520 1.1 matt
521 1.1 matt /* map in the exynos io registers */
522 1.31 marty error = bus_space_map(&armv7_generic_bs_tag, EXYNOS_CORE_PBASE,
523 1.5 reinoud core_size, 0, &exynos_core_bsh);
524 1.1 matt if (error)
525 1.11 reinoud panic("%s: failed to map in Exynos SFR registers: %d",
526 1.1 matt __func__, error);
527 1.1 matt KASSERT(exynos_core_bsh == iobase);
528 1.7 reinoud
529 1.31 marty error = bus_space_map(&armv7_generic_bs_tag, audiocore_pbase,
530 1.11 reinoud audiocore_size, 0, &exynos_audiocore_bsh);
531 1.11 reinoud if (error)
532 1.11 reinoud panic("%s: failed to map in Exynos audio SFR registers: %d",
533 1.11 reinoud __func__, error);
534 1.12 reinoud KASSERT(exynos_audiocore_bsh == audiocore_vbase);
535 1.11 reinoud
536 1.21 reinoud /* map in commonly used subregions and common used register banks */
537 1.31 marty error = bus_space_subregion(&armv7_generic_bs_tag, exynos_core_bsh,
538 1.21 reinoud exynos_wdt_offset, EXYNOS_BLOCK_SIZE, &exynos_wdt_bsh);
539 1.21 reinoud if (error)
540 1.21 reinoud panic("%s: failed to subregion wdt registers: %d",
541 1.21 reinoud __func__, error);
542 1.21 reinoud
543 1.31 marty error = bus_space_subregion(&armv7_generic_bs_tag, exynos_core_bsh,
544 1.21 reinoud exynos_pmu_offset, EXYNOS_BLOCK_SIZE, &exynos_pmu_bsh);
545 1.21 reinoud if (error)
546 1.21 reinoud panic("%s: failed to subregion pmu registers: %d",
547 1.21 reinoud __func__, error);
548 1.21 reinoud
549 1.21 reinoud exynos_cmu_bsh = exynos_core_bsh;
550 1.31 marty bus_space_subregion(&armv7_generic_bs_tag, exynos_core_bsh,
551 1.22 reinoud exynos_sysreg_offset, EXYNOS_BLOCK_SIZE,
552 1.22 reinoud &exynos_sysreg_bsh);
553 1.22 reinoud if (error)
554 1.22 reinoud panic("%s: failed to subregion sysreg registers: %d",
555 1.22 reinoud __func__, error);
556 1.22 reinoud
557 1.31 marty error = bus_space_subregion(&armv7_generic_bs_tag, exynos_cmu_bsh,
558 1.21 reinoud exynos_cmu_apll_offset, 0xfff, &exynos_cmu_apll_bsh);
559 1.21 reinoud if (error)
560 1.21 reinoud panic("%s: failed to subregion cmu apll registers: %d",
561 1.21 reinoud __func__, error);
562 1.21 reinoud
563 1.11 reinoud /* gpio bootstrapping delayed */
564 1.1 matt }
565 1.1 matt
566 1.1 matt
567 1.1 matt void
568 1.1 matt exynos_device_register(device_t self, void *aux)
569 1.1 matt {
570 1.1 matt if (device_is_a(self, "armperiph")
571 1.1 matt && device_is_a(device_parent(self), "mainbus")) {
572 1.1 matt /*
573 1.1 matt * XXX KLUDGE ALERT XXX
574 1.1 matt * The iot mainbus supplies is completely wrong since it scales
575 1.17 snj * addresses by 2. The simplest remedy is to replace with our
576 1.23 reinoud * bus space used for the armcore registers (which armperiph uses).
577 1.1 matt */
578 1.1 matt struct mainbus_attach_args * const mb = aux;
579 1.31 marty mb->mb_iot = &armv7_generic_bs_tag;
580 1.1 matt return;
581 1.1 matt }
582 1.1 matt if (device_is_a(self, "armgic")
583 1.1 matt && device_is_a(device_parent(self), "armperiph")) {
584 1.1 matt /*
585 1.1 matt * The Exynos4420 armgic is located at a different location!
586 1.1 matt */
587 1.1 matt
588 1.1 matt extern uint32_t exynos_soc_id;
589 1.6 reinoud
590 1.1 matt switch (EXYNOS_PRODUCT_ID(exynos_soc_id)) {
591 1.32 jmcneill #ifdef SOC_EXYNOS5
592 1.1 matt case 0xe5410:
593 1.6 reinoud /* offsets not changed on matt's request */
594 1.1 matt #if 0
595 1.6 reinoud mpcaa->mpcaa_memh = EXYNOS_CORE_VBASE;
596 1.1 matt mpcaa->mpcaa_off1 = EXYNOS5_GIC_IOP_DISTRIBUTOR_OFFSET;
597 1.1 matt mpcaa->mpcaa_off2 = EXYNOS5_GIC_IOP_CONTROLLER_OFFSET;
598 1.1 matt #endif
599 1.1 matt break;
600 1.28 marty case 0xe5422: {
601 1.28 marty struct mpcore_attach_args * const mpcaa = aux;
602 1.28 marty
603 1.28 marty mpcaa->mpcaa_memh = EXYNOS_CORE_VBASE;
604 1.28 marty mpcaa->mpcaa_off1 = EXYNOS5_GIC_IOP_DISTRIBUTOR_OFFSET;
605 1.28 marty mpcaa->mpcaa_off2 = EXYNOS5_GIC_IOP_CONTROLLER_OFFSET;
606 1.28 marty break;
607 1.28 marty }
608 1.1 matt #endif
609 1.32 jmcneill #ifdef SOC_EXYNOS4
610 1.1 matt case 0xe4410:
611 1.12 reinoud case 0xe4412: {
612 1.12 reinoud struct mpcore_attach_args * const mpcaa = aux;
613 1.12 reinoud
614 1.1 matt mpcaa->mpcaa_memh = EXYNOS_CORE_VBASE;
615 1.1 matt mpcaa->mpcaa_off1 = EXYNOS4_GIC_DISTRIBUTOR_OFFSET;
616 1.1 matt mpcaa->mpcaa_off2 = EXYNOS4_GIC_CNTR_OFFSET;
617 1.1 matt break;
618 1.12 reinoud }
619 1.1 matt #endif
620 1.1 matt default:
621 1.1 matt panic("%s: unknown SoC product id %#x", __func__,
622 1.1 matt (u_int)EXYNOS_PRODUCT_ID(exynos_soc_id));
623 1.1 matt }
624 1.1 matt return;
625 1.1 matt }
626 1.10 reinoud if (device_is_a(self, "armgtmr") || device_is_a(self, "mct")) {
627 1.32 jmcneill #ifdef SOC_EXYNOS5
628 1.13 matt /*
629 1.13 matt * The global timer is dependent on the MCT running.
630 1.13 matt */
631 1.13 matt bus_size_t o = EXYNOS5_MCT_OFFSET + MCT_G_TCON;
632 1.31 marty uint32_t v = bus_space_read_4(&armv7_generic_bs_tag, exynos_core_bsh,
633 1.14 matt o);
634 1.13 matt v |= G_TCON_START;
635 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, exynos_core_bsh, o, v);
636 1.13 matt #endif
637 1.1 matt /*
638 1.10 reinoud * The frequencies of the timers are the reference
639 1.1 matt * frequency.
640 1.1 matt */
641 1.1 matt prop_dictionary_set_uint32(device_properties(self),
642 1.10 reinoud "frequency", EXYNOS_F_IN_FREQ);
643 1.1 matt return;
644 1.1 matt }
645 1.1 matt }
646 1.1 matt
647 1.9 reinoud
648 1.9 reinoud void
649 1.9 reinoud exynos_device_register_post_config(device_t self, void *aux)
650 1.9 reinoud {
651 1.9 reinoud }
652 1.9 reinoud
653 1.23 reinoud void
654 1.23 reinoud exynos_usb_soc_powerup(void)
655 1.23 reinoud {
656 1.23 reinoud /* XXX 5422 XXX */
657 1.23 reinoud }
658 1.23 reinoud
659 1.23 reinoud
660 1.23 reinoud /*
661 1.23 reinoud * USB Phy SoC dependent handling
662 1.23 reinoud */
663 1.23 reinoud
664 1.23 reinoud /* XXX 5422 not handled since its unknown how it handles this XXX*/
665 1.23 reinoud static void
666 1.23 reinoud exynos_usb2_set_isolation(bool on)
667 1.23 reinoud {
668 1.23 reinoud uint32_t en_mask, regval;
669 1.23 reinoud bus_addr_t reg;
670 1.23 reinoud
671 1.23 reinoud /* enable PHY */
672 1.23 reinoud reg = EXYNOS_PMU_USB_PHY_CTRL;
673 1.23 reinoud
674 1.23 reinoud if (IS_EXYNOS5_P() || IS_EXYNOS4410_P()) {
675 1.23 reinoud /* set usbhost mode */
676 1.23 reinoud regval = on ? 0 : USB20_PHY_HOST_LINK_EN;
677 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, exynos_sysreg_bsh,
678 1.23 reinoud EXYNOS5_SYSREG_USB20_PHY_TYPE, regval);
679 1.23 reinoud reg = EXYNOS_PMU_USBHOST_PHY_CTRL;
680 1.23 reinoud }
681 1.23 reinoud
682 1.23 reinoud /* do enable PHY */
683 1.23 reinoud en_mask = PMU_PHY_ENABLE;
684 1.31 marty regval = bus_space_read_4(&armv7_generic_bs_tag, exynos_pmu_bsh, reg);
685 1.23 reinoud regval = on ? regval & ~en_mask : regval | en_mask;
686 1.23 reinoud
687 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, exynos_pmu_bsh,
688 1.23 reinoud reg, regval);
689 1.23 reinoud
690 1.23 reinoud if (IS_EXYNOS4X12_P()) {
691 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, exynos_pmu_bsh,
692 1.23 reinoud EXYNOS_PMU_USB_HSIC_1_PHY_CTRL, regval);
693 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, exynos_pmu_bsh,
694 1.23 reinoud EXYNOS_PMU_USB_HSIC_2_PHY_CTRL, regval);
695 1.23 reinoud }
696 1.23 reinoud }
697 1.23 reinoud
698 1.23 reinoud
699 1.32 jmcneill #ifdef SOC_EXYNOS4
700 1.23 reinoud static void
701 1.23 reinoud exynos4_usb2phy_enable(bus_space_handle_t usb2phy_bsh)
702 1.23 reinoud {
703 1.23 reinoud uint32_t phypwr, rstcon, clkreg;
704 1.23 reinoud
705 1.23 reinoud /* write clock value */
706 1.23 reinoud clkreg = FSEL_CLKSEL_24M;
707 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
708 1.23 reinoud USB_PHYCLK, clkreg);
709 1.23 reinoud
710 1.23 reinoud /* set device and host to normal */
711 1.31 marty phypwr = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
712 1.23 reinoud USB_PHYPWR);
713 1.23 reinoud
714 1.23 reinoud /* enable analog, enable otg, unsleep phy0 (host) */
715 1.23 reinoud phypwr &= ~PHYPWR_NORMAL_MASK_PHY0;
716 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
717 1.23 reinoud USB_PHYPWR, phypwr);
718 1.23 reinoud
719 1.23 reinoud if (IS_EXYNOS4X12_P()) {
720 1.23 reinoud /* enable hsic0 (host), enable hsic1 and phy1 (otg) */
721 1.31 marty phypwr = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
722 1.23 reinoud USB_PHYPWR);
723 1.23 reinoud phypwr &= ~(PHYPWR_NORMAL_MASK_HSIC0 |
724 1.23 reinoud PHYPWR_NORMAL_MASK_HSIC1 |
725 1.23 reinoud PHYPWR_NORMAL_MASK_PHY1);
726 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
727 1.23 reinoud USB_PHYPWR, phypwr);
728 1.23 reinoud }
729 1.23 reinoud
730 1.23 reinoud /* reset both phy and link of device */
731 1.31 marty rstcon = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
732 1.23 reinoud USB_RSTCON);
733 1.23 reinoud rstcon |= RSTCON_DEVPHY_SWRST;
734 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
735 1.23 reinoud USB_RSTCON, rstcon);
736 1.23 reinoud DELAY(10000);
737 1.23 reinoud rstcon &= ~RSTCON_DEVPHY_SWRST;
738 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
739 1.23 reinoud USB_RSTCON, rstcon);
740 1.23 reinoud
741 1.23 reinoud if (IS_EXYNOS4X12_P()) {
742 1.23 reinoud /* reset both phy and link of host */
743 1.31 marty rstcon = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
744 1.23 reinoud USB_RSTCON);
745 1.23 reinoud rstcon |= RSTCON_HOSTPHY_SWRST | RSTCON_HOSTPHYLINK_SWRST;
746 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
747 1.23 reinoud USB_RSTCON, rstcon);
748 1.23 reinoud DELAY(10000);
749 1.23 reinoud rstcon &= ~(RSTCON_HOSTPHY_SWRST | RSTCON_HOSTPHYLINK_SWRST);
750 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
751 1.23 reinoud USB_RSTCON, rstcon);
752 1.23 reinoud }
753 1.23 reinoud
754 1.23 reinoud /* wait for everything to be initialized */
755 1.23 reinoud DELAY(80000);
756 1.23 reinoud }
757 1.23 reinoud #endif
758 1.23 reinoud
759 1.23 reinoud
760 1.32 jmcneill #ifdef SOC_EXYNOS5
761 1.23 reinoud static void
762 1.23 reinoud exynos5410_usb2phy_enable(bus_space_handle_t usb2phy_bsh)
763 1.23 reinoud {
764 1.23 reinoud uint32_t phyhost; //, phyotg;
765 1.27 skrll uint32_t phyhsic;
766 1.27 skrll uint32_t ehcictrl, ohcictrl;
767 1.23 reinoud
768 1.23 reinoud /* host configuration: */
769 1.31 marty phyhost = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
770 1.27 skrll USB_PHY_HOST_CTRL0);
771 1.23 reinoud
772 1.23 reinoud /* host phy reference clock; assumption its 24 MHz now */
773 1.23 reinoud phyhost &= ~HOST_CTRL0_FSEL_MASK;
774 1.27 skrll phyhost |= __SHIFTIN(FSEL_CLKSEL_24M, HOST_CTRL0_FSEL_MASK);
775 1.23 reinoud
776 1.23 reinoud /* enable normal mode of operation */
777 1.23 reinoud phyhost &= ~(HOST_CTRL0_FORCESUSPEND | HOST_CTRL0_FORCESLEEP);
778 1.23 reinoud
779 1.23 reinoud /* host phy reset */
780 1.23 reinoud phyhost &= ~(HOST_CTRL0_PHY_SWRST | HOST_CTRL0_PHY_SWRST_ALL |
781 1.27 skrll HOST_CTRL0_SIDDQ | HOST_CTRL0_FORCESUSPEND |
782 1.27 skrll HOST_CTRL0_FORCESLEEP);
783 1.26 skrll
784 1.23 reinoud /* host link reset */
785 1.27 skrll phyhost |= HOST_CTRL0_LINK_SWRST | HOST_CTRL0_UTMI_SWRST |
786 1.27 skrll HOST_CTRL0_COMMONON_N;
787 1.23 reinoud /* do the reset */
788 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HOST_CTRL0,
789 1.27 skrll phyhost);
790 1.23 reinoud DELAY(10000);
791 1.27 skrll
792 1.23 reinoud phyhost &= ~(HOST_CTRL0_LINK_SWRST | HOST_CTRL0_UTMI_SWRST);
793 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HOST_CTRL0,
794 1.27 skrll phyhost);
795 1.27 skrll
796 1.27 skrll /* HSIC control */
797 1.27 skrll phyhsic =
798 1.27 skrll __SHIFTIN(HSIC_CTRL_REFCLKDIV_12, HSIC_CTRL_REFCLKDIV_MASK) |
799 1.27 skrll __SHIFTIN(HSIC_CTRL_REFCLKSEL_DEFAULT, HSIC_CTRL_REFCLKSEL_MASK) |
800 1.27 skrll HSIC_CTRL_PHY_SWRST;
801 1.27 skrll
802 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HSIC_CTRL1,
803 1.27 skrll phyhsic);
804 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HSIC_CTRL2,
805 1.27 skrll phyhsic);
806 1.27 skrll DELAY(10);
807 1.27 skrll
808 1.27 skrll phyhsic &= ~HSIC_CTRL_PHY_SWRST;
809 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HSIC_CTRL1,
810 1.27 skrll phyhsic);
811 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HSIC_CTRL2,
812 1.27 skrll phyhsic);
813 1.27 skrll DELAY(80);
814 1.23 reinoud
815 1.23 reinoud #if 0
816 1.23 reinoud /* otg configuration: */
817 1.31 marty phyotg = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
818 1.23 reinoud USB_PHY_OTG_SYS);
819 1.23 reinoud
820 1.23 reinoud /* otg phy refrence clock: assumption its 24 Mhz now */
821 1.23 reinoud phyotg &= ~OTG_SYS_FSEL_MASK;
822 1.23 reinoud phyotg |= __SHIFTIN(OTG_SYS_FSEL_MASK, FSEL_CLKSEL_24M);
823 1.23 reinoud
824 1.23 reinoud /* enable normal mode of operation */
825 1.23 reinoud phyotg &= ~(OTG_SYS_FORCESUSPEND | OTG_SYS_FORCESLEEP |
826 1.23 reinoud OTG_SYS_SIDDQ_UOTG | OTG_SYS_REFCLKSEL_MASK |
827 1.23 reinoud OTG_SYS_COMMON_ON);
828 1.23 reinoud
829 1.23 reinoud /* OTG phy and link reset */
830 1.23 reinoud phyotg |= OTG_SYS_PHY0_SWRST | OTG_SYS_PHYLINK_SWRST |
831 1.23 reinoud OTG_SYS_OTGDISABLE | OTG_SYS_REFCLKSEL_MASK;
832 1.23 reinoud
833 1.23 reinoud /* do the reset */
834 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
835 1.23 reinoud USB_PHY_OTG_SYS, phyotg);
836 1.23 reinoud DELAY(10000);
837 1.23 reinoud phyotg &= ~(OTG_SYS_PHY0_SWRST | OTG_SYS_LINK_SWRST_UOTG |
838 1.23 reinoud OTG_SYS_PHYLINK_SWRST);
839 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
840 1.23 reinoud USB_PHY_OTG_SYS, phyotg);
841 1.23 reinoud #endif
842 1.23 reinoud
843 1.23 reinoud /* enable EHCI DMA burst: */
844 1.31 marty ehcictrl = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
845 1.27 skrll USB_PHY_HOST_EHCICTRL);
846 1.23 reinoud ehcictrl |= HOST_EHCICTRL_ENA_INCRXALIGN |
847 1.27 skrll HOST_EHCICTRL_ENA_INCR4 | HOST_EHCICTRL_ENA_INCR8 |
848 1.27 skrll HOST_EHCICTRL_ENA_INCR16;
849 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
850 1.27 skrll USB_PHY_HOST_EHCICTRL, ehcictrl);
851 1.27 skrll
852 1.27 skrll /* Set OHCI suspend */
853 1.31 marty ohcictrl = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
854 1.27 skrll USB_PHY_HOST_OHCICTRL);
855 1.27 skrll ohcictrl |= HOST_OHCICTRL_SUSPLGCY;
856 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
857 1.27 skrll USB_PHY_HOST_OHCICTRL, ohcictrl);
858 1.23 reinoud }
859 1.23 reinoud
860 1.23 reinoud
861 1.23 reinoud static void
862 1.23 reinoud exynos5422_usb2phy_enable(bus_space_handle_t usb2phy_bsh)
863 1.23 reinoud {
864 1.23 reinoud aprint_error("%s not implemented\n", __func__);
865 1.23 reinoud }
866 1.23 reinoud #endif
867 1.23 reinoud
868 1.23 reinoud
869 1.23 reinoud void
870 1.23 reinoud exynos_usb_phy_init(bus_space_handle_t usb2phy_bsh)
871 1.23 reinoud {
872 1.23 reinoud /* disable phy isolation */
873 1.23 reinoud exynos_usb2_set_isolation(false);
874 1.23 reinoud
875 1.32 jmcneill #ifdef SOC_EXYNOS4
876 1.23 reinoud exynos4_usb2phy_enable(usb2phy_bsh);
877 1.23 reinoud #endif
878 1.32 jmcneill #ifdef SOC_EXYNOS5
879 1.23 reinoud if (IS_EXYNOS5410_P()) {
880 1.23 reinoud exynos5410_usb2phy_enable(usb2phy_bsh);
881 1.23 reinoud /* TBD: USB3 phy init */
882 1.23 reinoud } else if (IS_EXYNOS5422_P()) {
883 1.23 reinoud exynos5422_usb2phy_enable(usb2phy_bsh);
884 1.23 reinoud /* TBD: USB3 phy init */
885 1.23 reinoud }
886 1.23 reinoud #endif
887 1.23 reinoud }
888 1.23 reinoud
889 1.23 reinoud
890