exynos_soc.c revision 1.37 1 1.37 skrll /* $NetBSD: exynos_soc.c,v 1.37 2018/10/08 08:16:59 skrll Exp $ */
2 1.20 skrll
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2014 The NetBSD Foundation, Inc.
5 1.1 matt * All rights reserved.
6 1.1 matt *
7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
8 1.1 matt * by Reinoud Zandijk.
9 1.1 matt *
10 1.1 matt * Redistribution and use in source and binary forms, with or without
11 1.1 matt * modification, are permitted provided that the following conditions
12 1.1 matt * are met:
13 1.1 matt * 1. Redistributions of source code must retain the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer.
15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 matt * notice, this list of conditions and the following disclaimer in the
17 1.1 matt * documentation and/or other materials provided with the distribution.
18 1.1 matt *
19 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
30 1.1 matt */
31 1.1 matt
32 1.34 skrll #include "opt_arm_debug.h"
33 1.1 matt #include "opt_exynos.h"
34 1.1 matt
35 1.1 matt #include <sys/cdefs.h>
36 1.37 skrll __KERNEL_RCSID(1, "$NetBSD: exynos_soc.c,v 1.37 2018/10/08 08:16:59 skrll Exp $");
37 1.1 matt
38 1.1 matt #include <sys/param.h>
39 1.1 matt #include <sys/bus.h>
40 1.1 matt #include <sys/cpu.h>
41 1.1 matt #include <sys/device.h>
42 1.1 matt
43 1.1 matt #include <prop/proplib.h>
44 1.1 matt
45 1.1 matt #include <net/if.h>
46 1.1 matt #include <net/if_ether.h>
47 1.1 matt
48 1.1 matt #include <arm/locore.h>
49 1.1 matt
50 1.1 matt #include <arm/mainbus/mainbus.h>
51 1.1 matt #include <arm/cortex/mpcore_var.h>
52 1.1 matt
53 1.1 matt #include <arm/samsung/exynos_reg.h>
54 1.1 matt #include <arm/samsung/exynos_var.h>
55 1.14 matt #include <arm/samsung/mct_reg.h>
56 1.1 matt #include <arm/samsung/smc.h>
57 1.1 matt
58 1.1 matt #include <arm/cortex/pl310_var.h>
59 1.1 matt #include <arm/cortex/pl310_reg.h>
60 1.1 matt
61 1.1 matt /* XXXNH */
62 1.30 marty #include <evbarm/exynos/platform.h>
63 1.1 matt
64 1.1 matt
65 1.1 matt /* these variables are retrieved in start.S and stored in .data */
66 1.1 matt uint32_t exynos_soc_id = 0;
67 1.1 matt uint32_t exynos_pop_id = 0;
68 1.1 matt
69 1.16 reinoud /* cpu frequencies */
70 1.16 reinoud struct cpu_freq {
71 1.16 reinoud uint64_t freq;
72 1.16 reinoud int P;
73 1.16 reinoud int M;
74 1.26 skrll int S;
75 1.16 reinoud };
76 1.16 reinoud
77 1.16 reinoud
78 1.32 jmcneill #ifdef SOC_EXYNOS4
79 1.35 skrll int exynos4_l2cc_init(void);
80 1.35 skrll
81 1.16 reinoud const struct cpu_freq cpu_freq_settings_exynos4[] = {
82 1.16 reinoud { 200, 3, 100, 2},
83 1.16 reinoud { 300, 4, 200, 2},
84 1.16 reinoud { 400, 3, 100, 1},
85 1.16 reinoud { 500, 3, 125, 1},
86 1.16 reinoud { 600, 4, 200, 1},
87 1.16 reinoud { 700, 3, 175, 1},
88 1.16 reinoud { 800, 3, 100, 0},
89 1.16 reinoud { 900, 4, 150, 0},
90 1.16 reinoud {1000, 3, 125, 0},
91 1.16 reinoud {1100, 6, 275, 0},
92 1.16 reinoud {1200, 4, 200, 0},
93 1.16 reinoud {1300, 6, 325, 0},
94 1.16 reinoud {1400, 3, 175, 0},
95 1.16 reinoud {1600, 3, 200, 0},
96 1.24 reinoud // {1704, 3, 213, 0},
97 1.24 reinoud // {1800, 4, 300, 0},
98 1.24 reinoud // {1920, 3, 240, 0},
99 1.24 reinoud // {2000, 3, 250, 0},
100 1.16 reinoud };
101 1.16 reinoud #endif
102 1.16 reinoud
103 1.16 reinoud
104 1.32 jmcneill #ifdef SOC_EXYNOS5
105 1.24 reinoud #define EXYNOS5_DEFAULT_ENTRY 7
106 1.16 reinoud const struct cpu_freq cpu_freq_settings_exynos5[] = {
107 1.16 reinoud { 200, 3, 100, 2},
108 1.16 reinoud { 333, 4, 222, 2},
109 1.16 reinoud { 400, 3, 100, 1},
110 1.16 reinoud { 533, 12, 533, 1},
111 1.16 reinoud { 600, 4, 200, 1},
112 1.16 reinoud { 667, 7, 389, 1},
113 1.16 reinoud { 800, 3, 100, 0},
114 1.24 reinoud { 900, 4, 150, 0},
115 1.16 reinoud {1000, 3, 125, 0},
116 1.16 reinoud {1066, 12, 533, 0},
117 1.16 reinoud {1200, 3, 150, 0},
118 1.16 reinoud {1400, 3, 175, 0},
119 1.16 reinoud {1600, 3, 200, 0},
120 1.16 reinoud };
121 1.16 reinoud #endif
122 1.16 reinoud
123 1.16 reinoud static struct cpu_freq const *cpu_freq_settings = NULL;
124 1.16 reinoud static int ncpu_freq_settings = 0;
125 1.16 reinoud
126 1.16 reinoud static int cpu_freq_target = 0;
127 1.24 reinoud #define NFRQS 18
128 1.16 reinoud static char sysctl_cpu_freqs_txt[NFRQS*5];
129 1.16 reinoud
130 1.21 reinoud bus_space_handle_t exynos_core_bsh;
131 1.21 reinoud bus_space_handle_t exynos_audiocore_bsh;
132 1.21 reinoud
133 1.21 reinoud bus_space_handle_t exynos_wdt_bsh;
134 1.21 reinoud bus_space_handle_t exynos_pmu_bsh;
135 1.21 reinoud bus_space_handle_t exynos_cmu_bsh;
136 1.21 reinoud bus_space_handle_t exynos_cmu_apll_bsh;
137 1.22 reinoud bus_space_handle_t exynos_sysreg_bsh;
138 1.21 reinoud
139 1.21 reinoud
140 1.16 reinoud static int sysctl_cpufreq_target(SYSCTLFN_ARGS);
141 1.16 reinoud static int sysctl_cpufreq_current(SYSCTLFN_ARGS);
142 1.16 reinoud
143 1.1 matt #ifdef ARM_TRUSTZONE_FIRMWARE
144 1.2 reinoud int
145 1.1 matt exynos_do_idle(void)
146 1.1 matt {
147 1.1 matt exynos_smc(SMC_CMD_SLEEP, 0, 0, 0);
148 1.1 matt
149 1.1 matt return 0;
150 1.1 matt }
151 1.1 matt
152 1.1 matt
153 1.2 reinoud int
154 1.1 matt exynos_set_cpu_boot_addr(int cpu, vaddr_t boot_addr)
155 1.1 matt {
156 1.2 reinoud /* XXX we need to map in iRAM space for this XXX */
157 1.1 matt return 0;
158 1.1 matt }
159 1.1 matt
160 1.1 matt
161 1.2 reinoud int
162 1.1 matt exynos_cpu_boot(int cpu)
163 1.1 matt {
164 1.1 matt exynos_smc(SMC_CMD_CPU1BOOT, cpu, 0, 0);
165 1.1 matt
166 1.1 matt return 0;
167 1.1 matt }
168 1.1 matt
169 1.1 matt
170 1.32 jmcneill #ifdef SOC_EXYNOS4
171 1.1 matt /*
172 1.17 snj * The latency values used below are `magic' and probably chosen empirically.
173 1.1 matt * For the 4210 variant the data latency is lower, a 0x110. This is currently
174 1.1 matt * not enforced.
175 1.1 matt *
176 1.1 matt * The prefetch values are also different for the revision 0 of the
177 1.1 matt * Exynos4412, but why?
178 1.1 matt */
179 1.1 matt
180 1.2 reinoud int
181 1.23 reinoud exynos4_l2cc_init(void)
182 1.1 matt {
183 1.1 matt const uint32_t tag_latency = 0x110;
184 1.2 reinoud const uint32_t data_latency = IS_EXYNOS4410_P() ? 0x110 : 0x120;
185 1.1 matt const uint32_t prefetch4412 = /* 0111 0001 0000 0000 0000 0000 0000 0111 */
186 1.1 matt PREFETCHCTL_DBLLINEF_EN |
187 1.1 matt PREFETCHCTL_INSTRPREF_EN |
188 1.1 matt PREFETCHCTL_DATAPREF_EN |
189 1.1 matt PREFETCHCTL_PREF_DROP_EN |
190 1.1 matt PREFETCHCTL_PREFETCH_OFFSET_7;
191 1.1 matt const uint32_t prefetch4412_r0 = /* 0011 0000 0000 0000 0000 0000 0000 0111 */
192 1.1 matt PREFETCHCTL_INSTRPREF_EN |
193 1.1 matt PREFETCHCTL_DATAPREF_EN |
194 1.1 matt PREFETCHCTL_PREFETCH_OFFSET_7;
195 1.1 matt const uint32_t aux_val = /* 0111 1100 0100 0111 0000 0000 0000 0001 */
196 1.1 matt AUXCTL_EARLY_BRESP_EN |
197 1.1 matt AUXCTL_I_PREFETCH |
198 1.1 matt AUXCTL_D_PREFETCH |
199 1.1 matt AUXCTL_NS_INT_ACC_CTL |
200 1.1 matt AUXCTL_NS_INT_LOCK_EN |
201 1.1 matt AUXCTL_SHARED_ATT_OVR |
202 1.1 matt AUXCTL_WAY_SIZE_RSVD7 << 16 | /* why rsvd7 ??? */
203 1.1 matt AUXCTL_FULL_LINE_WR0;
204 1.1 matt const uint32_t aux_keepmask = /* 1100 0010 0000 0000 1111 1111 1111 1111 */
205 1.1 matt AUXCTL_RSVD31 |
206 1.1 matt AUXCTL_EARLY_BRESP_EN |
207 1.1 matt AUXCTL_CACHE_REPL_RR |
208 1.1 matt
209 1.1 matt AUXCTL_SH_ATTR_INV_ENA|
210 1.1 matt AUXCTL_EXCL_CACHE_CFG |
211 1.1 matt AUXCTL_ST_BUF_DEV_LIM_EN |
212 1.1 matt AUXCTL_HIPRO_SO_DEV_EN |
213 1.1 matt AUXCTL_FULL_LINE_WR0 |
214 1.1 matt 0xffff;
215 1.1 matt uint32_t prefetch;
216 1.1 matt
217 1.1 matt /* check the bitmaps are the same as the linux implementation uses */
218 1.1 matt KASSERT(prefetch4412 == 0x71000007);
219 1.1 matt KASSERT(prefetch4412_r0 == 0x30000007);
220 1.1 matt KASSERT(aux_val == 0x7C470001);
221 1.1 matt KASSERT(aux_keepmask == 0xC200FFFF);
222 1.1 matt
223 1.2 reinoud if (IS_EXYNOS4412_R0_P())
224 1.1 matt prefetch = prefetch4412_r0;
225 1.1 matt else
226 1.1 matt prefetch = prefetch4412; /* newer than >= r1_0 */
227 1.1 matt ;
228 1.1 matt
229 1.1 matt exynos_smc(SMC_CMD_L2X0SETUP1, tag_latency, data_latency, prefetch);
230 1.1 matt exynos_smc(SMC_CMD_L2X0SETUP2,
231 1.1 matt POWERCTL_DYNCLKGATE | POWERCTL_STANDBY,
232 1.1 matt aux_val, aux_keepmask);
233 1.1 matt exynos_smc(SMC_CMD_L2X0INVALL, 0, 0, 0);
234 1.1 matt exynos_smc(SMC_CMD_L2X0CTRL, 1, 0, 0);
235 1.1 matt
236 1.1 matt return 0;
237 1.1 matt }
238 1.23 reinoud #endif
239 1.2 reinoud #endif /* ARM_TRUSTZONE_FIRMWARE */
240 1.1 matt
241 1.1 matt
242 1.1 matt void
243 1.16 reinoud exynos_sysctl_cpufreq_init(void)
244 1.16 reinoud {
245 1.16 reinoud const struct sysctlnode *node, *cpunode, *freqnode;
246 1.16 reinoud char *cpos;
247 1.16 reinoud int i, val;
248 1.16 reinoud int error;
249 1.16 reinoud
250 1.16 reinoud memset(sysctl_cpu_freqs_txt, (int) ' ', sizeof(sysctl_cpu_freqs_txt));
251 1.16 reinoud cpos = sysctl_cpu_freqs_txt;
252 1.16 reinoud for (i = 0; i < ncpu_freq_settings; i++) {
253 1.16 reinoud val = cpu_freq_settings[i].freq;
254 1.16 reinoud snprintf(cpos, 6, "%d ", val);
255 1.16 reinoud cpos += (val < 1000) ? 4 : 5;
256 1.16 reinoud }
257 1.16 reinoud *cpos = 0;
258 1.16 reinoud
259 1.16 reinoud error = sysctl_createv(NULL, 0, NULL, &node,
260 1.16 reinoud CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
261 1.16 reinoud NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
262 1.16 reinoud if (error)
263 1.16 reinoud printf("couldn't create `machdep' node\n");
264 1.16 reinoud
265 1.16 reinoud error = sysctl_createv(NULL, 0, &node, &cpunode,
266 1.16 reinoud 0, CTLTYPE_NODE, "cpu", NULL,
267 1.16 reinoud NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
268 1.16 reinoud if (error)
269 1.16 reinoud printf("couldn't create `cpu' node\n");
270 1.16 reinoud
271 1.16 reinoud error = sysctl_createv(NULL, 0, &cpunode, &freqnode,
272 1.16 reinoud 0, CTLTYPE_NODE, "frequency", NULL,
273 1.16 reinoud NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
274 1.16 reinoud if (error)
275 1.16 reinoud printf("couldn't create `frequency' node\n");
276 1.16 reinoud
277 1.16 reinoud error = sysctl_createv(NULL, 0, &freqnode, &node,
278 1.16 reinoud CTLFLAG_READWRITE, CTLTYPE_INT, "target", NULL,
279 1.16 reinoud sysctl_cpufreq_target, 0, &cpu_freq_target, 0,
280 1.16 reinoud CTL_CREATE, CTL_EOL);
281 1.16 reinoud if (error)
282 1.16 reinoud printf("couldn't create `target' node\n");
283 1.16 reinoud
284 1.16 reinoud error = sysctl_createv(NULL, 0, &freqnode, &node,
285 1.16 reinoud 0, CTLTYPE_INT, "current", NULL,
286 1.16 reinoud sysctl_cpufreq_current, 0, NULL, 0,
287 1.16 reinoud CTL_CREATE, CTL_EOL);
288 1.16 reinoud if (error)
289 1.16 reinoud printf("couldn't create `current' node\n");
290 1.16 reinoud
291 1.16 reinoud error = sysctl_createv(NULL, 0, &freqnode, &node,
292 1.16 reinoud CTLFLAG_READONLY, CTLTYPE_STRING, "available", NULL,
293 1.16 reinoud NULL, 0, sysctl_cpu_freqs_txt, 0,
294 1.16 reinoud CTL_CREATE, CTL_EOL);
295 1.16 reinoud if (error)
296 1.16 reinoud printf("couldn't create `available' node\b");
297 1.16 reinoud }
298 1.16 reinoud
299 1.16 reinoud
300 1.16 reinoud uint64_t
301 1.16 reinoud exynos_get_cpufreq(void)
302 1.16 reinoud {
303 1.16 reinoud uint32_t regval;
304 1.16 reinoud uint32_t freq;
305 1.16 reinoud
306 1.31 marty regval = bus_space_read_4(&armv7_generic_bs_tag, exynos_cmu_apll_bsh,
307 1.21 reinoud PLL_CON0_OFFSET);
308 1.16 reinoud freq = PLL_FREQ(EXYNOS_F_IN_FREQ, regval);
309 1.16 reinoud
310 1.16 reinoud return freq;
311 1.16 reinoud }
312 1.16 reinoud
313 1.16 reinoud
314 1.16 reinoud static void
315 1.16 reinoud exynos_set_cpufreq(const struct cpu_freq *freqreq)
316 1.16 reinoud {
317 1.18 reinoud struct cpu_info *ci;
318 1.16 reinoud uint32_t regval;
319 1.16 reinoud int M, P, S;
320 1.18 reinoud int cii;
321 1.16 reinoud
322 1.16 reinoud M = freqreq->M;
323 1.16 reinoud P = freqreq->P;
324 1.16 reinoud S = freqreq->S;
325 1.16 reinoud
326 1.16 reinoud regval = __SHIFTIN(M, PLL_CON0_M) |
327 1.16 reinoud __SHIFTIN(P, PLL_CON0_P) |
328 1.16 reinoud __SHIFTIN(S, PLL_CON0_S);
329 1.16 reinoud
330 1.16 reinoud /* enable PPL and write config */
331 1.16 reinoud regval |= PLL_CON0_ENABLE;
332 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, exynos_cmu_apll_bsh, PLL_CON0_OFFSET,
333 1.21 reinoud regval);
334 1.18 reinoud
335 1.18 reinoud /* update our cycle counter i.e. our CPU frequency for all CPUs */
336 1.18 reinoud for (CPU_INFO_FOREACH(cii, ci)) {
337 1.18 reinoud ci->ci_data.cpu_cc_freq = exynos_get_cpufreq();
338 1.18 reinoud }
339 1.16 reinoud }
340 1.16 reinoud
341 1.16 reinoud
342 1.16 reinoud static int
343 1.16 reinoud sysctl_cpufreq_target(SYSCTLFN_ARGS)
344 1.16 reinoud {
345 1.16 reinoud struct sysctlnode node;
346 1.16 reinoud uint32_t t, curfreq, minfreq, maxfreq;
347 1.16 reinoud int i, best_i, diff;
348 1.16 reinoud int error;
349 1.16 reinoud
350 1.16 reinoud curfreq = exynos_get_cpufreq() / (1000*1000);
351 1.16 reinoud t = *(int *)rnode->sysctl_data;
352 1.16 reinoud if (t == 0)
353 1.16 reinoud t = curfreq;
354 1.16 reinoud
355 1.16 reinoud node = *rnode;
356 1.16 reinoud node.sysctl_data = &t;
357 1.16 reinoud error = sysctl_lookup(SYSCTLFN_CALL(&node));
358 1.16 reinoud if (error || newp == NULL)
359 1.16 reinoud return error;
360 1.16 reinoud
361 1.16 reinoud minfreq = cpu_freq_settings[0].freq;
362 1.16 reinoud maxfreq = cpu_freq_settings[ncpu_freq_settings-1].freq;
363 1.16 reinoud
364 1.16 reinoud if ((t < minfreq) || (t > maxfreq))
365 1.16 reinoud return EINVAL;
366 1.16 reinoud
367 1.16 reinoud if (t == curfreq) {
368 1.16 reinoud *(int *)rnode->sysctl_data = t;
369 1.16 reinoud return 0;
370 1.16 reinoud }
371 1.16 reinoud
372 1.16 reinoud diff = maxfreq;
373 1.16 reinoud best_i = -1;
374 1.16 reinoud for (i = 0; i < ncpu_freq_settings; i++) {
375 1.16 reinoud if (abs(t - cpu_freq_settings[i].freq) <= diff) {
376 1.16 reinoud diff = labs(t - cpu_freq_settings[i].freq);
377 1.16 reinoud best_i = i;
378 1.16 reinoud }
379 1.16 reinoud }
380 1.16 reinoud if (best_i < 0)
381 1.16 reinoud return EINVAL;
382 1.16 reinoud
383 1.16 reinoud exynos_set_cpufreq(&cpu_freq_settings[best_i]);
384 1.16 reinoud
385 1.16 reinoud *(int *)rnode->sysctl_data = t;
386 1.16 reinoud return 0;
387 1.16 reinoud }
388 1.16 reinoud
389 1.16 reinoud
390 1.16 reinoud static int
391 1.16 reinoud sysctl_cpufreq_current(SYSCTLFN_ARGS)
392 1.16 reinoud {
393 1.16 reinoud struct sysctlnode node = *rnode;
394 1.16 reinoud uint32_t freq;
395 1.16 reinoud
396 1.16 reinoud freq = exynos_get_cpufreq() / (1000*1000);
397 1.16 reinoud node.sysctl_data = &freq;
398 1.16 reinoud
399 1.16 reinoud return sysctl_lookup(SYSCTLFN_CALL(&node));
400 1.16 reinoud }
401 1.16 reinoud
402 1.16 reinoud
403 1.19 reinoud #ifdef VERBOSE_INIT_ARM
404 1.19 reinoud #define DUMP_PLL(v, var) \
405 1.19 reinoud reg = EXYNOS##v##_CMU_##var + PLL_CON0_OFFSET;\
406 1.31 marty regval = bus_space_read_4(&armv7_generic_bs_tag, exynos_cmu_bsh, reg); \
407 1.19 reinoud freq = PLL_FREQ(EXYNOS_F_IN_FREQ, regval); \
408 1.19 reinoud printf("%8s at %d Mhz\n", #var, freq/(1000*1000));
409 1.19 reinoud
410 1.19 reinoud
411 1.19 reinoud static void
412 1.19 reinoud exynos_dump_clocks(void)
413 1.19 reinoud {
414 1.19 reinoud uint32_t reg = 0;
415 1.19 reinoud uint32_t regval;
416 1.19 reinoud uint32_t freq;
417 1.19 reinoud
418 1.19 reinoud printf("Initial PLL settings\n");
419 1.32 jmcneill #ifdef SOC_EXYNOS4
420 1.21 reinoud DUMP_PLL(4, APLL);
421 1.21 reinoud DUMP_PLL(4, MPLL);
422 1.21 reinoud DUMP_PLL(4, EPLL);
423 1.21 reinoud DUMP_PLL(4, VPLL);
424 1.19 reinoud #endif
425 1.32 jmcneill #ifdef SOC_EXYNOS5
426 1.21 reinoud DUMP_PLL(5, APLL);
427 1.21 reinoud DUMP_PLL(5, MPLL);
428 1.25 reinoud DUMP_PLL(5, KPLL);
429 1.25 reinoud DUMP_PLL(5, DPLL);
430 1.21 reinoud DUMP_PLL(5, VPLL);
431 1.21 reinoud DUMP_PLL(5, CPLL);
432 1.21 reinoud DUMP_PLL(5, GPLL);
433 1.21 reinoud DUMP_PLL(5, BPLL);
434 1.19 reinoud #endif
435 1.19 reinoud }
436 1.19 reinoud #undef DUMP_PLL
437 1.19 reinoud #endif
438 1.19 reinoud
439 1.19 reinoud
440 1.21 reinoud /* XXX clock stuff needs major work XXX */
441 1.21 reinoud
442 1.21 reinoud void
443 1.32 jmcneill exynos_init_clkout_for_usb(void)
444 1.32 jmcneill {
445 1.32 jmcneill /* Select XUSBXTI as source for CLKOUT */
446 1.32 jmcneill bus_space_write_4(&armv7_generic_bs_tag, exynos_pmu_bsh,
447 1.32 jmcneill EXYNOS_PMU_DEBUG_CLKOUT, 0x1000);
448 1.32 jmcneill }
449 1.32 jmcneill
450 1.32 jmcneill
451 1.32 jmcneill void
452 1.21 reinoud exynos_clocks_bootstrap(void)
453 1.21 reinoud {
454 1.16 reinoud KASSERT(ncpu_freq_settings != 0);
455 1.16 reinoud KASSERT(ncpu_freq_settings < NFRQS);
456 1.24 reinoud int fsel;
457 1.16 reinoud
458 1.19 reinoud #ifdef VERBOSE_INIT_ARM
459 1.19 reinoud exynos_dump_clocks();
460 1.19 reinoud #endif
461 1.19 reinoud
462 1.24 reinoud /* set (max) cpufreq */
463 1.24 reinoud fsel = ncpu_freq_settings-1;
464 1.24 reinoud
465 1.32 jmcneill #ifdef SOC_EXYNOS5
466 1.24 reinoud /* XXX BUGFIX selecting freq on E5 goes wrong for now XXX */
467 1.24 reinoud fsel = EXYNOS5_DEFAULT_ENTRY;
468 1.24 reinoud #endif
469 1.24 reinoud
470 1.24 reinoud exynos_set_cpufreq(&cpu_freq_settings[fsel]);
471 1.21 reinoud
472 1.21 reinoud /* set external USB frequency to XCLKOUT */
473 1.21 reinoud exynos_init_clkout_for_usb();
474 1.16 reinoud }
475 1.16 reinoud
476 1.16 reinoud
477 1.16 reinoud void
478 1.37 skrll exynos_bootstrap(int soc)
479 1.1 matt {
480 1.5 reinoud int error;
481 1.11 reinoud size_t core_size, audiocore_size;
482 1.21 reinoud bus_addr_t audiocore_pbase;
483 1.21 reinoud bus_addr_t audiocore_vbase __diagused;
484 1.21 reinoud bus_addr_t exynos_wdt_offset;
485 1.21 reinoud bus_addr_t exynos_pmu_offset;
486 1.22 reinoud bus_addr_t exynos_sysreg_offset;
487 1.21 reinoud bus_addr_t exynos_cmu_apll_offset;
488 1.36 skrll const vaddr_t iobase = EXYNOS_CORE_VBASE;
489 1.21 reinoud
490 1.37 skrll switch (soc) {
491 1.32 jmcneill #ifdef SOC_EXYNOS4
492 1.37 skrll case 4:
493 1.37 skrll core_size = EXYNOS4_CORE_SIZE;
494 1.37 skrll audiocore_size = EXYNOS4_AUDIOCORE_SIZE;
495 1.37 skrll audiocore_pbase = EXYNOS4_AUDIOCORE_PBASE;
496 1.37 skrll audiocore_vbase = EXYNOS4_AUDIOCORE_VBASE;
497 1.37 skrll exynos_wdt_offset = EXYNOS4_WDT_OFFSET;
498 1.37 skrll exynos_pmu_offset = EXYNOS4_PMU_OFFSET;
499 1.37 skrll exynos_sysreg_offset = EXYNOS4_SYSREG_OFFSET;
500 1.37 skrll exynos_cmu_apll_offset = EXYNOS4_CMU_APLL;
501 1.37 skrll
502 1.37 skrll cpu_freq_settings = cpu_freq_settings_exynos4;
503 1.37 skrll ncpu_freq_settings = __arraycount(cpu_freq_settings_exynos4);
504 1.37 skrll break;
505 1.11 reinoud #endif
506 1.32 jmcneill #ifdef SOC_EXYNOS5
507 1.37 skrll case 5:
508 1.37 skrll core_size = EXYNOS5_CORE_SIZE;
509 1.37 skrll audiocore_size = EXYNOS5_AUDIOCORE_SIZE;
510 1.37 skrll audiocore_pbase = EXYNOS5_AUDIOCORE_PBASE;
511 1.37 skrll audiocore_vbase = EXYNOS5_AUDIOCORE_VBASE;
512 1.37 skrll exynos_wdt_offset = EXYNOS5_WDT_OFFSET;
513 1.37 skrll exynos_pmu_offset = EXYNOS5_PMU_OFFSET;
514 1.37 skrll exynos_sysreg_offset = EXYNOS5_SYSREG_OFFSET;
515 1.37 skrll exynos_cmu_apll_offset = EXYNOS5_CMU_APLL;
516 1.37 skrll
517 1.37 skrll cpu_freq_settings = cpu_freq_settings_exynos5;
518 1.37 skrll ncpu_freq_settings = __arraycount(cpu_freq_settings_exynos5);
519 1.37 skrll break;
520 1.11 reinoud #endif
521 1.37 skrll default:
522 1.37 skrll panic("%s: unknown soc version", __func__);
523 1.37 skrll }
524 1.1 matt
525 1.1 matt /* map in the exynos io registers */
526 1.31 marty error = bus_space_map(&armv7_generic_bs_tag, EXYNOS_CORE_PBASE,
527 1.5 reinoud core_size, 0, &exynos_core_bsh);
528 1.1 matt if (error)
529 1.11 reinoud panic("%s: failed to map in Exynos SFR registers: %d",
530 1.1 matt __func__, error);
531 1.1 matt KASSERT(exynos_core_bsh == iobase);
532 1.7 reinoud
533 1.31 marty error = bus_space_map(&armv7_generic_bs_tag, audiocore_pbase,
534 1.11 reinoud audiocore_size, 0, &exynos_audiocore_bsh);
535 1.11 reinoud if (error)
536 1.11 reinoud panic("%s: failed to map in Exynos audio SFR registers: %d",
537 1.11 reinoud __func__, error);
538 1.12 reinoud KASSERT(exynos_audiocore_bsh == audiocore_vbase);
539 1.11 reinoud
540 1.21 reinoud /* map in commonly used subregions and common used register banks */
541 1.31 marty error = bus_space_subregion(&armv7_generic_bs_tag, exynos_core_bsh,
542 1.21 reinoud exynos_wdt_offset, EXYNOS_BLOCK_SIZE, &exynos_wdt_bsh);
543 1.21 reinoud if (error)
544 1.21 reinoud panic("%s: failed to subregion wdt registers: %d",
545 1.21 reinoud __func__, error);
546 1.21 reinoud
547 1.31 marty error = bus_space_subregion(&armv7_generic_bs_tag, exynos_core_bsh,
548 1.21 reinoud exynos_pmu_offset, EXYNOS_BLOCK_SIZE, &exynos_pmu_bsh);
549 1.21 reinoud if (error)
550 1.21 reinoud panic("%s: failed to subregion pmu registers: %d",
551 1.21 reinoud __func__, error);
552 1.21 reinoud
553 1.21 reinoud exynos_cmu_bsh = exynos_core_bsh;
554 1.31 marty bus_space_subregion(&armv7_generic_bs_tag, exynos_core_bsh,
555 1.22 reinoud exynos_sysreg_offset, EXYNOS_BLOCK_SIZE,
556 1.22 reinoud &exynos_sysreg_bsh);
557 1.22 reinoud if (error)
558 1.22 reinoud panic("%s: failed to subregion sysreg registers: %d",
559 1.22 reinoud __func__, error);
560 1.22 reinoud
561 1.31 marty error = bus_space_subregion(&armv7_generic_bs_tag, exynos_cmu_bsh,
562 1.21 reinoud exynos_cmu_apll_offset, 0xfff, &exynos_cmu_apll_bsh);
563 1.21 reinoud if (error)
564 1.21 reinoud panic("%s: failed to subregion cmu apll registers: %d",
565 1.21 reinoud __func__, error);
566 1.21 reinoud
567 1.11 reinoud /* gpio bootstrapping delayed */
568 1.1 matt }
569 1.1 matt
570 1.1 matt
571 1.1 matt void
572 1.1 matt exynos_device_register(device_t self, void *aux)
573 1.1 matt {
574 1.1 matt if (device_is_a(self, "armperiph")
575 1.1 matt && device_is_a(device_parent(self), "mainbus")) {
576 1.1 matt /*
577 1.1 matt * XXX KLUDGE ALERT XXX
578 1.1 matt * The iot mainbus supplies is completely wrong since it scales
579 1.17 snj * addresses by 2. The simplest remedy is to replace with our
580 1.23 reinoud * bus space used for the armcore registers (which armperiph uses).
581 1.1 matt */
582 1.1 matt struct mainbus_attach_args * const mb = aux;
583 1.31 marty mb->mb_iot = &armv7_generic_bs_tag;
584 1.1 matt return;
585 1.1 matt }
586 1.1 matt if (device_is_a(self, "armgic")
587 1.1 matt && device_is_a(device_parent(self), "armperiph")) {
588 1.1 matt /*
589 1.1 matt * The Exynos4420 armgic is located at a different location!
590 1.1 matt */
591 1.1 matt
592 1.1 matt extern uint32_t exynos_soc_id;
593 1.6 reinoud
594 1.1 matt switch (EXYNOS_PRODUCT_ID(exynos_soc_id)) {
595 1.32 jmcneill #ifdef SOC_EXYNOS5
596 1.1 matt case 0xe5410:
597 1.6 reinoud /* offsets not changed on matt's request */
598 1.1 matt #if 0
599 1.6 reinoud mpcaa->mpcaa_memh = EXYNOS_CORE_VBASE;
600 1.1 matt mpcaa->mpcaa_off1 = EXYNOS5_GIC_IOP_DISTRIBUTOR_OFFSET;
601 1.1 matt mpcaa->mpcaa_off2 = EXYNOS5_GIC_IOP_CONTROLLER_OFFSET;
602 1.1 matt #endif
603 1.1 matt break;
604 1.28 marty case 0xe5422: {
605 1.28 marty struct mpcore_attach_args * const mpcaa = aux;
606 1.28 marty
607 1.28 marty mpcaa->mpcaa_memh = EXYNOS_CORE_VBASE;
608 1.28 marty mpcaa->mpcaa_off1 = EXYNOS5_GIC_IOP_DISTRIBUTOR_OFFSET;
609 1.28 marty mpcaa->mpcaa_off2 = EXYNOS5_GIC_IOP_CONTROLLER_OFFSET;
610 1.28 marty break;
611 1.28 marty }
612 1.1 matt #endif
613 1.32 jmcneill #ifdef SOC_EXYNOS4
614 1.1 matt case 0xe4410:
615 1.12 reinoud case 0xe4412: {
616 1.12 reinoud struct mpcore_attach_args * const mpcaa = aux;
617 1.12 reinoud
618 1.1 matt mpcaa->mpcaa_memh = EXYNOS_CORE_VBASE;
619 1.1 matt mpcaa->mpcaa_off1 = EXYNOS4_GIC_DISTRIBUTOR_OFFSET;
620 1.1 matt mpcaa->mpcaa_off2 = EXYNOS4_GIC_CNTR_OFFSET;
621 1.1 matt break;
622 1.12 reinoud }
623 1.1 matt #endif
624 1.1 matt default:
625 1.1 matt panic("%s: unknown SoC product id %#x", __func__,
626 1.1 matt (u_int)EXYNOS_PRODUCT_ID(exynos_soc_id));
627 1.1 matt }
628 1.1 matt return;
629 1.1 matt }
630 1.10 reinoud if (device_is_a(self, "armgtmr") || device_is_a(self, "mct")) {
631 1.32 jmcneill #ifdef SOC_EXYNOS5
632 1.13 matt /*
633 1.13 matt * The global timer is dependent on the MCT running.
634 1.13 matt */
635 1.13 matt bus_size_t o = EXYNOS5_MCT_OFFSET + MCT_G_TCON;
636 1.31 marty uint32_t v = bus_space_read_4(&armv7_generic_bs_tag, exynos_core_bsh,
637 1.14 matt o);
638 1.13 matt v |= G_TCON_START;
639 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, exynos_core_bsh, o, v);
640 1.13 matt #endif
641 1.1 matt /*
642 1.10 reinoud * The frequencies of the timers are the reference
643 1.1 matt * frequency.
644 1.1 matt */
645 1.1 matt prop_dictionary_set_uint32(device_properties(self),
646 1.10 reinoud "frequency", EXYNOS_F_IN_FREQ);
647 1.1 matt return;
648 1.1 matt }
649 1.1 matt }
650 1.1 matt
651 1.9 reinoud
652 1.9 reinoud void
653 1.9 reinoud exynos_device_register_post_config(device_t self, void *aux)
654 1.9 reinoud {
655 1.9 reinoud }
656 1.9 reinoud
657 1.23 reinoud void
658 1.23 reinoud exynos_usb_soc_powerup(void)
659 1.23 reinoud {
660 1.23 reinoud /* XXX 5422 XXX */
661 1.23 reinoud }
662 1.23 reinoud
663 1.23 reinoud
664 1.23 reinoud /*
665 1.23 reinoud * USB Phy SoC dependent handling
666 1.23 reinoud */
667 1.23 reinoud
668 1.23 reinoud /* XXX 5422 not handled since its unknown how it handles this XXX*/
669 1.23 reinoud static void
670 1.23 reinoud exynos_usb2_set_isolation(bool on)
671 1.23 reinoud {
672 1.23 reinoud uint32_t en_mask, regval;
673 1.23 reinoud bus_addr_t reg;
674 1.23 reinoud
675 1.23 reinoud /* enable PHY */
676 1.23 reinoud reg = EXYNOS_PMU_USB_PHY_CTRL;
677 1.23 reinoud
678 1.23 reinoud if (IS_EXYNOS5_P() || IS_EXYNOS4410_P()) {
679 1.23 reinoud /* set usbhost mode */
680 1.23 reinoud regval = on ? 0 : USB20_PHY_HOST_LINK_EN;
681 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, exynos_sysreg_bsh,
682 1.23 reinoud EXYNOS5_SYSREG_USB20_PHY_TYPE, regval);
683 1.23 reinoud reg = EXYNOS_PMU_USBHOST_PHY_CTRL;
684 1.23 reinoud }
685 1.23 reinoud
686 1.23 reinoud /* do enable PHY */
687 1.23 reinoud en_mask = PMU_PHY_ENABLE;
688 1.31 marty regval = bus_space_read_4(&armv7_generic_bs_tag, exynos_pmu_bsh, reg);
689 1.23 reinoud regval = on ? regval & ~en_mask : regval | en_mask;
690 1.23 reinoud
691 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, exynos_pmu_bsh,
692 1.23 reinoud reg, regval);
693 1.23 reinoud
694 1.23 reinoud if (IS_EXYNOS4X12_P()) {
695 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, exynos_pmu_bsh,
696 1.23 reinoud EXYNOS_PMU_USB_HSIC_1_PHY_CTRL, regval);
697 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, exynos_pmu_bsh,
698 1.23 reinoud EXYNOS_PMU_USB_HSIC_2_PHY_CTRL, regval);
699 1.23 reinoud }
700 1.23 reinoud }
701 1.23 reinoud
702 1.23 reinoud
703 1.32 jmcneill #ifdef SOC_EXYNOS4
704 1.23 reinoud static void
705 1.23 reinoud exynos4_usb2phy_enable(bus_space_handle_t usb2phy_bsh)
706 1.23 reinoud {
707 1.23 reinoud uint32_t phypwr, rstcon, clkreg;
708 1.23 reinoud
709 1.23 reinoud /* write clock value */
710 1.23 reinoud clkreg = FSEL_CLKSEL_24M;
711 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
712 1.23 reinoud USB_PHYCLK, clkreg);
713 1.23 reinoud
714 1.23 reinoud /* set device and host to normal */
715 1.31 marty phypwr = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
716 1.23 reinoud USB_PHYPWR);
717 1.23 reinoud
718 1.23 reinoud /* enable analog, enable otg, unsleep phy0 (host) */
719 1.23 reinoud phypwr &= ~PHYPWR_NORMAL_MASK_PHY0;
720 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
721 1.23 reinoud USB_PHYPWR, phypwr);
722 1.23 reinoud
723 1.23 reinoud if (IS_EXYNOS4X12_P()) {
724 1.23 reinoud /* enable hsic0 (host), enable hsic1 and phy1 (otg) */
725 1.31 marty phypwr = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
726 1.23 reinoud USB_PHYPWR);
727 1.23 reinoud phypwr &= ~(PHYPWR_NORMAL_MASK_HSIC0 |
728 1.23 reinoud PHYPWR_NORMAL_MASK_HSIC1 |
729 1.23 reinoud PHYPWR_NORMAL_MASK_PHY1);
730 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
731 1.23 reinoud USB_PHYPWR, phypwr);
732 1.23 reinoud }
733 1.23 reinoud
734 1.23 reinoud /* reset both phy and link of device */
735 1.31 marty rstcon = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
736 1.23 reinoud USB_RSTCON);
737 1.23 reinoud rstcon |= RSTCON_DEVPHY_SWRST;
738 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
739 1.23 reinoud USB_RSTCON, rstcon);
740 1.23 reinoud DELAY(10000);
741 1.23 reinoud rstcon &= ~RSTCON_DEVPHY_SWRST;
742 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
743 1.23 reinoud USB_RSTCON, rstcon);
744 1.23 reinoud
745 1.23 reinoud if (IS_EXYNOS4X12_P()) {
746 1.23 reinoud /* reset both phy and link of host */
747 1.31 marty rstcon = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
748 1.23 reinoud USB_RSTCON);
749 1.23 reinoud rstcon |= RSTCON_HOSTPHY_SWRST | RSTCON_HOSTPHYLINK_SWRST;
750 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
751 1.23 reinoud USB_RSTCON, rstcon);
752 1.23 reinoud DELAY(10000);
753 1.23 reinoud rstcon &= ~(RSTCON_HOSTPHY_SWRST | RSTCON_HOSTPHYLINK_SWRST);
754 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
755 1.23 reinoud USB_RSTCON, rstcon);
756 1.23 reinoud }
757 1.23 reinoud
758 1.23 reinoud /* wait for everything to be initialized */
759 1.23 reinoud DELAY(80000);
760 1.23 reinoud }
761 1.23 reinoud #endif
762 1.23 reinoud
763 1.23 reinoud
764 1.32 jmcneill #ifdef SOC_EXYNOS5
765 1.23 reinoud static void
766 1.23 reinoud exynos5410_usb2phy_enable(bus_space_handle_t usb2phy_bsh)
767 1.23 reinoud {
768 1.23 reinoud uint32_t phyhost; //, phyotg;
769 1.27 skrll uint32_t phyhsic;
770 1.27 skrll uint32_t ehcictrl, ohcictrl;
771 1.23 reinoud
772 1.23 reinoud /* host configuration: */
773 1.31 marty phyhost = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
774 1.27 skrll USB_PHY_HOST_CTRL0);
775 1.23 reinoud
776 1.23 reinoud /* host phy reference clock; assumption its 24 MHz now */
777 1.23 reinoud phyhost &= ~HOST_CTRL0_FSEL_MASK;
778 1.27 skrll phyhost |= __SHIFTIN(FSEL_CLKSEL_24M, HOST_CTRL0_FSEL_MASK);
779 1.23 reinoud
780 1.23 reinoud /* enable normal mode of operation */
781 1.23 reinoud phyhost &= ~(HOST_CTRL0_FORCESUSPEND | HOST_CTRL0_FORCESLEEP);
782 1.23 reinoud
783 1.23 reinoud /* host phy reset */
784 1.23 reinoud phyhost &= ~(HOST_CTRL0_PHY_SWRST | HOST_CTRL0_PHY_SWRST_ALL |
785 1.27 skrll HOST_CTRL0_SIDDQ | HOST_CTRL0_FORCESUSPEND |
786 1.27 skrll HOST_CTRL0_FORCESLEEP);
787 1.26 skrll
788 1.23 reinoud /* host link reset */
789 1.27 skrll phyhost |= HOST_CTRL0_LINK_SWRST | HOST_CTRL0_UTMI_SWRST |
790 1.27 skrll HOST_CTRL0_COMMONON_N;
791 1.23 reinoud /* do the reset */
792 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HOST_CTRL0,
793 1.27 skrll phyhost);
794 1.23 reinoud DELAY(10000);
795 1.27 skrll
796 1.23 reinoud phyhost &= ~(HOST_CTRL0_LINK_SWRST | HOST_CTRL0_UTMI_SWRST);
797 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HOST_CTRL0,
798 1.27 skrll phyhost);
799 1.27 skrll
800 1.27 skrll /* HSIC control */
801 1.27 skrll phyhsic =
802 1.27 skrll __SHIFTIN(HSIC_CTRL_REFCLKDIV_12, HSIC_CTRL_REFCLKDIV_MASK) |
803 1.27 skrll __SHIFTIN(HSIC_CTRL_REFCLKSEL_DEFAULT, HSIC_CTRL_REFCLKSEL_MASK) |
804 1.27 skrll HSIC_CTRL_PHY_SWRST;
805 1.27 skrll
806 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HSIC_CTRL1,
807 1.27 skrll phyhsic);
808 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HSIC_CTRL2,
809 1.27 skrll phyhsic);
810 1.27 skrll DELAY(10);
811 1.27 skrll
812 1.27 skrll phyhsic &= ~HSIC_CTRL_PHY_SWRST;
813 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HSIC_CTRL1,
814 1.27 skrll phyhsic);
815 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh, USB_PHY_HSIC_CTRL2,
816 1.27 skrll phyhsic);
817 1.27 skrll DELAY(80);
818 1.23 reinoud
819 1.23 reinoud #if 0
820 1.23 reinoud /* otg configuration: */
821 1.31 marty phyotg = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
822 1.23 reinoud USB_PHY_OTG_SYS);
823 1.23 reinoud
824 1.23 reinoud /* otg phy refrence clock: assumption its 24 Mhz now */
825 1.23 reinoud phyotg &= ~OTG_SYS_FSEL_MASK;
826 1.23 reinoud phyotg |= __SHIFTIN(OTG_SYS_FSEL_MASK, FSEL_CLKSEL_24M);
827 1.23 reinoud
828 1.23 reinoud /* enable normal mode of operation */
829 1.23 reinoud phyotg &= ~(OTG_SYS_FORCESUSPEND | OTG_SYS_FORCESLEEP |
830 1.23 reinoud OTG_SYS_SIDDQ_UOTG | OTG_SYS_REFCLKSEL_MASK |
831 1.23 reinoud OTG_SYS_COMMON_ON);
832 1.23 reinoud
833 1.23 reinoud /* OTG phy and link reset */
834 1.23 reinoud phyotg |= OTG_SYS_PHY0_SWRST | OTG_SYS_PHYLINK_SWRST |
835 1.23 reinoud OTG_SYS_OTGDISABLE | OTG_SYS_REFCLKSEL_MASK;
836 1.23 reinoud
837 1.23 reinoud /* do the reset */
838 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
839 1.23 reinoud USB_PHY_OTG_SYS, phyotg);
840 1.23 reinoud DELAY(10000);
841 1.23 reinoud phyotg &= ~(OTG_SYS_PHY0_SWRST | OTG_SYS_LINK_SWRST_UOTG |
842 1.23 reinoud OTG_SYS_PHYLINK_SWRST);
843 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
844 1.23 reinoud USB_PHY_OTG_SYS, phyotg);
845 1.23 reinoud #endif
846 1.23 reinoud
847 1.23 reinoud /* enable EHCI DMA burst: */
848 1.31 marty ehcictrl = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
849 1.27 skrll USB_PHY_HOST_EHCICTRL);
850 1.23 reinoud ehcictrl |= HOST_EHCICTRL_ENA_INCRXALIGN |
851 1.27 skrll HOST_EHCICTRL_ENA_INCR4 | HOST_EHCICTRL_ENA_INCR8 |
852 1.27 skrll HOST_EHCICTRL_ENA_INCR16;
853 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
854 1.27 skrll USB_PHY_HOST_EHCICTRL, ehcictrl);
855 1.27 skrll
856 1.27 skrll /* Set OHCI suspend */
857 1.31 marty ohcictrl = bus_space_read_4(&armv7_generic_bs_tag, usb2phy_bsh,
858 1.27 skrll USB_PHY_HOST_OHCICTRL);
859 1.27 skrll ohcictrl |= HOST_OHCICTRL_SUSPLGCY;
860 1.31 marty bus_space_write_4(&armv7_generic_bs_tag, usb2phy_bsh,
861 1.27 skrll USB_PHY_HOST_OHCICTRL, ohcictrl);
862 1.23 reinoud }
863 1.23 reinoud
864 1.23 reinoud
865 1.23 reinoud static void
866 1.23 reinoud exynos5422_usb2phy_enable(bus_space_handle_t usb2phy_bsh)
867 1.23 reinoud {
868 1.23 reinoud aprint_error("%s not implemented\n", __func__);
869 1.23 reinoud }
870 1.23 reinoud #endif
871 1.23 reinoud
872 1.23 reinoud
873 1.23 reinoud void
874 1.23 reinoud exynos_usb_phy_init(bus_space_handle_t usb2phy_bsh)
875 1.23 reinoud {
876 1.23 reinoud /* disable phy isolation */
877 1.23 reinoud exynos_usb2_set_isolation(false);
878 1.23 reinoud
879 1.32 jmcneill #ifdef SOC_EXYNOS4
880 1.23 reinoud exynos4_usb2phy_enable(usb2phy_bsh);
881 1.23 reinoud #endif
882 1.32 jmcneill #ifdef SOC_EXYNOS5
883 1.23 reinoud if (IS_EXYNOS5410_P()) {
884 1.23 reinoud exynos5410_usb2phy_enable(usb2phy_bsh);
885 1.23 reinoud /* TBD: USB3 phy init */
886 1.23 reinoud } else if (IS_EXYNOS5422_P()) {
887 1.23 reinoud exynos5422_usb2phy_enable(usb2phy_bsh);
888 1.23 reinoud /* TBD: USB3 phy init */
889 1.23 reinoud }
890 1.23 reinoud #endif
891 1.23 reinoud }
892 1.23 reinoud
893 1.23 reinoud
894