exynos_uart.c revision 1.8 1 1.8 thorpej /* $NetBSD: exynos_uart.c,v 1.8 2025/09/06 22:53:47 thorpej Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.6 jmcneill * Copyright (c) 2013-2021 The NetBSD Foundation, Inc.
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * This code is derived from software contributed to The NetBSD Foundation
8 1.1 jmcneill * by Matt Thomas of 3am Software Foundry and Jared McNeill.
9 1.1 jmcneill *
10 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
11 1.1 jmcneill * modification, are permitted provided that the following conditions
12 1.1 jmcneill * are met:
13 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
14 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
15 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
17 1.1 jmcneill * documentation and/or other materials provided with the distribution.
18 1.1 jmcneill *
19 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 jmcneill * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 jmcneill * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 jmcneill * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 jmcneill * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 jmcneill * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 jmcneill * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 jmcneill * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 jmcneill * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 jmcneill * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 jmcneill * POSSIBILITY OF SUCH DAMAGE.
30 1.1 jmcneill */
31 1.1 jmcneill
32 1.1 jmcneill #include "locators.h"
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/cdefs.h>
35 1.1 jmcneill
36 1.8 thorpej __KERNEL_RCSID(1, "$NetBSD: exynos_uart.c,v 1.8 2025/09/06 22:53:47 thorpej Exp $");
37 1.1 jmcneill
38 1.1 jmcneill #define cn_trap() \
39 1.1 jmcneill do { \
40 1.1 jmcneill console_debugger(); \
41 1.1 jmcneill cn_trapped = 1; \
42 1.1 jmcneill } while (/* CONSTCOND */ 0)
43 1.1 jmcneill
44 1.1 jmcneill #include <sys/param.h>
45 1.1 jmcneill #include <sys/bus.h>
46 1.1 jmcneill #include <sys/device.h>
47 1.1 jmcneill #include <sys/conf.h>
48 1.1 jmcneill #include <sys/intr.h>
49 1.1 jmcneill #include <sys/systm.h>
50 1.1 jmcneill #include <sys/time.h>
51 1.1 jmcneill #include <sys/termios.h>
52 1.1 jmcneill #include <sys/kauth.h>
53 1.1 jmcneill #include <sys/lwp.h>
54 1.1 jmcneill #include <sys/tty.h>
55 1.1 jmcneill
56 1.7 riastrad #include <ddb/db_active.h>
57 1.7 riastrad
58 1.1 jmcneill #include <dev/cons.h>
59 1.1 jmcneill
60 1.1 jmcneill #include <dev/fdt/fdtvar.h>
61 1.8 thorpej #include <dev/fdt/fdt_console.h>
62 1.1 jmcneill
63 1.1 jmcneill #include <arm/samsung/sscom_reg.h>
64 1.1 jmcneill
65 1.1 jmcneill static int exynos_uart_match(device_t, cfdata_t, void *);
66 1.1 jmcneill static void exynos_uart_attach(device_t, device_t, void *);
67 1.1 jmcneill
68 1.1 jmcneill static int exynos_uart_intr(void *);
69 1.1 jmcneill
70 1.1 jmcneill static int exynos_uart_cngetc(dev_t);
71 1.1 jmcneill static void exynos_uart_cnputc(dev_t, int);
72 1.1 jmcneill static void exynos_uart_cnpollc(dev_t, int);
73 1.1 jmcneill
74 1.1 jmcneill static void exynos_uart_start(struct tty *);
75 1.1 jmcneill static int exynos_uart_param(struct tty *, struct termios *);
76 1.1 jmcneill
77 1.1 jmcneill extern struct cfdriver exuart_cd;
78 1.1 jmcneill
79 1.6 jmcneill enum exynos_uart_type {
80 1.6 jmcneill EXYNOS_UART_SAMSUNG,
81 1.6 jmcneill EXYNOS_UART_APPLE,
82 1.6 jmcneill };
83 1.6 jmcneill
84 1.6 jmcneill struct exynos_uart_config {
85 1.6 jmcneill enum exynos_uart_type type;
86 1.6 jmcneill uint32_t rxfull;
87 1.6 jmcneill uint32_t txfull;
88 1.6 jmcneill uint32_t rxcount;
89 1.6 jmcneill };
90 1.6 jmcneill
91 1.1 jmcneill struct exynos_uart_softc {
92 1.1 jmcneill device_t sc_dev;
93 1.1 jmcneill bus_space_tag_t sc_bst;
94 1.1 jmcneill bus_space_handle_t sc_bsh;
95 1.2 jmcneill kmutex_t sc_lock;
96 1.1 jmcneill u_int sc_freq;
97 1.1 jmcneill void *sc_ih;
98 1.1 jmcneill
99 1.1 jmcneill bool sc_console;
100 1.1 jmcneill struct tty *sc_tty;
101 1.1 jmcneill
102 1.1 jmcneill int sc_ospeed;
103 1.1 jmcneill tcflag_t sc_cflag;
104 1.1 jmcneill
105 1.6 jmcneill const struct exynos_uart_config *sc_conf;
106 1.6 jmcneill
107 1.1 jmcneill u_char sc_buf[1024];
108 1.1 jmcneill };
109 1.1 jmcneill
110 1.1 jmcneill #define RD4(sc, reg) \
111 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
112 1.1 jmcneill #define WR4(sc, reg, val) \
113 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
114 1.1 jmcneill
115 1.1 jmcneill static bus_addr_t exynos_uart_consaddr;
116 1.1 jmcneill
117 1.1 jmcneill static struct exynos_uart_softc exynos_uart_cnsc;
118 1.1 jmcneill
119 1.1 jmcneill static struct cnm_state exynos_uart_cnm_state;
120 1.1 jmcneill
121 1.1 jmcneill struct consdev exynos_uart_consdev = {
122 1.1 jmcneill .cn_getc = exynos_uart_cngetc,
123 1.1 jmcneill .cn_putc = exynos_uart_cnputc,
124 1.1 jmcneill .cn_pollc = exynos_uart_cnpollc,
125 1.1 jmcneill .cn_dev = NODEV,
126 1.1 jmcneill .cn_pri = CN_NORMAL,
127 1.1 jmcneill };
128 1.1 jmcneill
129 1.1 jmcneill static dev_type_open(exynos_uart_open);
130 1.1 jmcneill static dev_type_open(exynos_uart_close);
131 1.1 jmcneill static dev_type_read(exynos_uart_read);
132 1.1 jmcneill static dev_type_write(exynos_uart_write);
133 1.1 jmcneill static dev_type_ioctl(exynos_uart_ioctl);
134 1.1 jmcneill static dev_type_tty(exynos_uart_tty);
135 1.1 jmcneill static dev_type_poll(exynos_uart_poll);
136 1.1 jmcneill static dev_type_stop(exynos_uart_stop);
137 1.1 jmcneill
138 1.1 jmcneill const struct cdevsw exuart_cdevsw = {
139 1.1 jmcneill .d_open = exynos_uart_open,
140 1.1 jmcneill .d_close = exynos_uart_close,
141 1.1 jmcneill .d_read = exynos_uart_read,
142 1.1 jmcneill .d_write = exynos_uart_write,
143 1.1 jmcneill .d_ioctl = exynos_uart_ioctl,
144 1.1 jmcneill .d_stop = exynos_uart_stop,
145 1.1 jmcneill .d_tty = exynos_uart_tty,
146 1.1 jmcneill .d_poll = exynos_uart_poll,
147 1.1 jmcneill .d_mmap = nommap,
148 1.1 jmcneill .d_kqfilter = ttykqfilter,
149 1.1 jmcneill .d_discard = nodiscard,
150 1.1 jmcneill .d_flag = D_TTY
151 1.1 jmcneill };
152 1.1 jmcneill
153 1.1 jmcneill static int exynos_uart_cmajor = -1;
154 1.1 jmcneill
155 1.6 jmcneill static const struct exynos_uart_config exynos_uart_samsung = {
156 1.6 jmcneill .type = EXYNOS_UART_SAMSUNG,
157 1.6 jmcneill .rxfull = UFSTAT_RXFULL,
158 1.6 jmcneill .txfull = UFSTAT_TXFULL,
159 1.6 jmcneill .rxcount = UFSTAT_RXCOUNT,
160 1.6 jmcneill };
161 1.6 jmcneill
162 1.6 jmcneill static const struct exynos_uart_config exynos_uart_apple = {
163 1.6 jmcneill .type = EXYNOS_UART_APPLE,
164 1.6 jmcneill .rxfull = UFSTAT_S5L_RXFULL,
165 1.6 jmcneill .txfull = UFSTAT_S5L_TXFULL,
166 1.6 jmcneill .rxcount = UFSTAT_S5L_RXCOUNT,
167 1.6 jmcneill };
168 1.6 jmcneill
169 1.4 thorpej static const struct device_compatible_entry compat_data[] = {
170 1.6 jmcneill { .compat = "samsung,exynos4210-uart", .data = &exynos_uart_samsung },
171 1.6 jmcneill { .compat = "apple,s5l-uart", .data = &exynos_uart_apple },
172 1.4 thorpej DEVICE_COMPAT_EOL
173 1.1 jmcneill };
174 1.1 jmcneill
175 1.1 jmcneill CFATTACH_DECL_NEW(exynos_uart, sizeof(struct exynos_uart_softc),
176 1.1 jmcneill exynos_uart_match, exynos_uart_attach, NULL, NULL);
177 1.1 jmcneill
178 1.1 jmcneill static int
179 1.1 jmcneill exynos_uart_match(device_t parent, cfdata_t cf, void *aux)
180 1.1 jmcneill {
181 1.1 jmcneill struct fdt_attach_args * const faa = aux;
182 1.1 jmcneill
183 1.4 thorpej return of_compatible_match(faa->faa_phandle, compat_data);
184 1.1 jmcneill }
185 1.1 jmcneill
186 1.1 jmcneill static void
187 1.1 jmcneill exynos_uart_attach(device_t parent, device_t self, void *aux)
188 1.1 jmcneill {
189 1.1 jmcneill struct exynos_uart_softc * const sc = device_private(self);
190 1.1 jmcneill struct fdt_attach_args * const faa = aux;
191 1.1 jmcneill const int phandle = faa->faa_phandle;
192 1.1 jmcneill char intrstr[128];
193 1.1 jmcneill struct clk *clk_uart, *clk_uart_baud0;
194 1.1 jmcneill struct tty *tp;
195 1.1 jmcneill int major, minor;
196 1.1 jmcneill bus_addr_t addr;
197 1.1 jmcneill bus_size_t size;
198 1.6 jmcneill uint32_t ucon;
199 1.1 jmcneill
200 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
201 1.1 jmcneill aprint_error(": couldn't get registers\n");
202 1.1 jmcneill return;
203 1.1 jmcneill }
204 1.1 jmcneill if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
205 1.1 jmcneill aprint_error(": failed to decode interrupt\n");
206 1.1 jmcneill return;
207 1.1 jmcneill }
208 1.1 jmcneill clk_uart = fdtbus_clock_get(phandle, "uart");
209 1.1 jmcneill if (clk_uart == NULL || clk_enable(clk_uart) != 0) {
210 1.1 jmcneill aprint_error(": failed to enable uart clock\n");
211 1.1 jmcneill return;
212 1.1 jmcneill }
213 1.1 jmcneill clk_uart_baud0 = fdtbus_clock_get(phandle, "clk_uart_baud0");
214 1.1 jmcneill if (clk_uart_baud0 == NULL || clk_enable(clk_uart_baud0) != 0) {
215 1.1 jmcneill aprint_error(": failed to enable clk_uart_baud0 clock\n");
216 1.1 jmcneill return;
217 1.1 jmcneill }
218 1.1 jmcneill
219 1.1 jmcneill const bool is_console = exynos_uart_consaddr == addr;
220 1.1 jmcneill
221 1.1 jmcneill sc->sc_dev = self;
222 1.1 jmcneill sc->sc_bst = faa->faa_bst;
223 1.6 jmcneill sc->sc_conf = of_compatible_lookup(phandle, compat_data)->data;
224 1.2 jmcneill mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_HIGH);
225 1.1 jmcneill sc->sc_console = is_console;
226 1.1 jmcneill if (is_console) {
227 1.1 jmcneill sc->sc_bsh = exynos_uart_cnsc.sc_bsh;
228 1.1 jmcneill } else {
229 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
230 1.1 jmcneill aprint_error(": failed to map registers\n");
231 1.1 jmcneill return;
232 1.1 jmcneill }
233 1.1 jmcneill }
234 1.1 jmcneill sc->sc_freq = clk_get_rate(clk_uart_baud0);
235 1.1 jmcneill
236 1.5 skrll sc->sc_ih = fdtbus_intr_establish_xname(phandle, 0, IPL_SERIAL,
237 1.5 skrll 0, exynos_uart_intr, sc, device_xname(self));
238 1.1 jmcneill if (sc->sc_ih == NULL) {
239 1.1 jmcneill aprint_error(": failed to establish interrupt on %s\n",
240 1.1 jmcneill intrstr);
241 1.1 jmcneill return;
242 1.1 jmcneill }
243 1.1 jmcneill
244 1.1 jmcneill if (exynos_uart_cmajor == -1) {
245 1.1 jmcneill /* allocate a major number */
246 1.1 jmcneill int bmajor = -1, cmajor = -1;
247 1.1 jmcneill int error = devsw_attach("exuart", NULL, &bmajor,
248 1.1 jmcneill &exuart_cdevsw, &cmajor);
249 1.1 jmcneill if (error) {
250 1.1 jmcneill aprint_error(": couldn't allocate major number\n");
251 1.1 jmcneill return;
252 1.1 jmcneill }
253 1.1 jmcneill exynos_uart_cmajor = cmajor;
254 1.1 jmcneill }
255 1.1 jmcneill
256 1.1 jmcneill major = cdevsw_lookup_major(&exuart_cdevsw);
257 1.1 jmcneill minor = device_unit(self);
258 1.1 jmcneill
259 1.1 jmcneill tp = sc->sc_tty = tty_alloc();
260 1.1 jmcneill tp->t_oproc = exynos_uart_start;
261 1.1 jmcneill tp->t_param = exynos_uart_param;
262 1.1 jmcneill tp->t_dev = makedev(major, minor);
263 1.1 jmcneill tp->t_sc = sc;
264 1.1 jmcneill tty_attach(tp);
265 1.1 jmcneill
266 1.1 jmcneill aprint_naive("\n");
267 1.1 jmcneill if (is_console) {
268 1.1 jmcneill cn_tab->cn_dev = tp->t_dev;
269 1.1 jmcneill aprint_normal(": console");
270 1.1 jmcneill }
271 1.1 jmcneill aprint_normal("\n");
272 1.1 jmcneill
273 1.1 jmcneill if (is_console)
274 1.1 jmcneill delay(10000);
275 1.1 jmcneill
276 1.1 jmcneill /* Initialize device */
277 1.1 jmcneill WR4(sc, SSCOM_UFCON,
278 1.1 jmcneill __SHIFTIN(2, UFCON_TXTRIGGER) |
279 1.1 jmcneill __SHIFTIN(1, UFCON_RXTRIGGER) |
280 1.1 jmcneill UFCON_TXFIFO_RESET | UFCON_RXFIFO_RESET |
281 1.1 jmcneill UFCON_FIFO_ENABLE);
282 1.6 jmcneill
283 1.1 jmcneill /* Configure PIO mode with RX timeout interrupts */
284 1.6 jmcneill ucon = UCON_TOINT | UCON_ERRINT |
285 1.6 jmcneill UCON_TXMODE_INT | UCON_RXMODE_INT;
286 1.6 jmcneill WR4(sc, SSCOM_UCON, ucon);
287 1.6 jmcneill
288 1.6 jmcneill switch (sc->sc_conf->type) {
289 1.6 jmcneill case EXYNOS_UART_SAMSUNG:
290 1.6 jmcneill WR4(sc, SSCOM_UCON, ucon | __SHIFTIN(3, UCON_RXTO));
291 1.6 jmcneill /* Disable interrupts */
292 1.6 jmcneill WR4(sc, SSCOM_UINTM, ~0u);
293 1.6 jmcneill break;
294 1.6 jmcneill case EXYNOS_UART_APPLE:
295 1.6 jmcneill break;
296 1.6 jmcneill }
297 1.1 jmcneill
298 1.1 jmcneill aprint_normal_dev(self, "interrupting on %s\n", intrstr);
299 1.1 jmcneill }
300 1.1 jmcneill
301 1.1 jmcneill static int
302 1.1 jmcneill exynos_uart_cngetc(dev_t dev)
303 1.1 jmcneill {
304 1.1 jmcneill struct exynos_uart_softc * const sc = &exynos_uart_cnsc;
305 1.2 jmcneill uint32_t ufstat;
306 1.1 jmcneill int s, c;
307 1.1 jmcneill
308 1.1 jmcneill s = splserial();
309 1.1 jmcneill
310 1.2 jmcneill ufstat = RD4(sc, SSCOM_UFSTAT);
311 1.6 jmcneill if (__SHIFTOUT(ufstat, sc->sc_conf->rxcount) == 0) {
312 1.1 jmcneill splx(s);
313 1.1 jmcneill return -1;
314 1.1 jmcneill }
315 1.1 jmcneill
316 1.6 jmcneill c = RD4(sc, SSCOM_URXH);
317 1.7 riastrad if (!db_active) {
318 1.1 jmcneill int cn_trapped __unused = 0;
319 1.6 jmcneill cn_check_magic(dev, c & 0xff, exynos_uart_cnm_state);
320 1.1 jmcneill }
321 1.1 jmcneill
322 1.1 jmcneill splx(s);
323 1.1 jmcneill
324 1.1 jmcneill return c & 0xff;
325 1.1 jmcneill }
326 1.1 jmcneill
327 1.1 jmcneill static void
328 1.1 jmcneill exynos_uart_cnputc(dev_t dev, int c)
329 1.1 jmcneill {
330 1.1 jmcneill struct exynos_uart_softc * const sc = &exynos_uart_cnsc;
331 1.1 jmcneill int s;
332 1.1 jmcneill
333 1.1 jmcneill s = splserial();
334 1.6 jmcneill while ((RD4(sc, SSCOM_UFSTAT) & sc->sc_conf->txfull) != 0)
335 1.1 jmcneill ;
336 1.1 jmcneill
337 1.6 jmcneill WR4(sc, SSCOM_UTXH, c & 0xff);
338 1.1 jmcneill
339 1.1 jmcneill splx(s);
340 1.1 jmcneill }
341 1.3 skrll
342 1.1 jmcneill
343 1.1 jmcneill static void
344 1.1 jmcneill exynos_uart_cnpollc(dev_t dev, int on)
345 1.1 jmcneill {
346 1.1 jmcneill }
347 1.1 jmcneill
348 1.1 jmcneill static void
349 1.1 jmcneill exynos_uart_cnattach(bus_space_tag_t bst, bus_space_handle_t bsh,
350 1.6 jmcneill int ospeed, tcflag_t cflag, const struct exynos_uart_config *conf)
351 1.1 jmcneill {
352 1.1 jmcneill struct exynos_uart_softc *sc = &exynos_uart_cnsc;
353 1.1 jmcneill
354 1.1 jmcneill cn_tab = &exynos_uart_consdev;
355 1.1 jmcneill cn_init_magic(&exynos_uart_cnm_state);
356 1.1 jmcneill cn_set_magic("\047\001");
357 1.1 jmcneill
358 1.1 jmcneill sc->sc_bst = bst;
359 1.1 jmcneill sc->sc_bsh = bsh;
360 1.1 jmcneill sc->sc_ospeed = ospeed;
361 1.1 jmcneill sc->sc_cflag = cflag;
362 1.6 jmcneill sc->sc_conf = conf;
363 1.1 jmcneill }
364 1.1 jmcneill
365 1.1 jmcneill static int
366 1.1 jmcneill exynos_uart_open(dev_t dev, int flag, int mode, lwp_t *l)
367 1.1 jmcneill {
368 1.1 jmcneill struct exynos_uart_softc *sc =
369 1.1 jmcneill device_lookup_private(&exuart_cd, minor(dev));
370 1.1 jmcneill struct tty *tp = sc->sc_tty;
371 1.6 jmcneill uint32_t ucon;
372 1.1 jmcneill
373 1.1 jmcneill if (kauth_authorize_device_tty(l->l_cred,
374 1.1 jmcneill KAUTH_DEVICE_TTY_OPEN, tp) != 0) {
375 1.1 jmcneill return EBUSY;
376 1.1 jmcneill }
377 1.1 jmcneill
378 1.2 jmcneill mutex_enter(&sc->sc_lock);
379 1.2 jmcneill
380 1.1 jmcneill if ((tp->t_state & TS_ISOPEN) == 0 && tp->t_wopen == 0) {
381 1.1 jmcneill tp->t_dev = dev;
382 1.1 jmcneill ttychars(tp);
383 1.1 jmcneill tp->t_iflag = TTYDEF_IFLAG;
384 1.1 jmcneill tp->t_oflag = TTYDEF_OFLAG;
385 1.1 jmcneill tp->t_lflag = TTYDEF_LFLAG;
386 1.1 jmcneill if (sc->sc_console) {
387 1.1 jmcneill tp->t_ispeed = tp->t_ospeed = exynos_uart_cnsc.sc_ospeed;
388 1.1 jmcneill tp->t_cflag = exynos_uart_cnsc.sc_cflag;
389 1.1 jmcneill } else {
390 1.1 jmcneill tp->t_ispeed = tp->t_ospeed = TTYDEF_SPEED;
391 1.1 jmcneill tp->t_cflag = TTYDEF_CFLAG;
392 1.1 jmcneill }
393 1.1 jmcneill ttsetwater(tp);
394 1.1 jmcneill }
395 1.1 jmcneill tp->t_state |= TS_CARR_ON;
396 1.1 jmcneill
397 1.1 jmcneill /* Enable RX and error interrupts */
398 1.6 jmcneill switch (sc->sc_conf->type) {
399 1.6 jmcneill case EXYNOS_UART_SAMSUNG:
400 1.6 jmcneill WR4(sc, SSCOM_UINTM, ~0u & ~(UINT_RXD|UINT_ERROR));
401 1.6 jmcneill break;
402 1.6 jmcneill case EXYNOS_UART_APPLE:
403 1.6 jmcneill ucon = RD4(sc, SSCOM_UCON);
404 1.6 jmcneill ucon |= UCON_S5L_RXTHRESH | UCON_S5L_RX_TIMEOUT;
405 1.6 jmcneill WR4(sc, SSCOM_UCON, ucon);
406 1.6 jmcneill break;
407 1.6 jmcneill }
408 1.1 jmcneill
409 1.2 jmcneill mutex_exit(&sc->sc_lock);
410 1.2 jmcneill
411 1.1 jmcneill return tp->t_linesw->l_open(dev, tp);
412 1.1 jmcneill }
413 1.1 jmcneill
414 1.1 jmcneill static int
415 1.1 jmcneill exynos_uart_close(dev_t dev, int flag, int mode, lwp_t *l)
416 1.1 jmcneill {
417 1.1 jmcneill struct exynos_uart_softc *sc =
418 1.1 jmcneill device_lookup_private(&exuart_cd, minor(dev));
419 1.1 jmcneill struct tty *tp = sc->sc_tty;
420 1.6 jmcneill uint32_t ucon;
421 1.1 jmcneill
422 1.2 jmcneill mutex_enter(&sc->sc_lock);
423 1.2 jmcneill
424 1.1 jmcneill tp->t_linesw->l_close(tp, flag);
425 1.1 jmcneill ttyclose(tp);
426 1.1 jmcneill
427 1.1 jmcneill /* Disable interrupts */
428 1.6 jmcneill switch (sc->sc_conf->type) {
429 1.6 jmcneill case EXYNOS_UART_SAMSUNG:
430 1.6 jmcneill WR4(sc, SSCOM_UINTM, ~0u);
431 1.6 jmcneill break;
432 1.6 jmcneill case EXYNOS_UART_APPLE:
433 1.6 jmcneill ucon = RD4(sc, SSCOM_UCON);
434 1.6 jmcneill ucon &= ~(UCON_S5L_RXTHRESH | UCON_S5L_RX_TIMEOUT);
435 1.6 jmcneill WR4(sc, SSCOM_UCON, ucon);
436 1.6 jmcneill break;
437 1.6 jmcneill }
438 1.1 jmcneill
439 1.2 jmcneill mutex_exit(&sc->sc_lock);
440 1.2 jmcneill
441 1.1 jmcneill return 0;
442 1.1 jmcneill }
443 1.1 jmcneill
444 1.1 jmcneill static int
445 1.1 jmcneill exynos_uart_read(dev_t dev, struct uio *uio, int flag)
446 1.1 jmcneill {
447 1.1 jmcneill struct exynos_uart_softc *sc =
448 1.1 jmcneill device_lookup_private(&exuart_cd, minor(dev));
449 1.1 jmcneill struct tty *tp = sc->sc_tty;
450 1.1 jmcneill
451 1.1 jmcneill return tp->t_linesw->l_read(tp, uio, flag);
452 1.1 jmcneill }
453 1.1 jmcneill
454 1.1 jmcneill static int
455 1.1 jmcneill exynos_uart_write(dev_t dev, struct uio *uio, int flag)
456 1.1 jmcneill {
457 1.1 jmcneill struct exynos_uart_softc *sc =
458 1.1 jmcneill device_lookup_private(&exuart_cd, minor(dev));
459 1.1 jmcneill struct tty *tp = sc->sc_tty;
460 1.1 jmcneill
461 1.1 jmcneill return tp->t_linesw->l_write(tp, uio, flag);
462 1.1 jmcneill }
463 1.1 jmcneill
464 1.1 jmcneill static int
465 1.1 jmcneill exynos_uart_poll(dev_t dev, int events, lwp_t *l)
466 1.1 jmcneill {
467 1.1 jmcneill struct exynos_uart_softc *sc =
468 1.1 jmcneill device_lookup_private(&exuart_cd, minor(dev));
469 1.1 jmcneill struct tty *tp = sc->sc_tty;
470 1.1 jmcneill
471 1.1 jmcneill return tp->t_linesw->l_poll(tp, events, l);
472 1.1 jmcneill }
473 1.1 jmcneill
474 1.1 jmcneill static int
475 1.1 jmcneill exynos_uart_ioctl(dev_t dev, u_long cmd, void *data, int flag, lwp_t *l)
476 1.1 jmcneill {
477 1.1 jmcneill struct exynos_uart_softc *sc =
478 1.1 jmcneill device_lookup_private(&exuart_cd, minor(dev));
479 1.1 jmcneill struct tty *tp = sc->sc_tty;
480 1.1 jmcneill int error;
481 1.1 jmcneill
482 1.1 jmcneill error = tp->t_linesw->l_ioctl(tp, cmd, data, flag, l);
483 1.1 jmcneill if (error != EPASSTHROUGH)
484 1.1 jmcneill return error;
485 1.1 jmcneill
486 1.1 jmcneill return ttioctl(tp, cmd, data, flag, l);
487 1.1 jmcneill }
488 1.1 jmcneill
489 1.1 jmcneill static struct tty *
490 1.1 jmcneill exynos_uart_tty(dev_t dev)
491 1.1 jmcneill {
492 1.1 jmcneill struct exynos_uart_softc *sc =
493 1.1 jmcneill device_lookup_private(&exuart_cd, minor(dev));
494 1.1 jmcneill
495 1.1 jmcneill return sc->sc_tty;
496 1.1 jmcneill }
497 1.1 jmcneill
498 1.1 jmcneill static void
499 1.1 jmcneill exynos_uart_stop(struct tty *tp, int flag)
500 1.1 jmcneill {
501 1.1 jmcneill }
502 1.1 jmcneill
503 1.1 jmcneill static void
504 1.1 jmcneill exynos_uart_start(struct tty *tp)
505 1.1 jmcneill {
506 1.1 jmcneill struct exynos_uart_softc *sc = tp->t_sc;
507 1.1 jmcneill u_char *p = sc->sc_buf;
508 1.1 jmcneill int s, brem;
509 1.1 jmcneill
510 1.1 jmcneill s = spltty();
511 1.1 jmcneill
512 1.1 jmcneill if (tp->t_state & (TS_TTSTOP | TS_BUSY | TS_TIMEOUT)) {
513 1.1 jmcneill splx(s);
514 1.1 jmcneill return;
515 1.1 jmcneill }
516 1.1 jmcneill tp->t_state |= TS_BUSY;
517 1.1 jmcneill
518 1.1 jmcneill for (brem = q_to_b(&tp->t_outq, sc->sc_buf, sizeof(sc->sc_buf));
519 1.1 jmcneill brem > 0;
520 1.1 jmcneill brem--, p++) {
521 1.6 jmcneill while ((RD4(sc, SSCOM_UFSTAT) & sc->sc_conf->txfull) != 0)
522 1.1 jmcneill ;
523 1.1 jmcneill
524 1.6 jmcneill WR4(sc, SSCOM_UTXH, *p);
525 1.1 jmcneill }
526 1.1 jmcneill
527 1.1 jmcneill tp->t_state &= ~TS_BUSY;
528 1.1 jmcneill if (ttypull(tp)) {
529 1.1 jmcneill tp->t_state |= TS_TIMEOUT;
530 1.1 jmcneill callout_schedule(&tp->t_rstrt_ch, 1);
531 1.1 jmcneill }
532 1.1 jmcneill splx(s);
533 1.1 jmcneill }
534 1.1 jmcneill
535 1.1 jmcneill static int
536 1.1 jmcneill exynos_uart_param(struct tty *tp, struct termios *t)
537 1.1 jmcneill {
538 1.1 jmcneill struct exynos_uart_softc *sc = tp->t_sc;
539 1.1 jmcneill
540 1.2 jmcneill mutex_enter(&sc->sc_lock);
541 1.2 jmcneill
542 1.2 jmcneill if (tp->t_cflag != t->c_cflag) {
543 1.2 jmcneill uint32_t ulcon = 0;
544 1.2 jmcneill switch (ISSET(t->c_cflag, CSIZE)) {
545 1.2 jmcneill case CS5:
546 1.2 jmcneill ulcon |= ULCON_LENGTH_5;
547 1.2 jmcneill break;
548 1.2 jmcneill case CS6:
549 1.2 jmcneill ulcon |= ULCON_LENGTH_6;
550 1.2 jmcneill break;
551 1.2 jmcneill case CS7:
552 1.2 jmcneill ulcon |= ULCON_LENGTH_7;
553 1.2 jmcneill break;
554 1.2 jmcneill case CS8:
555 1.2 jmcneill ulcon |= ULCON_LENGTH_8;
556 1.2 jmcneill break;
557 1.2 jmcneill }
558 1.2 jmcneill switch (ISSET(t->c_cflag, PARENB|PARODD)) {
559 1.2 jmcneill case PARENB|PARODD:
560 1.2 jmcneill ulcon |= ULCON_PARITY_ODD;
561 1.2 jmcneill break;
562 1.2 jmcneill case PARENB:
563 1.2 jmcneill ulcon |= ULCON_PARITY_EVEN;
564 1.2 jmcneill break;
565 1.2 jmcneill default:
566 1.2 jmcneill ulcon |= ULCON_PARITY_NONE;
567 1.2 jmcneill break;
568 1.2 jmcneill }
569 1.2 jmcneill if (ISSET(t->c_cflag, CSTOPB))
570 1.2 jmcneill ulcon |= ULCON_STOP;
571 1.2 jmcneill WR4(sc, SSCOM_ULCON, ulcon);
572 1.2 jmcneill }
573 1.1 jmcneill
574 1.2 jmcneill if (tp->t_ospeed != t->c_ospeed) {
575 1.2 jmcneill const uint32_t ubrdiv = (sc->sc_freq / 16) / t->c_ospeed - 1;
576 1.2 jmcneill WR4(sc, SSCOM_UBRDIV, ubrdiv);
577 1.2 jmcneill }
578 1.1 jmcneill
579 1.1 jmcneill tp->t_ispeed = t->c_ispeed;
580 1.1 jmcneill tp->t_ospeed = t->c_ospeed;
581 1.1 jmcneill tp->t_cflag = t->c_cflag;
582 1.1 jmcneill
583 1.2 jmcneill mutex_exit(&sc->sc_lock);
584 1.2 jmcneill
585 1.1 jmcneill return 0;
586 1.1 jmcneill }
587 1.1 jmcneill
588 1.1 jmcneill static int
589 1.1 jmcneill exynos_uart_intr(void *priv)
590 1.1 jmcneill {
591 1.1 jmcneill struct exynos_uart_softc *sc = priv;
592 1.1 jmcneill struct tty *tp = sc->sc_tty;
593 1.6 jmcneill uint32_t ack, uerstat, ufstat, c;
594 1.1 jmcneill
595 1.2 jmcneill mutex_enter(&sc->sc_lock);
596 1.2 jmcneill
597 1.6 jmcneill if (sc->sc_conf->type == EXYNOS_UART_APPLE) {
598 1.6 jmcneill ack = RD4(sc, SSCOM_UTRSTAT);
599 1.6 jmcneill } else {
600 1.6 jmcneill ack = RD4(sc, SSCOM_UINTP);
601 1.6 jmcneill }
602 1.1 jmcneill
603 1.1 jmcneill for (;;) {
604 1.1 jmcneill int cn_trapped = 0;
605 1.1 jmcneill
606 1.1 jmcneill uerstat = RD4(sc, SSCOM_UERSTAT);
607 1.1 jmcneill if (uerstat & UERSTAT_BREAK) {
608 1.1 jmcneill cn_check_magic(tp->t_dev, CNC_BREAK,
609 1.1 jmcneill exynos_uart_cnm_state);
610 1.1 jmcneill if (cn_trapped)
611 1.1 jmcneill continue;
612 1.1 jmcneill }
613 1.1 jmcneill
614 1.1 jmcneill ufstat = RD4(sc, SSCOM_UFSTAT);
615 1.6 jmcneill if (__SHIFTOUT(ufstat, sc->sc_conf->rxcount) == 0) {
616 1.1 jmcneill break;
617 1.1 jmcneill }
618 1.1 jmcneill
619 1.6 jmcneill c = RD4(sc, SSCOM_URXH);
620 1.1 jmcneill cn_check_magic(tp->t_dev, c & 0xff, exynos_uart_cnm_state);
621 1.1 jmcneill if (cn_trapped)
622 1.1 jmcneill continue;
623 1.1 jmcneill tp->t_linesw->l_rint(c & 0xff, tp);
624 1.1 jmcneill }
625 1.1 jmcneill
626 1.6 jmcneill if (sc->sc_conf->type == EXYNOS_UART_APPLE) {
627 1.6 jmcneill WR4(sc, SSCOM_UTRSTAT, ack);
628 1.6 jmcneill } else {
629 1.6 jmcneill WR4(sc, SSCOM_UINTP, ack);
630 1.6 jmcneill }
631 1.1 jmcneill
632 1.2 jmcneill mutex_exit(&sc->sc_lock);
633 1.2 jmcneill
634 1.1 jmcneill return 1;
635 1.1 jmcneill }
636 1.1 jmcneill
637 1.1 jmcneill /*
638 1.1 jmcneill * Console support
639 1.1 jmcneill */
640 1.1 jmcneill
641 1.1 jmcneill static int
642 1.1 jmcneill exynos_uart_console_match(int phandle)
643 1.1 jmcneill {
644 1.4 thorpej return of_compatible_match(phandle, compat_data);
645 1.1 jmcneill }
646 1.1 jmcneill
647 1.1 jmcneill static void
648 1.1 jmcneill exynos_uart_console_consinit(struct fdt_attach_args *faa, u_int uart_freq)
649 1.1 jmcneill {
650 1.1 jmcneill const int phandle = faa->faa_phandle;
651 1.1 jmcneill bus_space_tag_t bst = faa->faa_bst;
652 1.1 jmcneill bus_space_handle_t bsh;
653 1.1 jmcneill bus_addr_t addr;
654 1.1 jmcneill bus_size_t size;
655 1.1 jmcneill tcflag_t flags;
656 1.1 jmcneill int speed;
657 1.6 jmcneill const struct exynos_uart_config *conf;
658 1.1 jmcneill
659 1.1 jmcneill speed = fdtbus_get_stdout_speed();
660 1.1 jmcneill if (speed < 0)
661 1.1 jmcneill speed = 115200; /* default */
662 1.1 jmcneill flags = fdtbus_get_stdout_flags();
663 1.6 jmcneill conf = of_compatible_lookup(phandle, compat_data)->data;
664 1.1 jmcneill
665 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0)
666 1.1 jmcneill panic("exynos_uart: couldn't get registers");
667 1.1 jmcneill if (bus_space_map(bst, addr, size, 0, &bsh) != 0)
668 1.1 jmcneill panic("exynos_uart: couldn't map registers");
669 1.1 jmcneill
670 1.1 jmcneill exynos_uart_consaddr = addr;
671 1.1 jmcneill
672 1.6 jmcneill exynos_uart_cnattach(bst, bsh, speed, flags, conf);
673 1.1 jmcneill }
674 1.1 jmcneill
675 1.1 jmcneill static const struct fdt_console exynos_uart_console = {
676 1.1 jmcneill .match = exynos_uart_console_match,
677 1.1 jmcneill .consinit = exynos_uart_console_consinit,
678 1.1 jmcneill };
679 1.1 jmcneill
680 1.1 jmcneill FDT_CONSOLE(exynos_uart, &exynos_uart_console);
681