Home | History | Annotate | Line # | Download | only in samsung
exynos_usbphy.c revision 1.3
      1  1.3   thorpej /* $NetBSD: exynos_usbphy.c,v 1.3 2021/01/18 02:35:49 thorpej Exp $ */
      2  1.1     marty 
      3  1.1     marty /*-
      4  1.2  jmcneill  * Copyright (c) 2018 Jared McNeill <jmcneill (at) invisible.ca>
      5  1.1     marty  * All rights reserved.
      6  1.1     marty  *
      7  1.1     marty  * Redistribution and use in source and binary forms, with or without
      8  1.1     marty  * modification, are permitted provided that the following conditions
      9  1.1     marty  * are met:
     10  1.1     marty  * 1. Redistributions of source code must retain the above copyright
     11  1.1     marty  *    notice, this list of conditions and the following disclaimer.
     12  1.1     marty  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1     marty  *    notice, this list of conditions and the following disclaimer in the
     14  1.1     marty  *    documentation and/or other materials provided with the distribution.
     15  1.1     marty  *
     16  1.1     marty  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     17  1.1     marty  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18  1.1     marty  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19  1.1     marty  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     20  1.1     marty  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     21  1.1     marty  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     22  1.1     marty  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     23  1.1     marty  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     24  1.1     marty  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     25  1.1     marty  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26  1.1     marty  * POSSIBILITY OF SUCH DAMAGE.
     27  1.1     marty  */
     28  1.1     marty 
     29  1.1     marty #include <sys/cdefs.h>
     30  1.1     marty 
     31  1.3   thorpej __KERNEL_RCSID(0, "$NetBSD: exynos_usbphy.c,v 1.3 2021/01/18 02:35:49 thorpej Exp $");
     32  1.1     marty 
     33  1.1     marty #include <sys/param.h>
     34  1.1     marty #include <sys/bus.h>
     35  1.1     marty #include <sys/device.h>
     36  1.2  jmcneill #include <sys/intr.h>
     37  1.2  jmcneill #include <sys/systm.h>
     38  1.1     marty #include <sys/kmem.h>
     39  1.1     marty 
     40  1.2  jmcneill #include <dev/fdt/fdtvar.h>
     41  1.2  jmcneill #include <dev/fdt/syscon.h>
     42  1.1     marty 
     43  1.1     marty #include <arm/samsung/exynos_reg.h>
     44  1.2  jmcneill #include <arm/samsung/exynos5_reg.h>
     45  1.2  jmcneill 
     46  1.2  jmcneill /*
     47  1.2  jmcneill  * System Registers
     48  1.2  jmcneill  */
     49  1.2  jmcneill #define	USB20PHY_CFG			0x230
     50  1.2  jmcneill #define	 USB20PHY_CFG_HOST_LINK_EN	__BIT(0)
     51  1.2  jmcneill 
     52  1.2  jmcneill /*
     53  1.2  jmcneill  * PMU Registers
     54  1.2  jmcneill  */
     55  1.2  jmcneill #define	USBHOST_PHY_CTRL		0x708
     56  1.2  jmcneill #define	 USBHOST_PHY_CTRL_EN		__BIT(0)
     57  1.2  jmcneill 
     58  1.2  jmcneill enum {
     59  1.2  jmcneill 	PHY_ID_DEVICE = 0,
     60  1.2  jmcneill 	PHY_ID_HOST,
     61  1.2  jmcneill 	PHY_ID_HSIC0,
     62  1.2  jmcneill 	PHY_ID_HSIC1,
     63  1.2  jmcneill 	NPHY_ID
     64  1.2  jmcneill };
     65  1.2  jmcneill 
     66  1.2  jmcneill static int exynos_usbphy_match(device_t, cfdata_t, void *);
     67  1.2  jmcneill static void exynos_usbphy_attach(device_t, device_t, void *);
     68  1.2  jmcneill 
     69  1.3   thorpej static const struct device_compatible_entry compat_data[] = {
     70  1.3   thorpej 	{ .compat = "samsung,exynos5250-usb2-phy" },
     71  1.3   thorpej 
     72  1.3   thorpej 	{ 0 }
     73  1.2  jmcneill };
     74  1.2  jmcneill 
     75  1.2  jmcneill struct exynos_usbphy_softc;
     76  1.1     marty 
     77  1.2  jmcneill struct exynos_usbphy {
     78  1.2  jmcneill 	struct exynos_usbphy_softc *phy_sc;
     79  1.2  jmcneill 	u_int			phy_index;
     80  1.2  jmcneill };
     81  1.1     marty 
     82  1.1     marty struct exynos_usbphy_softc {
     83  1.2  jmcneill 	device_t		sc_dev;
     84  1.2  jmcneill 	bus_space_tag_t		sc_bst;
     85  1.2  jmcneill 	bus_space_handle_t	sc_bsh;
     86  1.2  jmcneill 	int			sc_phandle;
     87  1.2  jmcneill 
     88  1.2  jmcneill 	struct syscon		*sc_sysreg;
     89  1.2  jmcneill 	struct syscon		*sc_pmureg;
     90  1.2  jmcneill 
     91  1.2  jmcneill 	u_int			sc_refcnt;
     92  1.2  jmcneill 
     93  1.2  jmcneill 	struct exynos_usbphy	*sc_phy;
     94  1.2  jmcneill 	u_int			sc_nphy;
     95  1.2  jmcneill 
     96  1.2  jmcneill 	struct fdtbus_gpio_pin	*sc_gpio_id_det;
     97  1.2  jmcneill 	struct fdtbus_gpio_pin	*sc_gpio_vbus_det;
     98  1.1     marty };
     99  1.1     marty 
    100  1.2  jmcneill #define	PHY_READ(sc, reg)				\
    101  1.2  jmcneill 	bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
    102  1.2  jmcneill #define	PHY_WRITE(sc, reg, val)				\
    103  1.2  jmcneill 	bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
    104  1.1     marty 
    105  1.1     marty CFATTACH_DECL_NEW(exynos_usbphy, sizeof(struct exynos_usbphy_softc),
    106  1.2  jmcneill 	exynos_usbphy_match, exynos_usbphy_attach, NULL, NULL);
    107  1.2  jmcneill 
    108  1.2  jmcneill static void *
    109  1.2  jmcneill exynos_usbphy_acquire(device_t dev, const void *data, size_t len)
    110  1.2  jmcneill {
    111  1.2  jmcneill 	struct exynos_usbphy_softc * const sc = device_private(dev);
    112  1.2  jmcneill 
    113  1.2  jmcneill 	if (len != 4)
    114  1.2  jmcneill 		return NULL;
    115  1.2  jmcneill 
    116  1.2  jmcneill 	const u_int index = be32dec(data);
    117  1.2  jmcneill 	if (index >= sc->sc_nphy)
    118  1.2  jmcneill 		return NULL;
    119  1.2  jmcneill 
    120  1.2  jmcneill 	return &sc->sc_phy[index];
    121  1.2  jmcneill }
    122  1.2  jmcneill 
    123  1.2  jmcneill static void
    124  1.2  jmcneill exynos_usbphy_release(device_t dev, void *priv)
    125  1.2  jmcneill {
    126  1.2  jmcneill }
    127  1.2  jmcneill 
    128  1.2  jmcneill static int
    129  1.2  jmcneill exynos_usbphy_enable(device_t dev, void *priv, bool enable)
    130  1.2  jmcneill {
    131  1.2  jmcneill 	struct exynos_usbphy * const phy = priv;
    132  1.2  jmcneill 	struct exynos_usbphy_softc * const sc = phy->phy_sc;
    133  1.2  jmcneill 	bool do_common;
    134  1.2  jmcneill 	uint32_t val;
    135  1.2  jmcneill 
    136  1.2  jmcneill 	if (enable) {
    137  1.2  jmcneill 		sc->sc_refcnt++;
    138  1.2  jmcneill 	} else {
    139  1.2  jmcneill 		KASSERT(sc->sc_refcnt > 0);
    140  1.2  jmcneill 		sc->sc_refcnt--;
    141  1.2  jmcneill 	}
    142  1.2  jmcneill 	do_common = sc->sc_refcnt == enable;
    143  1.2  jmcneill 
    144  1.2  jmcneill 	if (do_common) {
    145  1.2  jmcneill 		syscon_lock(sc->sc_sysreg);
    146  1.2  jmcneill 		val = syscon_read_4(sc->sc_sysreg, USB20PHY_CFG);
    147  1.2  jmcneill 		if (enable)
    148  1.2  jmcneill 			val |= USB20PHY_CFG_HOST_LINK_EN;
    149  1.2  jmcneill 		else
    150  1.2  jmcneill 			val &= ~USB20PHY_CFG_HOST_LINK_EN;
    151  1.2  jmcneill 		syscon_write_4(sc->sc_sysreg, USB20PHY_CFG, val);
    152  1.2  jmcneill 		syscon_unlock(sc->sc_sysreg);
    153  1.2  jmcneill 
    154  1.2  jmcneill 		syscon_lock(sc->sc_pmureg);
    155  1.2  jmcneill 		val = syscon_read_4(sc->sc_pmureg, USBHOST_PHY_CTRL);
    156  1.2  jmcneill 		if (enable)
    157  1.2  jmcneill 			val |= USBHOST_PHY_CTRL_EN;
    158  1.2  jmcneill 		else
    159  1.2  jmcneill 			val &= ~USBHOST_PHY_CTRL_EN;
    160  1.2  jmcneill 		syscon_write_4(sc->sc_pmureg, USBHOST_PHY_CTRL, val);
    161  1.2  jmcneill 		syscon_unlock(sc->sc_pmureg);
    162  1.2  jmcneill 
    163  1.2  jmcneill 		if (enable) {
    164  1.2  jmcneill 			val = PHY_READ(sc, USB_PHY_HOST_CTRL0);
    165  1.2  jmcneill 			val &= ~HOST_CTRL0_COMMONON_N;
    166  1.2  jmcneill 			val &= ~HOST_CTRL0_PHY_SWRST;
    167  1.2  jmcneill 			val &= ~HOST_CTRL0_PHY_SWRST_ALL;
    168  1.2  jmcneill 			val &= ~HOST_CTRL0_SIDDQ;
    169  1.2  jmcneill 			val &= ~HOST_CTRL0_FORCESUSPEND;
    170  1.2  jmcneill 			val &= ~HOST_CTRL0_FORCESLEEP;
    171  1.2  jmcneill 			val &= ~HOST_CTRL0_FSEL_MASK;
    172  1.2  jmcneill 			val |= __SHIFTIN(FSEL_CLKSEL_24M, HOST_CTRL0_FSEL_MASK);
    173  1.2  jmcneill 			val |= HOST_CTRL0_LINK_SWRST;
    174  1.2  jmcneill 			val |= HOST_CTRL0_UTMI_SWRST;
    175  1.2  jmcneill 			PHY_WRITE(sc, USB_PHY_HOST_CTRL0, val);
    176  1.2  jmcneill 
    177  1.2  jmcneill 			delay(10000);
    178  1.2  jmcneill 
    179  1.2  jmcneill 			val &= ~HOST_CTRL0_LINK_SWRST;
    180  1.2  jmcneill 			val &= ~HOST_CTRL0_UTMI_SWRST;
    181  1.2  jmcneill 			PHY_WRITE(sc, USB_PHY_HOST_CTRL0, val);
    182  1.2  jmcneill 
    183  1.2  jmcneill 			delay(10000);
    184  1.2  jmcneill 		}
    185  1.2  jmcneill 	}
    186  1.2  jmcneill 
    187  1.2  jmcneill 	switch (phy->phy_index) {
    188  1.2  jmcneill 	case PHY_ID_HSIC0:
    189  1.2  jmcneill 	case PHY_ID_HSIC1:
    190  1.2  jmcneill 		if (enable) {
    191  1.2  jmcneill 			const bus_size_t reg = phy->phy_index == PHY_ID_HSIC0 ?
    192  1.2  jmcneill 			    USB_PHY_HSIC_CTRL1 : USB_PHY_HSIC_CTRL2;
    193  1.2  jmcneill 
    194  1.2  jmcneill 			val = HSIC_CTRL_PHY_SWRST;
    195  1.2  jmcneill 			val |= __SHIFTIN(HSIC_CTRL_REFCLKDIV_12, HSIC_CTRL_REFCLKDIV_MASK);
    196  1.2  jmcneill 			val |= __SHIFTIN(HSIC_CTRL_REFCLKSEL_DEFAULT, HSIC_CTRL_REFCLKSEL_MASK);
    197  1.2  jmcneill 			PHY_WRITE(sc, reg, val);
    198  1.2  jmcneill 
    199  1.2  jmcneill 			delay(10000);
    200  1.2  jmcneill 
    201  1.2  jmcneill 			val &= ~HSIC_CTRL_PHY_SWRST;
    202  1.2  jmcneill 			PHY_WRITE(sc, reg, val);
    203  1.2  jmcneill 
    204  1.2  jmcneill 			delay(10000);
    205  1.2  jmcneill 		}
    206  1.2  jmcneill 		break;
    207  1.2  jmcneill 	}
    208  1.2  jmcneill 
    209  1.2  jmcneill 	if (do_common) {
    210  1.2  jmcneill 		if (enable) {
    211  1.2  jmcneill 			val = PHY_READ(sc, USB_PHY_HOST_EHCICTRL);
    212  1.2  jmcneill 			val |= HOST_EHCICTRL_ENA_INCRXALIGN;
    213  1.2  jmcneill 			val |= HOST_EHCICTRL_ENA_INCR4;
    214  1.2  jmcneill 			val |= HOST_EHCICTRL_ENA_INCR8;
    215  1.2  jmcneill 			val |= HOST_EHCICTRL_ENA_INCR16;
    216  1.2  jmcneill 			PHY_WRITE(sc, USB_PHY_HOST_EHCICTRL, val);
    217  1.2  jmcneill 		}
    218  1.2  jmcneill 	}
    219  1.2  jmcneill 
    220  1.2  jmcneill 	return 0;
    221  1.2  jmcneill }
    222  1.1     marty 
    223  1.2  jmcneill const struct fdtbus_phy_controller_func exynos_usbphy_funcs = {
    224  1.2  jmcneill 	.acquire = exynos_usbphy_acquire,
    225  1.2  jmcneill 	.release = exynos_usbphy_release,
    226  1.2  jmcneill 	.enable = exynos_usbphy_enable,
    227  1.2  jmcneill };
    228  1.1     marty 
    229  1.1     marty static int
    230  1.1     marty exynos_usbphy_match(device_t parent, cfdata_t cf, void *aux)
    231  1.1     marty {
    232  1.1     marty 	struct fdt_attach_args * const faa = aux;
    233  1.2  jmcneill 
    234  1.2  jmcneill 	return of_match_compat_data(faa->faa_phandle, compat_data);
    235  1.1     marty }
    236  1.1     marty 
    237  1.1     marty static void
    238  1.1     marty exynos_usbphy_attach(device_t parent, device_t self, void *aux)
    239  1.1     marty {
    240  1.2  jmcneill 	struct exynos_usbphy_softc * const sc = device_private(self);
    241  1.1     marty 	struct fdt_attach_args * const faa = aux;
    242  1.2  jmcneill 	const int phandle = faa->faa_phandle;
    243  1.2  jmcneill 	struct clk *clk;
    244  1.1     marty 	bus_addr_t addr;
    245  1.1     marty 	bus_size_t size;
    246  1.2  jmcneill 	u_int n;
    247  1.1     marty 
    248  1.2  jmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    249  1.2  jmcneill 		aprint_error(": couldn't get phy registers\n");
    250  1.1     marty 		return;
    251  1.1     marty 	}
    252  1.1     marty 
    253  1.1     marty 	sc->sc_dev = self;
    254  1.2  jmcneill 	sc->sc_phandle = phandle;
    255  1.1     marty 	sc->sc_bst = faa->faa_bst;
    256  1.2  jmcneill 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
    257  1.2  jmcneill 		aprint_error(": couldn't map phy registers\n");
    258  1.2  jmcneill 		return;
    259  1.2  jmcneill 	}
    260  1.2  jmcneill 	sc->sc_nphy = NPHY_ID;
    261  1.2  jmcneill 	sc->sc_phy = kmem_alloc(sizeof(*sc->sc_phy) * sc->sc_nphy, KM_SLEEP);
    262  1.2  jmcneill 	for (n = 0; n < sc->sc_nphy; n++) {
    263  1.2  jmcneill 		sc->sc_phy[n].phy_sc = sc;
    264  1.2  jmcneill 		sc->sc_phy[n].phy_index = n;
    265  1.2  jmcneill 	}
    266  1.1     marty 
    267  1.2  jmcneill 	sc->sc_sysreg = fdtbus_syscon_acquire(phandle, "samsung,sysreg-phandle");
    268  1.2  jmcneill 	if (sc->sc_sysreg == NULL) {
    269  1.2  jmcneill 		aprint_error(": couldn't acquire sysreg syscon\n");
    270  1.1     marty 		return;
    271  1.1     marty 	}
    272  1.2  jmcneill 	sc->sc_pmureg = fdtbus_syscon_acquire(phandle, "samsung,pmureg-phandle");
    273  1.2  jmcneill 	if (sc->sc_pmureg == NULL) {
    274  1.2  jmcneill 		aprint_error(": couldn't acquire pmureg syscon\n");
    275  1.2  jmcneill 		return;
    276  1.2  jmcneill 	}
    277  1.2  jmcneill 
    278  1.2  jmcneill 	/* Enable clocks */
    279  1.2  jmcneill 	clk = fdtbus_clock_get(phandle, "phy");
    280  1.2  jmcneill 	if (clk == NULL || clk_enable(clk) != 0) {
    281  1.2  jmcneill 		aprint_error(": couldn't enable phy clock\n");
    282  1.2  jmcneill 		return;
    283  1.2  jmcneill 	}
    284  1.2  jmcneill 	clk = fdtbus_clock_get(phandle, "ref");
    285  1.2  jmcneill 	if (clk == NULL || clk_enable(clk) != 0) {
    286  1.2  jmcneill 		aprint_error(": couldn't enable ref clock\n");
    287  1.2  jmcneill 		return;
    288  1.2  jmcneill 	}
    289  1.2  jmcneill 
    290  1.2  jmcneill 	aprint_naive("\n");
    291  1.2  jmcneill 	aprint_normal(": USB2 PHY\n");
    292  1.1     marty 
    293  1.2  jmcneill 	fdtbus_register_phy_controller(self, phandle, &exynos_usbphy_funcs);
    294  1.1     marty }
    295