exynos_usbphy.c revision 1.6 1 1.6 thorpej /* $NetBSD: exynos_usbphy.c,v 1.6 2021/01/27 03:10:19 thorpej Exp $ */
2 1.1 marty
3 1.1 marty /*-
4 1.2 jmcneill * Copyright (c) 2018 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 marty * All rights reserved.
6 1.1 marty *
7 1.1 marty * Redistribution and use in source and binary forms, with or without
8 1.1 marty * modification, are permitted provided that the following conditions
9 1.1 marty * are met:
10 1.1 marty * 1. Redistributions of source code must retain the above copyright
11 1.1 marty * notice, this list of conditions and the following disclaimer.
12 1.1 marty * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 marty * notice, this list of conditions and the following disclaimer in the
14 1.1 marty * documentation and/or other materials provided with the distribution.
15 1.1 marty *
16 1.1 marty * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 marty * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 marty * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 marty * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 marty * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 marty * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 marty * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 marty * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 marty * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 marty * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 marty * POSSIBILITY OF SUCH DAMAGE.
27 1.1 marty */
28 1.1 marty
29 1.1 marty #include <sys/cdefs.h>
30 1.1 marty
31 1.6 thorpej __KERNEL_RCSID(0, "$NetBSD: exynos_usbphy.c,v 1.6 2021/01/27 03:10:19 thorpej Exp $");
32 1.1 marty
33 1.1 marty #include <sys/param.h>
34 1.1 marty #include <sys/bus.h>
35 1.1 marty #include <sys/device.h>
36 1.2 jmcneill #include <sys/intr.h>
37 1.2 jmcneill #include <sys/systm.h>
38 1.1 marty #include <sys/kmem.h>
39 1.1 marty
40 1.2 jmcneill #include <dev/fdt/fdtvar.h>
41 1.2 jmcneill #include <dev/fdt/syscon.h>
42 1.1 marty
43 1.1 marty #include <arm/samsung/exynos_reg.h>
44 1.2 jmcneill #include <arm/samsung/exynos5_reg.h>
45 1.2 jmcneill
46 1.2 jmcneill /*
47 1.2 jmcneill * System Registers
48 1.2 jmcneill */
49 1.2 jmcneill #define USB20PHY_CFG 0x230
50 1.2 jmcneill #define USB20PHY_CFG_HOST_LINK_EN __BIT(0)
51 1.2 jmcneill
52 1.2 jmcneill /*
53 1.2 jmcneill * PMU Registers
54 1.2 jmcneill */
55 1.2 jmcneill #define USBHOST_PHY_CTRL 0x708
56 1.2 jmcneill #define USBHOST_PHY_CTRL_EN __BIT(0)
57 1.2 jmcneill
58 1.2 jmcneill enum {
59 1.2 jmcneill PHY_ID_DEVICE = 0,
60 1.2 jmcneill PHY_ID_HOST,
61 1.2 jmcneill PHY_ID_HSIC0,
62 1.2 jmcneill PHY_ID_HSIC1,
63 1.2 jmcneill NPHY_ID
64 1.2 jmcneill };
65 1.2 jmcneill
66 1.2 jmcneill static int exynos_usbphy_match(device_t, cfdata_t, void *);
67 1.2 jmcneill static void exynos_usbphy_attach(device_t, device_t, void *);
68 1.2 jmcneill
69 1.3 thorpej static const struct device_compatible_entry compat_data[] = {
70 1.3 thorpej { .compat = "samsung,exynos5250-usb2-phy" },
71 1.5 thorpej DEVICE_COMPAT_EOL
72 1.2 jmcneill };
73 1.2 jmcneill
74 1.2 jmcneill struct exynos_usbphy_softc;
75 1.1 marty
76 1.2 jmcneill struct exynos_usbphy {
77 1.2 jmcneill struct exynos_usbphy_softc *phy_sc;
78 1.2 jmcneill u_int phy_index;
79 1.2 jmcneill };
80 1.1 marty
81 1.1 marty struct exynos_usbphy_softc {
82 1.2 jmcneill device_t sc_dev;
83 1.2 jmcneill bus_space_tag_t sc_bst;
84 1.2 jmcneill bus_space_handle_t sc_bsh;
85 1.2 jmcneill int sc_phandle;
86 1.2 jmcneill
87 1.2 jmcneill struct syscon *sc_sysreg;
88 1.2 jmcneill struct syscon *sc_pmureg;
89 1.2 jmcneill
90 1.2 jmcneill u_int sc_refcnt;
91 1.2 jmcneill
92 1.2 jmcneill struct exynos_usbphy *sc_phy;
93 1.2 jmcneill u_int sc_nphy;
94 1.2 jmcneill
95 1.2 jmcneill struct fdtbus_gpio_pin *sc_gpio_id_det;
96 1.2 jmcneill struct fdtbus_gpio_pin *sc_gpio_vbus_det;
97 1.1 marty };
98 1.1 marty
99 1.2 jmcneill #define PHY_READ(sc, reg) \
100 1.2 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
101 1.2 jmcneill #define PHY_WRITE(sc, reg, val) \
102 1.2 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
103 1.1 marty
104 1.1 marty CFATTACH_DECL_NEW(exynos_usbphy, sizeof(struct exynos_usbphy_softc),
105 1.2 jmcneill exynos_usbphy_match, exynos_usbphy_attach, NULL, NULL);
106 1.2 jmcneill
107 1.2 jmcneill static void *
108 1.2 jmcneill exynos_usbphy_acquire(device_t dev, const void *data, size_t len)
109 1.2 jmcneill {
110 1.2 jmcneill struct exynos_usbphy_softc * const sc = device_private(dev);
111 1.2 jmcneill
112 1.2 jmcneill if (len != 4)
113 1.2 jmcneill return NULL;
114 1.2 jmcneill
115 1.2 jmcneill const u_int index = be32dec(data);
116 1.2 jmcneill if (index >= sc->sc_nphy)
117 1.2 jmcneill return NULL;
118 1.2 jmcneill
119 1.2 jmcneill return &sc->sc_phy[index];
120 1.2 jmcneill }
121 1.2 jmcneill
122 1.2 jmcneill static void
123 1.2 jmcneill exynos_usbphy_release(device_t dev, void *priv)
124 1.2 jmcneill {
125 1.2 jmcneill }
126 1.2 jmcneill
127 1.2 jmcneill static int
128 1.2 jmcneill exynos_usbphy_enable(device_t dev, void *priv, bool enable)
129 1.2 jmcneill {
130 1.2 jmcneill struct exynos_usbphy * const phy = priv;
131 1.2 jmcneill struct exynos_usbphy_softc * const sc = phy->phy_sc;
132 1.2 jmcneill bool do_common;
133 1.2 jmcneill uint32_t val;
134 1.2 jmcneill
135 1.2 jmcneill if (enable) {
136 1.2 jmcneill sc->sc_refcnt++;
137 1.2 jmcneill } else {
138 1.2 jmcneill KASSERT(sc->sc_refcnt > 0);
139 1.2 jmcneill sc->sc_refcnt--;
140 1.2 jmcneill }
141 1.2 jmcneill do_common = sc->sc_refcnt == enable;
142 1.2 jmcneill
143 1.2 jmcneill if (do_common) {
144 1.2 jmcneill syscon_lock(sc->sc_sysreg);
145 1.2 jmcneill val = syscon_read_4(sc->sc_sysreg, USB20PHY_CFG);
146 1.2 jmcneill if (enable)
147 1.2 jmcneill val |= USB20PHY_CFG_HOST_LINK_EN;
148 1.2 jmcneill else
149 1.2 jmcneill val &= ~USB20PHY_CFG_HOST_LINK_EN;
150 1.2 jmcneill syscon_write_4(sc->sc_sysreg, USB20PHY_CFG, val);
151 1.2 jmcneill syscon_unlock(sc->sc_sysreg);
152 1.2 jmcneill
153 1.2 jmcneill syscon_lock(sc->sc_pmureg);
154 1.2 jmcneill val = syscon_read_4(sc->sc_pmureg, USBHOST_PHY_CTRL);
155 1.2 jmcneill if (enable)
156 1.2 jmcneill val |= USBHOST_PHY_CTRL_EN;
157 1.2 jmcneill else
158 1.2 jmcneill val &= ~USBHOST_PHY_CTRL_EN;
159 1.2 jmcneill syscon_write_4(sc->sc_pmureg, USBHOST_PHY_CTRL, val);
160 1.2 jmcneill syscon_unlock(sc->sc_pmureg);
161 1.2 jmcneill
162 1.2 jmcneill if (enable) {
163 1.2 jmcneill val = PHY_READ(sc, USB_PHY_HOST_CTRL0);
164 1.2 jmcneill val &= ~HOST_CTRL0_COMMONON_N;
165 1.2 jmcneill val &= ~HOST_CTRL0_PHY_SWRST;
166 1.2 jmcneill val &= ~HOST_CTRL0_PHY_SWRST_ALL;
167 1.2 jmcneill val &= ~HOST_CTRL0_SIDDQ;
168 1.2 jmcneill val &= ~HOST_CTRL0_FORCESUSPEND;
169 1.2 jmcneill val &= ~HOST_CTRL0_FORCESLEEP;
170 1.2 jmcneill val &= ~HOST_CTRL0_FSEL_MASK;
171 1.2 jmcneill val |= __SHIFTIN(FSEL_CLKSEL_24M, HOST_CTRL0_FSEL_MASK);
172 1.2 jmcneill val |= HOST_CTRL0_LINK_SWRST;
173 1.2 jmcneill val |= HOST_CTRL0_UTMI_SWRST;
174 1.2 jmcneill PHY_WRITE(sc, USB_PHY_HOST_CTRL0, val);
175 1.2 jmcneill
176 1.2 jmcneill delay(10000);
177 1.2 jmcneill
178 1.2 jmcneill val &= ~HOST_CTRL0_LINK_SWRST;
179 1.2 jmcneill val &= ~HOST_CTRL0_UTMI_SWRST;
180 1.2 jmcneill PHY_WRITE(sc, USB_PHY_HOST_CTRL0, val);
181 1.2 jmcneill
182 1.2 jmcneill delay(10000);
183 1.2 jmcneill }
184 1.2 jmcneill }
185 1.2 jmcneill
186 1.2 jmcneill switch (phy->phy_index) {
187 1.2 jmcneill case PHY_ID_HSIC0:
188 1.2 jmcneill case PHY_ID_HSIC1:
189 1.2 jmcneill if (enable) {
190 1.2 jmcneill const bus_size_t reg = phy->phy_index == PHY_ID_HSIC0 ?
191 1.2 jmcneill USB_PHY_HSIC_CTRL1 : USB_PHY_HSIC_CTRL2;
192 1.2 jmcneill
193 1.2 jmcneill val = HSIC_CTRL_PHY_SWRST;
194 1.2 jmcneill val |= __SHIFTIN(HSIC_CTRL_REFCLKDIV_12, HSIC_CTRL_REFCLKDIV_MASK);
195 1.2 jmcneill val |= __SHIFTIN(HSIC_CTRL_REFCLKSEL_DEFAULT, HSIC_CTRL_REFCLKSEL_MASK);
196 1.2 jmcneill PHY_WRITE(sc, reg, val);
197 1.2 jmcneill
198 1.2 jmcneill delay(10000);
199 1.2 jmcneill
200 1.2 jmcneill val &= ~HSIC_CTRL_PHY_SWRST;
201 1.2 jmcneill PHY_WRITE(sc, reg, val);
202 1.2 jmcneill
203 1.2 jmcneill delay(10000);
204 1.2 jmcneill }
205 1.2 jmcneill break;
206 1.2 jmcneill }
207 1.2 jmcneill
208 1.2 jmcneill if (do_common) {
209 1.2 jmcneill if (enable) {
210 1.2 jmcneill val = PHY_READ(sc, USB_PHY_HOST_EHCICTRL);
211 1.2 jmcneill val |= HOST_EHCICTRL_ENA_INCRXALIGN;
212 1.2 jmcneill val |= HOST_EHCICTRL_ENA_INCR4;
213 1.2 jmcneill val |= HOST_EHCICTRL_ENA_INCR8;
214 1.2 jmcneill val |= HOST_EHCICTRL_ENA_INCR16;
215 1.2 jmcneill PHY_WRITE(sc, USB_PHY_HOST_EHCICTRL, val);
216 1.2 jmcneill }
217 1.2 jmcneill }
218 1.2 jmcneill
219 1.2 jmcneill return 0;
220 1.2 jmcneill }
221 1.1 marty
222 1.2 jmcneill const struct fdtbus_phy_controller_func exynos_usbphy_funcs = {
223 1.2 jmcneill .acquire = exynos_usbphy_acquire,
224 1.2 jmcneill .release = exynos_usbphy_release,
225 1.2 jmcneill .enable = exynos_usbphy_enable,
226 1.2 jmcneill };
227 1.1 marty
228 1.1 marty static int
229 1.1 marty exynos_usbphy_match(device_t parent, cfdata_t cf, void *aux)
230 1.1 marty {
231 1.1 marty struct fdt_attach_args * const faa = aux;
232 1.2 jmcneill
233 1.6 thorpej return of_compatible_match(faa->faa_phandle, compat_data);
234 1.1 marty }
235 1.1 marty
236 1.1 marty static void
237 1.1 marty exynos_usbphy_attach(device_t parent, device_t self, void *aux)
238 1.1 marty {
239 1.2 jmcneill struct exynos_usbphy_softc * const sc = device_private(self);
240 1.1 marty struct fdt_attach_args * const faa = aux;
241 1.2 jmcneill const int phandle = faa->faa_phandle;
242 1.2 jmcneill struct clk *clk;
243 1.1 marty bus_addr_t addr;
244 1.1 marty bus_size_t size;
245 1.2 jmcneill u_int n;
246 1.1 marty
247 1.2 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
248 1.2 jmcneill aprint_error(": couldn't get phy registers\n");
249 1.1 marty return;
250 1.1 marty }
251 1.1 marty
252 1.1 marty sc->sc_dev = self;
253 1.2 jmcneill sc->sc_phandle = phandle;
254 1.1 marty sc->sc_bst = faa->faa_bst;
255 1.2 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
256 1.2 jmcneill aprint_error(": couldn't map phy registers\n");
257 1.2 jmcneill return;
258 1.2 jmcneill }
259 1.2 jmcneill sc->sc_nphy = NPHY_ID;
260 1.2 jmcneill sc->sc_phy = kmem_alloc(sizeof(*sc->sc_phy) * sc->sc_nphy, KM_SLEEP);
261 1.2 jmcneill for (n = 0; n < sc->sc_nphy; n++) {
262 1.2 jmcneill sc->sc_phy[n].phy_sc = sc;
263 1.2 jmcneill sc->sc_phy[n].phy_index = n;
264 1.2 jmcneill }
265 1.1 marty
266 1.2 jmcneill sc->sc_sysreg = fdtbus_syscon_acquire(phandle, "samsung,sysreg-phandle");
267 1.2 jmcneill if (sc->sc_sysreg == NULL) {
268 1.2 jmcneill aprint_error(": couldn't acquire sysreg syscon\n");
269 1.1 marty return;
270 1.1 marty }
271 1.2 jmcneill sc->sc_pmureg = fdtbus_syscon_acquire(phandle, "samsung,pmureg-phandle");
272 1.2 jmcneill if (sc->sc_pmureg == NULL) {
273 1.2 jmcneill aprint_error(": couldn't acquire pmureg syscon\n");
274 1.2 jmcneill return;
275 1.2 jmcneill }
276 1.2 jmcneill
277 1.2 jmcneill /* Enable clocks */
278 1.2 jmcneill clk = fdtbus_clock_get(phandle, "phy");
279 1.2 jmcneill if (clk == NULL || clk_enable(clk) != 0) {
280 1.2 jmcneill aprint_error(": couldn't enable phy clock\n");
281 1.2 jmcneill return;
282 1.2 jmcneill }
283 1.2 jmcneill clk = fdtbus_clock_get(phandle, "ref");
284 1.2 jmcneill if (clk == NULL || clk_enable(clk) != 0) {
285 1.2 jmcneill aprint_error(": couldn't enable ref clock\n");
286 1.2 jmcneill return;
287 1.2 jmcneill }
288 1.2 jmcneill
289 1.2 jmcneill aprint_naive("\n");
290 1.2 jmcneill aprint_normal(": USB2 PHY\n");
291 1.1 marty
292 1.2 jmcneill fdtbus_register_phy_controller(self, phandle, &exynos_usbphy_funcs);
293 1.1 marty }
294