if_scx.c revision 1.21 1 1.21 nisimura /* $NetBSD: if_scx.c,v 1.21 2020/03/27 13:00:13 nisimura Exp $ */
2 1.1 nisimura
3 1.1 nisimura /*-
4 1.1 nisimura * Copyright (c) 2020 The NetBSD Foundation, Inc.
5 1.1 nisimura * All rights reserved.
6 1.1 nisimura *
7 1.1 nisimura * This code is derived from software contributed to The NetBSD Foundation
8 1.1 nisimura * by Tohru Nishimura.
9 1.1 nisimura *
10 1.1 nisimura * Redistribution and use in source and binary forms, with or without
11 1.1 nisimura * modification, are permitted provided that the following conditions
12 1.1 nisimura * are met:
13 1.1 nisimura * 1. Redistributions of source code must retain the above copyright
14 1.1 nisimura * notice, this list of conditions and the following disclaimer.
15 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 nisimura * notice, this list of conditions and the following disclaimer in the
17 1.1 nisimura * documentation and/or other materials provided with the distribution.
18 1.1 nisimura *
19 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 nisimura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE.
30 1.1 nisimura */
31 1.1 nisimura
32 1.1 nisimura #define NOT_MP_SAFE 0
33 1.1 nisimura
34 1.1 nisimura /*
35 1.1 nisimura * Socionext SC2A11 SynQuacer NetSec GbE driver
36 1.1 nisimura *
37 1.1 nisimura * (possibly incorrect notes to be removed eventually)
38 1.1 nisimura * - 32 byte descriptor for 64 bit paddr design.
39 1.1 nisimura * - multiple rings seems available. There are special descriptor fields
40 1.1 nisimura * to designify ring number from which to arrive or to which go.
41 1.1 nisimura * - memory mapped EEPROM to hold MAC address. The rest of the area is
42 1.1 nisimura * occupied by a set of ucode for two DMA engines and one packet engine.
43 1.20 nisimura * - The size of frame address filter is 16 plus 16.
44 1.1 nisimura * - The first slot is my own station address. Always enabled to perform
45 1.1 nisimura * to identify oneself.
46 1.20 nisimura * - 1~15 are for supplimental MAC addresses. Independently enabled for
47 1.9 nisimura * use. Good to catch multicast. Byte-wise selective match available.
48 1.9 nisimura * Use the mask to catch { 0x01, 0x00, 0x00 } and/or { 0x33, 0x33 }.
49 1.17 nisimura * - 16~32 might be exact match without byte-mask.
50 1.17 nisimura * - The size of multicast hash filter store is 64 bit.
51 1.20 nisimura * - Socionext/Linaro "NetSec" code contains some constants left unexplained.
52 1.20 nisimura * Fortunately, Intel/Altera CycloneV PDFs describe every detail of
53 1.20 nisimura * "such the instance of" DW EMAC IP and most of them are likely applicable
54 1.20 nisimura * to SC2A11 GbE.
55 1.20 nisimura * - not known "NetSec" instanciates DW timestamp or builds its own.
56 1.20 nisimura * - DW EMAC implmentation (0x20) is known 0x10.36
57 1.1 nisimura */
58 1.1 nisimura
59 1.1 nisimura #include <sys/cdefs.h>
60 1.21 nisimura __KERNEL_RCSID(0, "$NetBSD: if_scx.c,v 1.21 2020/03/27 13:00:13 nisimura Exp $");
61 1.1 nisimura
62 1.1 nisimura #include <sys/param.h>
63 1.1 nisimura #include <sys/bus.h>
64 1.1 nisimura #include <sys/intr.h>
65 1.1 nisimura #include <sys/device.h>
66 1.1 nisimura #include <sys/callout.h>
67 1.1 nisimura #include <sys/mbuf.h>
68 1.1 nisimura #include <sys/malloc.h>
69 1.1 nisimura #include <sys/errno.h>
70 1.1 nisimura #include <sys/rndsource.h>
71 1.1 nisimura #include <sys/kernel.h>
72 1.1 nisimura #include <sys/systm.h>
73 1.1 nisimura
74 1.1 nisimura #include <net/if.h>
75 1.1 nisimura #include <net/if_media.h>
76 1.1 nisimura #include <net/if_dl.h>
77 1.1 nisimura #include <net/if_ether.h>
78 1.1 nisimura #include <dev/mii/mii.h>
79 1.1 nisimura #include <dev/mii/miivar.h>
80 1.1 nisimura #include <net/bpf.h>
81 1.1 nisimura
82 1.1 nisimura #include <dev/fdt/fdtvar.h>
83 1.1 nisimura #include <dev/acpi/acpireg.h>
84 1.1 nisimura #include <dev/acpi/acpivar.h>
85 1.1 nisimura #include <dev/acpi/acpi_intr.h>
86 1.1 nisimura
87 1.19 nisimura /*
88 1.19 nisimura * SC2A11 register block 0x100-0x1204?
89 1.19 nisimura */
90 1.1 nisimura #define SWRESET 0x104
91 1.1 nisimura #define COMINIT 0x120
92 1.18 nisimura #define xINTSR 0x200 /* aggregated interrupt status report */
93 1.18 nisimura #define IRQ_RX (1U<<1) /* top level Rx interrupt */
94 1.18 nisimura #define IRQ_TX (1U<<0) /* top level Rx interrupt */
95 1.18 nisimura #define xINTAEN 0x204 /* INT_A enable */
96 1.18 nisimura #define xINTA_SET 0x234 /* bit to set */
97 1.18 nisimura #define xINTA_CLR 0x238 /* bit to clr */
98 1.18 nisimura #define xINTBEN 0x23c /* INT_B enable */
99 1.18 nisimura #define xINTB_SET 0x240 /* bit to set */
100 1.18 nisimura #define xINTB_CLR 0x244 /* bit to clr */
101 1.19 nisimura /* 0x00c-048 */ /* pkt,tls,s0,s1 SR/IE/SET/CLR */
102 1.18 nisimura #define TXISR 0x400
103 1.18 nisimura #define TXIEN 0x404
104 1.18 nisimura #define TXI_SET 0x428
105 1.18 nisimura #define TXI_CLR 0x42c
106 1.1 nisimura #define TXI_NTOWNR (1U<<17)
107 1.1 nisimura #define TXI_TR_ERR (1U<<16)
108 1.1 nisimura #define TXI_TXDONE (1U<<15)
109 1.1 nisimura #define TXI_TMREXP (1U<<14)
110 1.18 nisimura #define RXISR 0x440
111 1.18 nisimura #define RXIEN 0x444
112 1.18 nisimura #define RXI_SET 0x468
113 1.18 nisimura #define RXI_CLR 0x46c
114 1.1 nisimura #define RXI_RC_ERR (1U<<16)
115 1.1 nisimura #define RXI_PKTCNT (1U<<15)
116 1.1 nisimura #define RXI_TMREXP (1U<<14)
117 1.1 nisimura #define TXTIMER 0x41c
118 1.1 nisimura #define RXTIMER 0x45c
119 1.1 nisimura #define TXCOUNT 0x410
120 1.1 nisimura #define RXCOUNT 0x454
121 1.3 nisimura #define H2MENG 0x210 /* DMAC host2media ucode port */
122 1.3 nisimura #define M2HENG 0x21c /* DMAC media2host ucode port */
123 1.1 nisimura #define PKTENG 0x0d0 /* packet engine ucode port */
124 1.18 nisimura #define CLKEN 0x100 /* clock distribution enable */
125 1.18 nisimura #define CLK_G (1U<<5)
126 1.18 nisimura #define CLK_ALL 0x24
127 1.18 nisimura #define MACADRH 0x10c /* ??? */
128 1.18 nisimura #define MACADRL 0x110 /* ??? */
129 1.17 nisimura #define MCVER 0x22c /* micro controller version */
130 1.17 nisimura #define HWVER 0x230 /* hardware version */
131 1.1 nisimura
132 1.19 nisimura /* 0x800 */ /* dec Tx SR/EN/SET/CLR */
133 1.19 nisimura /* 0x840 */ /* enc Rx SR/EN/SET/CLR */
134 1.19 nisimura /* 0x880 */ /* enc TLS Tx SR/IE/SET/CLR */
135 1.19 nisimura /* 0x8c0 */ /* dec TLS Tx SR/IE/SET/CLR */
136 1.19 nisimura /* 0x900 */ /* enc TLS Rx SR/IE/SET/CLR */
137 1.19 nisimura /* 0x940 */ /* dec TLS Rx SR/IE/SET/CLR */
138 1.19 nisimura /* 0x980 */ /* enc RAW Tx SR/IE/SET/CLR */
139 1.19 nisimura /* 0x9c0 */ /* dec RAW Tx SR/IE/SET/CLR */
140 1.19 nisimura /* 0xA00 */ /* enc RAW Rx SR/IE/SET/CLR */
141 1.19 nisimura /* 0xA40 */ /* dec RAW Rx SR/IE/SET/CLR */
142 1.19 nisimura
143 1.1 nisimura #define MACCMD 0x11c4 /* gmac operation */
144 1.1 nisimura #define CMD_IOWR (1U<<28) /* write op */
145 1.1 nisimura #define CMD_BUSY (1U<<31) /* busy bit */
146 1.18 nisimura #define MACSTAT 0x1024 /* gmac status */
147 1.18 nisimura #define MACDATA 0x11c0 /* gmac rd/wr data */
148 1.18 nisimura #define MACINTE 0x1028 /* interrupt enable */
149 1.18 nisimura #define DESC_INIT 0x11fc /* desc engine init */
150 1.18 nisimura #define DESC_SRST 0x1204 /* desc engine sw reset */
151 1.1 nisimura
152 1.19 nisimura /*
153 1.19 nisimura * GMAC register block. use mac_write()/mac_read() to handle
154 1.19 nisimura */
155 1.1 nisimura #define GMACMCR 0x0000 /* MAC configuration */
156 1.19 nisimura #define MCR_IBN (1U<<30) /* ??? */
157 1.1 nisimura #define MCR_CST (1U<<25) /* strip CRC */
158 1.1 nisimura #define MCR_TC (1U<<24) /* keep RGMII PHY notified */
159 1.3 nisimura #define MCR_JE (1U<<20) /* ignore oversized >9018 condition */
160 1.19 nisimura #define MCR_IFG (7U<<17) /* 19:17 IFG value 0~7 */
161 1.19 nisimura #define MCR_DRCS (1U<<16) /* ignore (G)MII HDX Tx error */
162 1.18 nisimura #define MCR_USEMII (1U<<15) /* 1: RMII/MII, 0: RGMII (_PS) */
163 1.18 nisimura #define MCR_SPD100 (1U<<14) /* force speed 100 (_FES) */
164 1.19 nisimura #define MCR_DO (1U<<13) /* */
165 1.19 nisimura #define MCR_LOOP (1U<<12) /* */
166 1.1 nisimura #define MCR_USEFDX (1U<<11) /* force full duplex */
167 1.19 nisimura #define MCR_IPCEN (1U<<10) /* handle checksum */
168 1.5 nisimura #define MCR_ACS (1U<<7) /* auto pad strip CRC */
169 1.19 nisimura #define MCR_TE (1U<<3) /* run Tx MAC engine, 0 to stop */
170 1.19 nisimura #define MCR_RE (1U<<2) /* run Rx MAC engine, 0 to stop */
171 1.19 nisimura #define MCR_PREA (3U) /* 1:0 preamble len. 0~2 */
172 1.1 nisimura #define _MCR_FDX 0x0000280c /* XXX TBD */
173 1.1 nisimura #define _MCR_HDX 0x0001a00c /* XXX TBD */
174 1.1 nisimura #define GMACAFR 0x0004 /* frame DA/SA address filter */
175 1.19 nisimura #define AFR_RA (1U<<31) /* accept all irrecspective of filt. */
176 1.18 nisimura #define AFR_HPF (1U<<10) /* hash+perfect filter, or hash only */
177 1.1 nisimura #define AFR_SAF (1U<<9) /* source address filter */
178 1.1 nisimura #define AFR_SAIF (1U<<8) /* SA inverse filtering */
179 1.18 nisimura #define AFR_PCF (2U<<6) /* */
180 1.18 nisimura #define AFR_DBF (1U<<5) /* reject broadcast frame */
181 1.18 nisimura #define AFR_PM (1U<<4) /* accept all multicast frame */
182 1.1 nisimura #define AFR_DAIF (1U<<3) /* DA inverse filtering */
183 1.1 nisimura #define AFR_MHTE (1U<<2) /* use multicast hash table */
184 1.19 nisimura #define AFR_UHTE (1U<<1) /* use hash table for unicast */
185 1.18 nisimura #define AFR_PR (1U<<0) /* run promisc mode */
186 1.18 nisimura #define GMACMHTH 0x0008 /* 64bit multicast hash table 63:32 */
187 1.18 nisimura #define GMACMHTL 0x000c /* 64bit multicast hash table 31:0 */
188 1.1 nisimura #define GMACGAR 0x0010 /* MDIO operation */
189 1.1 nisimura #define GAR_PHY (11) /* mii phy 15:11 */
190 1.1 nisimura #define GAR_REG (6) /* mii reg 10:6 */
191 1.1 nisimura #define GAR_CTL (2) /* control 5:2 */
192 1.1 nisimura #define GAR_IOWR (1U<<1) /* MDIO write op */
193 1.1 nisimura #define GAR_BUSY (1U) /* busy bit */
194 1.1 nisimura #define GMACGDR 0x0014 /* MDIO rd/wr data */
195 1.1 nisimura #define GMACFCR 0x0018 /* 802.3x flowcontrol */
196 1.18 nisimura /* 31:16 pause timer value */
197 1.18 nisimura /* 5:4 pause timer threthold */
198 1.1 nisimura #define FCR_RFE (1U<<2) /* accept PAUSE to throttle Tx */
199 1.1 nisimura #define FCR_TFE (1U<<1) /* generate PAUSE to moderate Rx lvl */
200 1.8 nisimura #define GMACVTAG 0x001c /* VLAN tag control */
201 1.14 nisimura #define GMACIMPL 0x0020 /* implementation number XX.YY */
202 1.18 nisimura #define GMACLPIS 0x0030 /* AXI LPI control */
203 1.18 nisimura #define GMACLPIC 0x0034 /* AXI LPI control */
204 1.18 nisimura #define GMACISR 0x0038 /* interrupt status, clear when read */
205 1.18 nisimura #define GMACIMR 0x003c /* interrupt enable */
206 1.19 nisimura #define ISR_TS (1U<<9) /* time stamp operation detected */
207 1.19 nisimura #define ISR_CO (1U<<7) /* Rx checksum offload completed */
208 1.19 nisimura #define ISR_TX (1U<<6) /* Tx completed */
209 1.19 nisimura #define ISR_RX (1U<<5) /* Rx completed */
210 1.19 nisimura #define ISR_ANY (1U<<4) /* any of above 5-7 report */
211 1.19 nisimura #define ISR_LC (1U<<0) /* link status change detected */
212 1.1 nisimura #define GMACMAH0 0x0040 /* MAC address 0 47:32 */
213 1.1 nisimura #define GMACMAL0 0x0044 /* MAC address 0 31:0 */
214 1.2 nisimura #define GMACMAH(i) ((i)*8+0x40) /* supplimental MAC addr 1 - 15 */
215 1.20 nisimura #define GMACMAL(i) ((i)*8+0x44) /* bit 31 to use, 30 SA,
216 1.20 nisimura * 29:24 byte-wise don'care */
217 1.13 nisimura #define GMACMIISR 0x00d8 /* resolved xMII link status */
218 1.13 nisimura /* 3 link up detected
219 1.13 nisimura * 2:1 resovled speed
220 1.14 nisimura * 0 2.5Mhz (10Mbps)
221 1.15 nisimura * 1 25Mhz (100Mbps)
222 1.13 nisimura * 2 125Mhz (1000Mbps)
223 1.13 nisimura * 1 full duplex detected */
224 1.18 nisimura #define GMACEVCTL 0x0100 /* event counter control */
225 1.18 nisimura #define GMACEVCNT(i) ((i)*4+0x114) /* event counter 0x114~284 */
226 1.13 nisimura
227 1.21 nisimura #define GMACMHT(i) ((i)*4+0x500) /* 256bit multicast hash table 0 - 7 */
228 1.11 nisimura #define GMACVHT 0x0588 /* VLAN tag hash */
229 1.18 nisimura
230 1.20 nisimura /* 0x0700-0734 ??? */
231 1.17 nisimura #define GMACAMAH(i) ((i)*8+0x800) /* supplimental MAC addr 16-31 */
232 1.20 nisimura #define GMACAMAL(i) ((i)*8+0x804) /* bit 31 to use */
233 1.2 nisimura
234 1.3 nisimura #define GMACBMR 0x1000 /* DMA bus mode control
235 1.20 nisimura * 24 4PBL 8???
236 1.18 nisimura * 23 USP
237 1.1 nisimura * 22:17 RPBL
238 1.18 nisimura * 16 fixed burst, or undefined b.
239 1.1 nisimura * 15:14 priority between Rx and Tx
240 1.11 nisimura * 3 rxtx ratio 41
241 1.11 nisimura * 2 rxtx ratio 31
242 1.11 nisimura * 1 rxtx ratio 21
243 1.11 nisimura * 0 rxtx ratio 11
244 1.1 nisimura * 13:8 PBL possible DMA burst len
245 1.18 nisimura * 7 alternative des8
246 1.12 nisimura * 0 reset op. self clear
247 1.1 nisimura */
248 1.1 nisimura #define _BMR 0x00412080 /* XXX TBD */
249 1.1 nisimura #define _BMR0 0x00020181 /* XXX TBD */
250 1.16 nisimura #define BMR_RST (1) /* reset op. self clear when done */
251 1.18 nisimura #define GMACTPD 0x1004 /* write any to resume tdes */
252 1.18 nisimura #define GMACRPD 0x1008 /* write any to resume rdes */
253 1.18 nisimura #define GMACRDLA 0x100c /* rdes base address 32bit paddr */
254 1.18 nisimura #define GMACTDLA 0x1010 /* tdes base address 32bit paddr */
255 1.18 nisimura #define _RDLA 0x18000 /* XXX TBD system SRAM with CC ? */
256 1.18 nisimura #define _TDLA 0x1c000 /* XXX TBD system SRAM with CC ? */
257 1.18 nisimura #define GMACDSR 0x1014 /* DMA status detail report; W1C */
258 1.1 nisimura #define GMACOMR 0x1018 /* DMA operation */
259 1.18 nisimura #define OMR_TSF (1U<<25) /* 1: Tx store&forword, 0: immed. */
260 1.18 nisimura #define OMR_RSF (1U<<21) /* 1: Rx store&forward, 0: immed. */
261 1.18 nisimura #define OMR_ST (1U<<13) /* run Tx DMA engine, 0 to stop */
262 1.18 nisimura #define OMR_EFC (1U<<8) /* transmit PAUSE to throttle Rx lvl. */
263 1.18 nisimura #define OMR_FEF (1U<<7) /* allow to receive error frames */
264 1.18 nisimura #define OMR_RS (1U<<1) /* run Rx DMA engine, 0 to stop */
265 1.18 nisimura #define GMACIE 0x101c /* interrupt enable */
266 1.18 nisimura #define GMACEVCS 0x1020 /* missed frame or ovf detected */
267 1.18 nisimura #define GMACRWDT 0x1024 /* receive watchdog timer count */
268 1.18 nisimura #define GMACAXIB 0x1028 /* AXI bus mode control */
269 1.18 nisimura #define GMACAXIS 0x102c /* AXI status report */
270 1.18 nisimura /* 0x1048-1054 */ /* descriptor and buffer cur. address */
271 1.18 nisimura #define HWFEA 0x1058 /* feature report */
272 1.1 nisimura
273 1.1 nisimura /* descriptor format definition */
274 1.1 nisimura struct tdes {
275 1.1 nisimura uint32_t t0, t1, t2, t3;
276 1.1 nisimura };
277 1.1 nisimura
278 1.1 nisimura struct rdes {
279 1.1 nisimura uint32_t r0, r1, r2, r3;
280 1.1 nisimura };
281 1.1 nisimura
282 1.1 nisimura #define T0_OWN (1U<<31) /* desc is ready to Tx */
283 1.1 nisimura #define T0_EOD (1U<<30) /* end of descriptor array */
284 1.6 nisimura #define T0_DRID (24) /* 29:24 D-RID */
285 1.1 nisimura #define T0_PT (1U<<21) /* 23:21 PT */
286 1.6 nisimura #define T0_TRID (16) /* 20:16 T-RID */
287 1.1 nisimura #define T0_FS (1U<<9) /* first segment of frame */
288 1.1 nisimura #define T0_LS (1U<<8) /* last segment of frame */
289 1.1 nisimura #define T0_CSUM (1U<<7) /* enable check sum offload */
290 1.1 nisimura #define T0_SGOL (1U<<6) /* enable TCP segment offload */
291 1.1 nisimura #define T0_TRS (1U<<4) /* 5:4 TRS */
292 1.1 nisimura #define T0_IOC (0) /* XXX TBD interrupt when completed */
293 1.1 nisimura /* T1 segment address 63:32 */
294 1.1 nisimura /* T2 segment address 31:0 */
295 1.1 nisimura /* T3 31:16 TCP segment length, 15:0 segment length to transmit */
296 1.1 nisimura #define R0_OWN (1U<<31) /* desc is empty */
297 1.1 nisimura #define R0_EOD (1U<<30) /* end of descriptor array */
298 1.6 nisimura #define R0_SRID (24) /* 29:24 S-RID */
299 1.1 nisimura #define R0_FR (1U<<23) /* FR */
300 1.1 nisimura #define R0_ER (1U<<21) /* Rx error indication */
301 1.1 nisimura #define R0_ERR (3U<<16) /* 18:16 receive error code */
302 1.6 nisimura #define R0_TDRID (14) /* 15:14 TD-RID */
303 1.1 nisimura #define R0_FS (1U<<9) /* first segment of frame */
304 1.1 nisimura #define R0_LS (1U<<8) /* last segment of frame */
305 1.1 nisimura #define R0_CSUM (3U<<6) /* 7:6 checksum status */
306 1.1 nisimura #define R0_CERR (2U<<6) /* 0 (undone), 1 (found ok), 2 (bad) */
307 1.1 nisimura /* R1 frame address 63:32 */
308 1.1 nisimura /* R2 frame address 31:0 */
309 1.1 nisimura /* R3 31:16 received frame length, 15:0 buffer length to receive */
310 1.1 nisimura
311 1.19 nisimura /*
312 1.19 nisimura * software constraction
313 1.19 nisimura */
314 1.6 nisimura #define MD_NTXSEGS 16 /* fixed */
315 1.6 nisimura #define MD_TXQUEUELEN 16 /* tunable */
316 1.6 nisimura #define MD_TXQUEUELEN_MASK (MD_TXQUEUELEN - 1)
317 1.6 nisimura #define MD_TXQUEUE_GC (MD_TXQUEUELEN / 4)
318 1.6 nisimura #define MD_NTXDESC (MD_TXQUEUELEN * MD_NTXSEGS)
319 1.6 nisimura #define MD_NTXDESC_MASK (MD_NTXDESC - 1)
320 1.6 nisimura #define MD_NEXTTX(x) (((x) + 1) & MD_NTXDESC_MASK)
321 1.6 nisimura #define MD_NEXTTXS(x) (((x) + 1) & MD_TXQUEUELEN_MASK)
322 1.6 nisimura
323 1.6 nisimura #define MD_NRXDESC 64 /* tunable */
324 1.6 nisimura #define MD_NRXDESC_MASK (MD_NRXDESC - 1)
325 1.6 nisimura #define MD_NEXTRX(x) (((x) + 1) & MD_NRXDESC_MASK)
326 1.1 nisimura
327 1.1 nisimura #define SCX_INIT_RXDESC(sc, x) \
328 1.1 nisimura do { \
329 1.1 nisimura struct scx_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
330 1.1 nisimura struct rdes *__rxd = &(sc)->sc_rxdescs[(x)]; \
331 1.1 nisimura struct mbuf *__m = __rxs->rxs_mbuf; \
332 1.1 nisimura bus_addr_t __paddr =__rxs->rxs_dmamap->dm_segs[0].ds_addr; \
333 1.1 nisimura __m->m_data = __m->m_ext.ext_buf; \
334 1.1 nisimura __rxd->r3 = __rxs->rxs_dmamap->dm_segs[0].ds_len; \
335 1.1 nisimura __rxd->r2 = htole32(BUS_ADDR_LO32(__paddr)); \
336 1.1 nisimura __rxd->r1 = htole32(BUS_ADDR_HI32(__paddr)); \
337 1.1 nisimura __rxd->r0 = R0_OWN | R0_FS | R0_LS; \
338 1.6 nisimura if ((x) == MD_NRXDESC - 1) __rxd->r0 |= R0_EOD; \
339 1.1 nisimura } while (/*CONSTCOND*/0)
340 1.1 nisimura
341 1.1 nisimura struct control_data {
342 1.6 nisimura struct tdes cd_txdescs[MD_NTXDESC];
343 1.6 nisimura struct rdes cd_rxdescs[MD_NRXDESC];
344 1.1 nisimura };
345 1.1 nisimura #define SCX_CDOFF(x) offsetof(struct control_data, x)
346 1.1 nisimura #define SCX_CDTXOFF(x) SCX_CDOFF(cd_txdescs[(x)])
347 1.1 nisimura #define SCX_CDRXOFF(x) SCX_CDOFF(cd_rxdescs[(x)])
348 1.1 nisimura
349 1.1 nisimura struct scx_txsoft {
350 1.1 nisimura struct mbuf *txs_mbuf; /* head of our mbuf chain */
351 1.1 nisimura bus_dmamap_t txs_dmamap; /* our DMA map */
352 1.1 nisimura int txs_firstdesc; /* first descriptor in packet */
353 1.1 nisimura int txs_lastdesc; /* last descriptor in packet */
354 1.1 nisimura int txs_ndesc; /* # of descriptors used */
355 1.1 nisimura };
356 1.1 nisimura
357 1.1 nisimura struct scx_rxsoft {
358 1.1 nisimura struct mbuf *rxs_mbuf; /* head of our mbuf chain */
359 1.1 nisimura bus_dmamap_t rxs_dmamap; /* our DMA map */
360 1.1 nisimura };
361 1.1 nisimura
362 1.1 nisimura struct scx_softc {
363 1.1 nisimura device_t sc_dev; /* generic device information */
364 1.1 nisimura bus_space_tag_t sc_st; /* bus space tag */
365 1.1 nisimura bus_space_handle_t sc_sh; /* bus space handle */
366 1.1 nisimura bus_size_t sc_sz; /* csr map size */
367 1.1 nisimura bus_space_handle_t sc_eesh; /* eeprom section handle */
368 1.1 nisimura bus_size_t sc_eesz; /* eeprom map size */
369 1.1 nisimura bus_dma_tag_t sc_dmat; /* bus DMA tag */
370 1.14 nisimura bus_dma_tag_t sc_dmat32;
371 1.1 nisimura struct ethercom sc_ethercom; /* Ethernet common data */
372 1.1 nisimura struct mii_data sc_mii; /* MII */
373 1.1 nisimura callout_t sc_tick_ch; /* PHY monitor callout */
374 1.1 nisimura bus_dma_segment_t sc_seg; /* descriptor store seg */
375 1.1 nisimura int sc_nseg; /* descriptor store nseg */
376 1.3 nisimura void *sc_ih; /* interrupt cookie */
377 1.1 nisimura int sc_phy_id; /* PHY address */
378 1.3 nisimura int sc_flowflags; /* 802.3x PAUSE flow control */
379 1.7 nisimura uint32_t sc_mdclk; /* GAR 5:2 clock selection */
380 1.3 nisimura uint32_t sc_t0coso; /* T0_CSUM | T0_SGOL to run */
381 1.3 nisimura int sc_ucodeloaded; /* ucode for H2M/M2H/PKT */
382 1.8 nisimura int sc_100mii; /* 1 for RMII/MII, 0 for RGMII */
383 1.1 nisimura int sc_phandle; /* fdt phandle */
384 1.14 nisimura uint64_t sc_freq;
385 1.1 nisimura
386 1.1 nisimura bus_dmamap_t sc_cddmamap; /* control data DMA map */
387 1.1 nisimura #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
388 1.1 nisimura
389 1.1 nisimura struct control_data *sc_control_data;
390 1.1 nisimura #define sc_txdescs sc_control_data->cd_txdescs
391 1.1 nisimura #define sc_rxdescs sc_control_data->cd_rxdescs
392 1.1 nisimura
393 1.6 nisimura struct scx_txsoft sc_txsoft[MD_TXQUEUELEN];
394 1.6 nisimura struct scx_rxsoft sc_rxsoft[MD_NRXDESC];
395 1.1 nisimura int sc_txfree; /* number of free Tx descriptors */
396 1.1 nisimura int sc_txnext; /* next ready Tx descriptor */
397 1.1 nisimura int sc_txsfree; /* number of free Tx jobs */
398 1.1 nisimura int sc_txsnext; /* next ready Tx job */
399 1.1 nisimura int sc_txsdirty; /* dirty Tx jobs */
400 1.1 nisimura int sc_rxptr; /* next ready Rx descriptor/descsoft */
401 1.1 nisimura
402 1.1 nisimura krndsource_t rnd_source; /* random source */
403 1.1 nisimura };
404 1.1 nisimura
405 1.1 nisimura #define SCX_CDTXADDR(sc, x) ((sc)->sc_cddma + SCX_CDTXOFF((x)))
406 1.1 nisimura #define SCX_CDRXADDR(sc, x) ((sc)->sc_cddma + SCX_CDRXOFF((x)))
407 1.1 nisimura
408 1.1 nisimura #define SCX_CDTXSYNC(sc, x, n, ops) \
409 1.1 nisimura do { \
410 1.1 nisimura int __x, __n; \
411 1.1 nisimura \
412 1.1 nisimura __x = (x); \
413 1.1 nisimura __n = (n); \
414 1.1 nisimura \
415 1.1 nisimura /* If it will wrap around, sync to the end of the ring. */ \
416 1.6 nisimura if ((__x + __n) > MD_NTXDESC) { \
417 1.1 nisimura bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
418 1.1 nisimura SCX_CDTXOFF(__x), sizeof(struct tdes) * \
419 1.6 nisimura (MD_NTXDESC - __x), (ops)); \
420 1.6 nisimura __n -= (MD_NTXDESC - __x); \
421 1.1 nisimura __x = 0; \
422 1.1 nisimura } \
423 1.1 nisimura \
424 1.1 nisimura /* Now sync whatever is left. */ \
425 1.1 nisimura bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
426 1.1 nisimura SCX_CDTXOFF(__x), sizeof(struct tdes) * __n, (ops)); \
427 1.1 nisimura } while (/*CONSTCOND*/0)
428 1.1 nisimura
429 1.1 nisimura #define SCX_CDRXSYNC(sc, x, ops) \
430 1.1 nisimura do { \
431 1.1 nisimura bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
432 1.1 nisimura SCX_CDRXOFF((x)), sizeof(struct rdes), (ops)); \
433 1.1 nisimura } while (/*CONSTCOND*/0)
434 1.1 nisimura
435 1.1 nisimura static int scx_fdt_match(device_t, cfdata_t, void *);
436 1.1 nisimura static void scx_fdt_attach(device_t, device_t, void *);
437 1.1 nisimura static int scx_acpi_match(device_t, cfdata_t, void *);
438 1.1 nisimura static void scx_acpi_attach(device_t, device_t, void *);
439 1.1 nisimura
440 1.1 nisimura CFATTACH_DECL_NEW(scx_fdt, sizeof(struct scx_softc),
441 1.1 nisimura scx_fdt_match, scx_fdt_attach, NULL, NULL);
442 1.1 nisimura
443 1.1 nisimura CFATTACH_DECL_NEW(scx_acpi, sizeof(struct scx_softc),
444 1.1 nisimura scx_acpi_match, scx_acpi_attach, NULL, NULL);
445 1.1 nisimura
446 1.1 nisimura static void scx_attach_i(struct scx_softc *);
447 1.1 nisimura static void scx_reset(struct scx_softc *);
448 1.1 nisimura static int scx_init(struct ifnet *);
449 1.1 nisimura static void scx_start(struct ifnet *);
450 1.1 nisimura static void scx_stop(struct ifnet *, int);
451 1.1 nisimura static void scx_watchdog(struct ifnet *);
452 1.1 nisimura static int scx_ioctl(struct ifnet *, u_long, void *);
453 1.1 nisimura static void scx_set_rcvfilt(struct scx_softc *);
454 1.1 nisimura static void scx_ifmedia_sts(struct ifnet *, struct ifmediareq *);
455 1.1 nisimura static void mii_statchg(struct ifnet *);
456 1.1 nisimura static void phy_tick(void *);
457 1.1 nisimura static int mii_readreg(device_t, int, int, uint16_t *);
458 1.1 nisimura static int mii_writereg(device_t, int, int, uint16_t);
459 1.1 nisimura static int scx_intr(void *);
460 1.1 nisimura static void txreap(struct scx_softc *);
461 1.1 nisimura static void rxintr(struct scx_softc *);
462 1.1 nisimura static int add_rxbuf(struct scx_softc *, int);
463 1.13 nisimura
464 1.1 nisimura static int spin_waitfor(struct scx_softc *, int, int);
465 1.1 nisimura static int mac_read(struct scx_softc *, int);
466 1.1 nisimura static void mac_write(struct scx_softc *, int, int);
467 1.1 nisimura static void loaducode(struct scx_softc *);
468 1.2 nisimura static void injectucode(struct scx_softc *, int, bus_addr_t, bus_size_t);
469 1.14 nisimura static int get_mdioclk(uint32_t);
470 1.1 nisimura
471 1.1 nisimura #define CSR_READ(sc,off) \
472 1.1 nisimura bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (off))
473 1.1 nisimura #define CSR_WRITE(sc,off,val) \
474 1.1 nisimura bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (off), (val))
475 1.1 nisimura #define EE_READ(sc,off) \
476 1.1 nisimura bus_space_read_4((sc)->sc_st, (sc)->sc_eesh, (off))
477 1.1 nisimura
478 1.1 nisimura static int
479 1.1 nisimura scx_fdt_match(device_t parent, cfdata_t cf, void *aux)
480 1.1 nisimura {
481 1.1 nisimura static const char * compatible[] = {
482 1.1 nisimura "socionext,synquacer-netsec",
483 1.1 nisimura NULL
484 1.1 nisimura };
485 1.1 nisimura struct fdt_attach_args * const faa = aux;
486 1.1 nisimura
487 1.1 nisimura return of_match_compatible(faa->faa_phandle, compatible);
488 1.1 nisimura }
489 1.1 nisimura
490 1.1 nisimura static void
491 1.1 nisimura scx_fdt_attach(device_t parent, device_t self, void *aux)
492 1.1 nisimura {
493 1.1 nisimura struct scx_softc * const sc = device_private(self);
494 1.1 nisimura struct fdt_attach_args * const faa = aux;
495 1.1 nisimura const int phandle = faa->faa_phandle;
496 1.1 nisimura bus_space_tag_t bst = faa->faa_bst;
497 1.1 nisimura bus_space_handle_t bsh;
498 1.1 nisimura bus_space_handle_t eebsh;
499 1.2 nisimura bus_addr_t addr[2];
500 1.2 nisimura bus_size_t size[2];
501 1.1 nisimura char intrstr[128];
502 1.4 nisimura const char *phy_mode;
503 1.1 nisimura
504 1.2 nisimura if (fdtbus_get_reg(phandle, 0, addr+0, size+0) != 0
505 1.2 nisimura || bus_space_map(faa->faa_bst, addr[0], size[0], 0, &bsh) != 0) {
506 1.1 nisimura aprint_error(": unable to map device csr\n");
507 1.1 nisimura return;
508 1.1 nisimura }
509 1.1 nisimura if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
510 1.1 nisimura aprint_error(": failed to decode interrupt\n");
511 1.1 nisimura goto fail;
512 1.1 nisimura }
513 1.1 nisimura sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_NET,
514 1.1 nisimura NOT_MP_SAFE, scx_intr, sc);
515 1.1 nisimura if (sc->sc_ih == NULL) {
516 1.1 nisimura aprint_error_dev(self, "couldn't establish interrupt\n");
517 1.1 nisimura goto fail;
518 1.1 nisimura }
519 1.2 nisimura if (fdtbus_get_reg(phandle, 1, addr+1, size+1) != 0
520 1.10 nisimura || bus_space_map(faa->faa_bst, addr[1], size[1], 0, &eebsh) != 0) {
521 1.1 nisimura aprint_error(": unable to map device eeprom\n");
522 1.1 nisimura goto fail;
523 1.1 nisimura }
524 1.1 nisimura
525 1.1 nisimura aprint_naive("\n");
526 1.14 nisimura /* aprint_normal(": Gigabit Ethernet Controller\n"); */
527 1.1 nisimura aprint_normal_dev(self, "interrupt on %s\n", intrstr);
528 1.1 nisimura
529 1.1 nisimura sc->sc_dev = self;
530 1.1 nisimura sc->sc_st = bst;
531 1.1 nisimura sc->sc_sh = bsh;
532 1.2 nisimura sc->sc_sz = size[0];
533 1.1 nisimura sc->sc_eesh = eebsh;
534 1.2 nisimura sc->sc_eesz = size[1];
535 1.1 nisimura sc->sc_dmat = faa->faa_dmat;
536 1.15 nisimura sc->sc_dmat32 = faa->faa_dmat; /* XXX */
537 1.1 nisimura sc->sc_phandle = phandle;
538 1.14 nisimura
539 1.14 nisimura phy_mode = fdtbus_get_string(phandle, "phy-mode");
540 1.14 nisimura if (phy_mode == NULL)
541 1.14 nisimura aprint_error(": missing 'phy-mode' property\n");
542 1.18 nisimura sc->sc_100mii = (phy_mode && strcmp(phy_mode, "rgmii") != 0);
543 1.14 nisimura sc->sc_phy_id = 7; /* XXX */
544 1.18 nisimura sc->sc_freq = 125 * 1000 * 1000; /* XXX */
545 1.14 nisimura aprint_normal_dev(self,
546 1.14 nisimura "phy mode %s, phy id %d, freq %ld\n", phy_mode, sc->sc_phy_id, sc->sc_freq);
547 1.1 nisimura
548 1.1 nisimura scx_attach_i(sc);
549 1.1 nisimura return;
550 1.1 nisimura fail:
551 1.1 nisimura if (sc->sc_eesz)
552 1.1 nisimura bus_space_unmap(sc->sc_st, sc->sc_eesh, sc->sc_eesz);
553 1.1 nisimura if (sc->sc_sz)
554 1.1 nisimura bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_sz);
555 1.1 nisimura return;
556 1.1 nisimura }
557 1.1 nisimura
558 1.1 nisimura static int
559 1.1 nisimura scx_acpi_match(device_t parent, cfdata_t cf, void *aux)
560 1.1 nisimura {
561 1.1 nisimura static const char * compatible[] = {
562 1.1 nisimura "SCX0001",
563 1.1 nisimura NULL
564 1.1 nisimura };
565 1.1 nisimura struct acpi_attach_args *aa = aux;
566 1.1 nisimura
567 1.1 nisimura if (aa->aa_node->ad_type != ACPI_TYPE_DEVICE)
568 1.1 nisimura return 0;
569 1.1 nisimura return acpi_match_hid(aa->aa_node->ad_devinfo, compatible);
570 1.1 nisimura }
571 1.1 nisimura
572 1.1 nisimura static void
573 1.1 nisimura scx_acpi_attach(device_t parent, device_t self, void *aux)
574 1.1 nisimura {
575 1.1 nisimura struct scx_softc * const sc = device_private(self);
576 1.1 nisimura struct acpi_attach_args * const aa = aux;
577 1.1 nisimura ACPI_HANDLE handle = aa->aa_node->ad_handle;
578 1.1 nisimura bus_space_tag_t bst = aa->aa_memt;
579 1.1 nisimura bus_space_handle_t bsh, eebsh;
580 1.1 nisimura struct acpi_resources res;
581 1.1 nisimura struct acpi_mem *mem;
582 1.1 nisimura struct acpi_irq *irq;
583 1.14 nisimura char *phy_mode;
584 1.14 nisimura ACPI_INTEGER acpi_phy, acpi_freq;
585 1.1 nisimura ACPI_STATUS rv;
586 1.1 nisimura
587 1.1 nisimura rv = acpi_resource_parse(self, handle, "_CRS",
588 1.1 nisimura &res, &acpi_resource_parse_ops_default);
589 1.1 nisimura if (ACPI_FAILURE(rv))
590 1.1 nisimura return;
591 1.1 nisimura mem = acpi_res_mem(&res, 0);
592 1.1 nisimura irq = acpi_res_irq(&res, 0);
593 1.1 nisimura if (mem == NULL || irq == NULL || mem->ar_length == 0) {
594 1.1 nisimura aprint_error(": incomplete csr resources\n");
595 1.1 nisimura return;
596 1.1 nisimura }
597 1.1 nisimura if (bus_space_map(bst, mem->ar_base, mem->ar_length, 0, &bsh) != 0) {
598 1.1 nisimura aprint_error(": couldn't map registers\n");
599 1.1 nisimura return;
600 1.1 nisimura }
601 1.1 nisimura sc->sc_sz = mem->ar_length;
602 1.1 nisimura sc->sc_ih = acpi_intr_establish(self, (uint64_t)handle, IPL_NET,
603 1.1 nisimura NOT_MP_SAFE, scx_intr, sc, device_xname(self));
604 1.1 nisimura if (sc->sc_ih == NULL) {
605 1.1 nisimura aprint_error_dev(self, "couldn't establish interrupt\n");
606 1.1 nisimura goto fail;
607 1.1 nisimura }
608 1.1 nisimura mem = acpi_res_mem(&res, 1); /* EEPROM for MAC address and ucode */
609 1.1 nisimura if (mem == NULL || mem->ar_length == 0) {
610 1.1 nisimura aprint_error(": incomplete eeprom resources\n");
611 1.1 nisimura goto fail;
612 1.1 nisimura }
613 1.1 nisimura if (bus_space_map(bst, mem->ar_base, mem->ar_length, 0, &eebsh) != 0) {
614 1.1 nisimura aprint_error(": couldn't map registers\n");
615 1.1 nisimura goto fail;
616 1.1 nisimura }
617 1.1 nisimura sc->sc_eesz = mem->ar_length;
618 1.1 nisimura
619 1.14 nisimura rv = acpi_dsd_string(handle, "phy-mode", &phy_mode);
620 1.14 nisimura if (ACPI_FAILURE(rv)) {
621 1.14 nisimura aprint_error(": missing 'phy-mode' property\n");
622 1.14 nisimura phy_mode = NULL;
623 1.14 nisimura }
624 1.14 nisimura rv = acpi_dsd_integer(handle, "phy-channel", &acpi_phy);
625 1.14 nisimura if (ACPI_FAILURE(rv))
626 1.14 nisimura acpi_phy = 31;
627 1.14 nisimura rv = acpi_dsd_integer(handle, "socionext,phy-clock-frequency",
628 1.14 nisimura &acpi_freq);
629 1.14 nisimura if (ACPI_FAILURE(rv))
630 1.14 nisimura acpi_freq = 999;
631 1.14 nisimura
632 1.1 nisimura aprint_naive("\n");
633 1.14 nisimura /* aprint_normal(": Gigabit Ethernet Controller\n"); */
634 1.1 nisimura
635 1.1 nisimura sc->sc_dev = self;
636 1.1 nisimura sc->sc_st = bst;
637 1.1 nisimura sc->sc_sh = bsh;
638 1.1 nisimura sc->sc_eesh = eebsh;
639 1.1 nisimura sc->sc_dmat = aa->aa_dmat64;
640 1.14 nisimura sc->sc_dmat32 = aa->aa_dmat; /* descriptor needs dma32 */
641 1.1 nisimura
642 1.14 nisimura aprint_normal_dev(self,
643 1.14 nisimura "phy mode %s, phy id %d, freq %ld\n", phy_mode, (int)acpi_phy, acpi_freq);
644 1.14 nisimura sc->sc_100mii = (phy_mode && strcmp(phy_mode, "rgmii") != 0);
645 1.15 nisimura sc->sc_phy_id = (int)acpi_phy;
646 1.14 nisimura sc->sc_freq = acpi_freq;
647 1.16 nisimura aprint_normal_dev(self,
648 1.16 nisimura "GMACGAR %08x\n", mac_read(sc, GMACGAR));
649 1.10 nisimura
650 1.1 nisimura scx_attach_i(sc);
651 1.1 nisimura
652 1.1 nisimura acpi_resource_cleanup(&res);
653 1.1 nisimura return;
654 1.1 nisimura fail:
655 1.1 nisimura if (sc->sc_eesz > 0)
656 1.1 nisimura bus_space_unmap(sc->sc_st, sc->sc_eesh, sc->sc_eesz);
657 1.1 nisimura if (sc->sc_sz > 0)
658 1.1 nisimura bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_sz);
659 1.1 nisimura acpi_resource_cleanup(&res);
660 1.1 nisimura return;
661 1.1 nisimura }
662 1.1 nisimura
663 1.1 nisimura static void
664 1.1 nisimura scx_attach_i(struct scx_softc *sc)
665 1.1 nisimura {
666 1.1 nisimura struct ifnet * const ifp = &sc->sc_ethercom.ec_if;
667 1.1 nisimura struct mii_data * const mii = &sc->sc_mii;
668 1.1 nisimura struct ifmedia * const ifm = &mii->mii_media;
669 1.15 nisimura uint32_t hwver, dwimp;
670 1.1 nisimura uint8_t enaddr[ETHER_ADDR_LEN];
671 1.1 nisimura bus_dma_segment_t seg;
672 1.1 nisimura uint32_t csr;
673 1.1 nisimura int i, nseg, error = 0;
674 1.1 nisimura
675 1.17 nisimura hwver = CSR_READ(sc, HWVER); /* Socionext HW */
676 1.15 nisimura /* stored in big endian order */
677 1.1 nisimura csr = bus_space_read_4(sc->sc_st, sc->sc_eesh, 0);
678 1.1 nisimura enaddr[0] = csr >> 24;
679 1.1 nisimura enaddr[1] = csr >> 16;
680 1.1 nisimura enaddr[2] = csr >> 8;
681 1.1 nisimura enaddr[3] = csr;
682 1.1 nisimura csr = bus_space_read_4(sc->sc_st, sc->sc_eesh, 4);
683 1.1 nisimura enaddr[4] = csr >> 24;
684 1.1 nisimura enaddr[5] = csr >> 16;
685 1.15 nisimura dwimp = mac_read(sc, GMACIMPL); /* DW EMAC XX.YY */
686 1.1 nisimura
687 1.14 nisimura aprint_normal_dev(sc->sc_dev,
688 1.14 nisimura "Socionext NetSec GbE hw %d.%d impl 0x%x\n",
689 1.15 nisimura hwver >> 16, hwver & 0xffff, dwimp);
690 1.1 nisimura aprint_normal_dev(sc->sc_dev,
691 1.1 nisimura "Ethernet address %s\n", ether_sprintf(enaddr));
692 1.1 nisimura
693 1.15 nisimura sc->sc_phy_id = MII_PHY_ANY;
694 1.14 nisimura sc->sc_mdclk = get_mdioclk(sc->sc_freq); /* 5:2 clk control */
695 1.18 nisimura sc->sc_mdclk = 5; /* XXX */
696 1.14 nisimura aprint_normal_dev(sc->sc_dev, "using %d for mdclk\n", sc->sc_mdclk);
697 1.14 nisimura sc->sc_mdclk <<= 2;
698 1.1 nisimura
699 1.1 nisimura sc->sc_flowflags = 0;
700 1.1 nisimura
701 1.3 nisimura if (sc->sc_ucodeloaded == 0)
702 1.1 nisimura loaducode(sc);
703 1.1 nisimura
704 1.1 nisimura mii->mii_ifp = ifp;
705 1.1 nisimura mii->mii_readreg = mii_readreg;
706 1.1 nisimura mii->mii_writereg = mii_writereg;
707 1.1 nisimura mii->mii_statchg = mii_statchg;
708 1.1 nisimura
709 1.1 nisimura sc->sc_ethercom.ec_mii = mii;
710 1.21 nisimura ifmedia_init(ifm, 0, ether_mediachange, scx_ifmedia_sts);
711 1.1 nisimura mii_attach(sc->sc_dev, mii, 0xffffffff, sc->sc_phy_id,
712 1.1 nisimura MII_OFFSET_ANY, MIIF_DOPAUSE);
713 1.1 nisimura if (LIST_FIRST(&mii->mii_phys) == NULL) {
714 1.1 nisimura ifmedia_add(ifm, IFM_ETHER | IFM_NONE, 0, NULL);
715 1.1 nisimura ifmedia_set(ifm, IFM_ETHER | IFM_NONE);
716 1.1 nisimura } else
717 1.1 nisimura ifmedia_set(ifm, IFM_ETHER | IFM_AUTO);
718 1.1 nisimura ifm->ifm_media = ifm->ifm_cur->ifm_media; /* as if user has requested */
719 1.1 nisimura
720 1.1 nisimura strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
721 1.1 nisimura ifp->if_softc = sc;
722 1.1 nisimura ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
723 1.1 nisimura ifp->if_ioctl = scx_ioctl;
724 1.1 nisimura ifp->if_start = scx_start;
725 1.1 nisimura ifp->if_watchdog = scx_watchdog;
726 1.1 nisimura ifp->if_init = scx_init;
727 1.1 nisimura ifp->if_stop = scx_stop;
728 1.1 nisimura IFQ_SET_READY(&ifp->if_snd);
729 1.1 nisimura
730 1.1 nisimura if_attach(ifp);
731 1.1 nisimura if_deferred_start_init(ifp, NULL);
732 1.1 nisimura ether_ifattach(ifp, enaddr);
733 1.1 nisimura
734 1.1 nisimura callout_init(&sc->sc_tick_ch, 0);
735 1.1 nisimura callout_setfunc(&sc->sc_tick_ch, phy_tick, sc);
736 1.1 nisimura
737 1.1 nisimura /*
738 1.1 nisimura * Allocate the control data structures, and create and load the
739 1.1 nisimura * DMA map for it.
740 1.1 nisimura */
741 1.14 nisimura error = bus_dmamem_alloc(sc->sc_dmat32,
742 1.1 nisimura sizeof(struct control_data), PAGE_SIZE, 0, &seg, 1, &nseg, 0);
743 1.1 nisimura if (error != 0) {
744 1.1 nisimura aprint_error_dev(sc->sc_dev,
745 1.1 nisimura "unable to allocate control data, error = %d\n", error);
746 1.1 nisimura goto fail_0;
747 1.1 nisimura }
748 1.14 nisimura error = bus_dmamem_map(sc->sc_dmat32, &seg, nseg,
749 1.1 nisimura sizeof(struct control_data), (void **)&sc->sc_control_data,
750 1.1 nisimura BUS_DMA_COHERENT);
751 1.1 nisimura if (error != 0) {
752 1.1 nisimura aprint_error_dev(sc->sc_dev,
753 1.1 nisimura "unable to map control data, error = %d\n", error);
754 1.1 nisimura goto fail_1;
755 1.1 nisimura }
756 1.14 nisimura error = bus_dmamap_create(sc->sc_dmat32,
757 1.1 nisimura sizeof(struct control_data), 1,
758 1.1 nisimura sizeof(struct control_data), 0, 0, &sc->sc_cddmamap);
759 1.1 nisimura if (error != 0) {
760 1.1 nisimura aprint_error_dev(sc->sc_dev,
761 1.1 nisimura "unable to create control data DMA map, "
762 1.1 nisimura "error = %d\n", error);
763 1.1 nisimura goto fail_2;
764 1.1 nisimura }
765 1.14 nisimura error = bus_dmamap_load(sc->sc_dmat32, sc->sc_cddmamap,
766 1.1 nisimura sc->sc_control_data, sizeof(struct control_data), NULL, 0);
767 1.1 nisimura if (error != 0) {
768 1.1 nisimura aprint_error_dev(sc->sc_dev,
769 1.1 nisimura "unable to load control data DMA map, error = %d\n",
770 1.1 nisimura error);
771 1.1 nisimura goto fail_3;
772 1.1 nisimura }
773 1.6 nisimura for (i = 0; i < MD_TXQUEUELEN; i++) {
774 1.14 nisimura if ((error = bus_dmamap_create(sc->sc_dmat32, MCLBYTES,
775 1.6 nisimura MD_NTXSEGS, MCLBYTES, 0, 0,
776 1.1 nisimura &sc->sc_txsoft[i].txs_dmamap)) != 0) {
777 1.1 nisimura aprint_error_dev(sc->sc_dev,
778 1.1 nisimura "unable to create tx DMA map %d, error = %d\n",
779 1.1 nisimura i, error);
780 1.1 nisimura goto fail_4;
781 1.1 nisimura }
782 1.1 nisimura }
783 1.6 nisimura for (i = 0; i < MD_NRXDESC; i++) {
784 1.14 nisimura if ((error = bus_dmamap_create(sc->sc_dmat32, MCLBYTES,
785 1.1 nisimura 1, MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
786 1.1 nisimura aprint_error_dev(sc->sc_dev,
787 1.1 nisimura "unable to create rx DMA map %d, error = %d\n",
788 1.1 nisimura i, error);
789 1.1 nisimura goto fail_5;
790 1.1 nisimura }
791 1.1 nisimura sc->sc_rxsoft[i].rxs_mbuf = NULL;
792 1.1 nisimura }
793 1.1 nisimura sc->sc_seg = seg;
794 1.1 nisimura sc->sc_nseg = nseg;
795 1.14 nisimura aprint_normal_dev(sc->sc_dev, "descriptor ds_addr %lx, ds_len %lx, nseg %d\n", seg.ds_addr, seg.ds_len, nseg);
796 1.1 nisimura
797 1.1 nisimura if (pmf_device_register(sc->sc_dev, NULL, NULL))
798 1.1 nisimura pmf_class_network_register(sc->sc_dev, ifp);
799 1.1 nisimura else
800 1.1 nisimura aprint_error_dev(sc->sc_dev,
801 1.1 nisimura "couldn't establish power handler\n");
802 1.1 nisimura
803 1.1 nisimura rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
804 1.1 nisimura RND_TYPE_NET, RND_FLAG_DEFAULT);
805 1.1 nisimura
806 1.1 nisimura return;
807 1.1 nisimura
808 1.1 nisimura fail_5:
809 1.6 nisimura for (i = 0; i < MD_NRXDESC; i++) {
810 1.1 nisimura if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
811 1.1 nisimura bus_dmamap_destroy(sc->sc_dmat,
812 1.1 nisimura sc->sc_rxsoft[i].rxs_dmamap);
813 1.1 nisimura }
814 1.1 nisimura fail_4:
815 1.6 nisimura for (i = 0; i < MD_TXQUEUELEN; i++) {
816 1.1 nisimura if (sc->sc_txsoft[i].txs_dmamap != NULL)
817 1.1 nisimura bus_dmamap_destroy(sc->sc_dmat,
818 1.1 nisimura sc->sc_txsoft[i].txs_dmamap);
819 1.1 nisimura }
820 1.1 nisimura bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
821 1.1 nisimura fail_3:
822 1.1 nisimura bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
823 1.1 nisimura fail_2:
824 1.1 nisimura bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
825 1.1 nisimura sizeof(struct control_data));
826 1.1 nisimura fail_1:
827 1.1 nisimura bus_dmamem_free(sc->sc_dmat, &seg, nseg);
828 1.1 nisimura fail_0:
829 1.1 nisimura if (sc->sc_phandle)
830 1.1 nisimura fdtbus_intr_disestablish(sc->sc_phandle, sc->sc_ih);
831 1.1 nisimura else
832 1.1 nisimura acpi_intr_disestablish(sc->sc_ih);
833 1.1 nisimura bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_sz);
834 1.1 nisimura return;
835 1.1 nisimura }
836 1.1 nisimura
837 1.1 nisimura static void
838 1.1 nisimura scx_reset(struct scx_softc *sc)
839 1.1 nisimura {
840 1.16 nisimura int loop = 0, busy;
841 1.1 nisimura
842 1.18 nisimura mac_write(sc, GMACOMR, 0);
843 1.20 nisimura mac_write(sc, GMACBMR, BMR_RST);
844 1.16 nisimura do {
845 1.19 nisimura DELAY(1);
846 1.16 nisimura busy = mac_read(sc, GMACBMR) & BMR_RST;
847 1.16 nisimura } while (++loop < 3000 && busy);
848 1.1 nisimura mac_write(sc, GMACBMR, _BMR);
849 1.19 nisimura mac_write(sc, GMACAFR, 0);
850 1.18 nisimura
851 1.19 nisimura CSR_WRITE(sc, CLKEN, CLK_ALL); /* distribute clock sources */
852 1.18 nisimura CSR_WRITE(sc, SWRESET, 0); /* reset operation */
853 1.18 nisimura CSR_WRITE(sc, SWRESET, 1U<<31); /* manifest run */
854 1.18 nisimura CSR_WRITE(sc, COMINIT, 3); /* DB|CLS*/
855 1.19 nisimura
856 1.19 nisimura mac_write(sc, GMACEVCTL, 1);
857 1.1 nisimura }
858 1.1 nisimura
859 1.1 nisimura static int
860 1.1 nisimura scx_init(struct ifnet *ifp)
861 1.1 nisimura {
862 1.1 nisimura struct scx_softc *sc = ifp->if_softc;
863 1.1 nisimura const uint8_t *ea = CLLADDR(ifp->if_sadl);
864 1.1 nisimura uint32_t csr;
865 1.1 nisimura int i;
866 1.1 nisimura
867 1.1 nisimura /* Cancel pending I/O. */
868 1.1 nisimura scx_stop(ifp, 0);
869 1.1 nisimura
870 1.1 nisimura /* Reset the chip to a known state. */
871 1.1 nisimura scx_reset(sc);
872 1.1 nisimura
873 1.15 nisimura /* set my address in perfect match slot 0. little endin order */
874 1.1 nisimura csr = (ea[3] << 24) | (ea[2] << 16) | (ea[1] << 8) | ea[0];
875 1.13 nisimura mac_write(sc, GMACMAL0, csr);
876 1.1 nisimura csr = (ea[5] << 8) | ea[4];
877 1.18 nisimura mac_write(sc, GMACMAH0, csr);
878 1.1 nisimura
879 1.1 nisimura /* accept multicast frame or run promisc mode */
880 1.1 nisimura scx_set_rcvfilt(sc);
881 1.1 nisimura
882 1.21 nisimura (void)ether_mediachange(ifp);
883 1.1 nisimura
884 1.13 nisimura /* build sane Tx */
885 1.13 nisimura memset(sc->sc_txdescs, 0, sizeof(struct tdes) * MD_NTXDESC);
886 1.13 nisimura sc->sc_txdescs[MD_NTXDESC - 1].t0 |= T0_EOD; /* tie off the ring */
887 1.13 nisimura SCX_CDTXSYNC(sc, 0, MD_NTXDESC,
888 1.13 nisimura BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
889 1.13 nisimura sc->sc_txfree = MD_NTXDESC;
890 1.13 nisimura sc->sc_txnext = 0;
891 1.13 nisimura for (i = 0; i < MD_TXQUEUELEN; i++)
892 1.13 nisimura sc->sc_txsoft[i].txs_mbuf = NULL;
893 1.13 nisimura sc->sc_txsfree = MD_TXQUEUELEN;
894 1.13 nisimura sc->sc_txsnext = 0;
895 1.13 nisimura sc->sc_txsdirty = 0;
896 1.13 nisimura
897 1.13 nisimura /* load Rx descriptors with fresh mbuf */
898 1.13 nisimura for (i = 0; i < MD_NRXDESC; i++)
899 1.13 nisimura (void)add_rxbuf(sc, i);
900 1.13 nisimura sc->sc_rxptr = 0;
901 1.13 nisimura
902 1.13 nisimura /* XXX 32 bit paddr XXX hand Tx/Rx rings to HW XXX */
903 1.18 nisimura mac_write(sc, GMACTDLA, SCX_CDTXADDR(sc, 0));
904 1.18 nisimura mac_write(sc, GMACRDLA, SCX_CDRXADDR(sc, 0));
905 1.13 nisimura
906 1.1 nisimura /* kick to start GMAC engine */
907 1.18 nisimura CSR_WRITE(sc, RXI_CLR, ~0);
908 1.18 nisimura CSR_WRITE(sc, TXI_CLR, ~0);
909 1.13 nisimura csr = mac_read(sc, GMACOMR);
910 1.18 nisimura mac_write(sc, GMACOMR, csr | OMR_RS | OMR_ST);
911 1.1 nisimura
912 1.1 nisimura ifp->if_flags |= IFF_RUNNING;
913 1.1 nisimura ifp->if_flags &= ~IFF_OACTIVE;
914 1.1 nisimura
915 1.1 nisimura /* start one second timer */
916 1.1 nisimura callout_schedule(&sc->sc_tick_ch, hz);
917 1.1 nisimura
918 1.1 nisimura return 0;
919 1.1 nisimura }
920 1.1 nisimura
921 1.1 nisimura static void
922 1.1 nisimura scx_stop(struct ifnet *ifp, int disable)
923 1.1 nisimura {
924 1.1 nisimura struct scx_softc *sc = ifp->if_softc;
925 1.1 nisimura
926 1.1 nisimura /* Stop the one second clock. */
927 1.1 nisimura callout_stop(&sc->sc_tick_ch);
928 1.1 nisimura
929 1.1 nisimura /* Down the MII. */
930 1.1 nisimura mii_down(&sc->sc_mii);
931 1.1 nisimura
932 1.1 nisimura /* Mark the interface down and cancel the watchdog timer. */
933 1.1 nisimura ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
934 1.1 nisimura ifp->if_timer = 0;
935 1.1 nisimura }
936 1.1 nisimura
937 1.1 nisimura static void
938 1.1 nisimura scx_watchdog(struct ifnet *ifp)
939 1.1 nisimura {
940 1.1 nisimura struct scx_softc *sc = ifp->if_softc;
941 1.1 nisimura
942 1.1 nisimura /*
943 1.1 nisimura * Since we're not interrupting every packet, sweep
944 1.1 nisimura * up before we report an error.
945 1.1 nisimura */
946 1.1 nisimura txreap(sc);
947 1.1 nisimura
948 1.6 nisimura if (sc->sc_txfree != MD_NTXDESC) {
949 1.1 nisimura aprint_error_dev(sc->sc_dev,
950 1.1 nisimura "device timeout (txfree %d txsfree %d txnext %d)\n",
951 1.1 nisimura sc->sc_txfree, sc->sc_txsfree, sc->sc_txnext);
952 1.1 nisimura if_statinc(ifp, if_oerrors);
953 1.1 nisimura
954 1.1 nisimura /* Reset the interface. */
955 1.1 nisimura scx_init(ifp);
956 1.1 nisimura }
957 1.1 nisimura
958 1.1 nisimura scx_start(ifp);
959 1.1 nisimura }
960 1.1 nisimura
961 1.1 nisimura static int
962 1.1 nisimura scx_ioctl(struct ifnet *ifp, u_long cmd, void *data)
963 1.1 nisimura {
964 1.1 nisimura struct scx_softc *sc = ifp->if_softc;
965 1.1 nisimura struct ifreq *ifr = (struct ifreq *)data;
966 1.1 nisimura struct ifmedia *ifm;
967 1.1 nisimura int s, error;
968 1.1 nisimura
969 1.1 nisimura s = splnet();
970 1.1 nisimura
971 1.1 nisimura switch (cmd) {
972 1.1 nisimura case SIOCSIFMEDIA:
973 1.1 nisimura /* Flow control requires full-duplex mode. */
974 1.1 nisimura if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
975 1.1 nisimura (ifr->ifr_media & IFM_FDX) == 0)
976 1.1 nisimura ifr->ifr_media &= ~IFM_ETH_FMASK;
977 1.1 nisimura if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
978 1.1 nisimura if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
979 1.1 nisimura /* We can do both TXPAUSE and RXPAUSE. */
980 1.1 nisimura ifr->ifr_media |=
981 1.1 nisimura IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
982 1.1 nisimura }
983 1.1 nisimura sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
984 1.1 nisimura }
985 1.1 nisimura ifm = &sc->sc_mii.mii_media;
986 1.1 nisimura error = ifmedia_ioctl(ifp, ifr, ifm, cmd);
987 1.1 nisimura break;
988 1.1 nisimura default:
989 1.1 nisimura if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
990 1.1 nisimura break;
991 1.1 nisimura
992 1.1 nisimura error = 0;
993 1.1 nisimura
994 1.1 nisimura if (cmd == SIOCSIFCAP)
995 1.1 nisimura error = (*ifp->if_init)(ifp);
996 1.1 nisimura if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
997 1.1 nisimura ;
998 1.1 nisimura else if (ifp->if_flags & IFF_RUNNING) {
999 1.1 nisimura /*
1000 1.1 nisimura * Multicast list has changed; set the hardware filter
1001 1.1 nisimura * accordingly.
1002 1.1 nisimura */
1003 1.1 nisimura scx_set_rcvfilt(sc);
1004 1.1 nisimura }
1005 1.1 nisimura break;
1006 1.1 nisimura }
1007 1.1 nisimura
1008 1.1 nisimura splx(s);
1009 1.1 nisimura return error;
1010 1.1 nisimura }
1011 1.1 nisimura
1012 1.1 nisimura static void
1013 1.1 nisimura scx_set_rcvfilt(struct scx_softc *sc)
1014 1.1 nisimura {
1015 1.1 nisimura struct ethercom * const ec = &sc->sc_ethercom;
1016 1.1 nisimura struct ifnet * const ifp = &ec->ec_if;
1017 1.1 nisimura struct ether_multistep step;
1018 1.1 nisimura struct ether_multi *enm;
1019 1.17 nisimura uint32_t mchash[2]; /* 2x 32 = 64 bit */
1020 1.1 nisimura uint32_t csr, crc;
1021 1.1 nisimura int i;
1022 1.1 nisimura
1023 1.13 nisimura csr = mac_read(sc, GMACAFR);
1024 1.18 nisimura csr &= ~(AFR_PR | AFR_PM | AFR_MHTE | AFR_HPF);
1025 1.13 nisimura mac_write(sc, GMACAFR, csr);
1026 1.1 nisimura
1027 1.1 nisimura ETHER_LOCK(ec);
1028 1.1 nisimura if (ifp->if_flags & IFF_PROMISC) {
1029 1.1 nisimura ec->ec_flags |= ETHER_F_ALLMULTI;
1030 1.1 nisimura ETHER_UNLOCK(ec);
1031 1.1 nisimura goto update;
1032 1.1 nisimura }
1033 1.1 nisimura ec->ec_flags &= ~ETHER_F_ALLMULTI;
1034 1.1 nisimura
1035 1.1 nisimura /* clear 15 entry supplimental perfect match filter */
1036 1.1 nisimura for (i = 1; i < 16; i++)
1037 1.13 nisimura mac_write(sc, GMACMAH(i), 0);
1038 1.17 nisimura /* build 64 bit multicast hash filter */
1039 1.17 nisimura crc = mchash[1] = mchash[0] = 0;
1040 1.1 nisimura
1041 1.1 nisimura ETHER_FIRST_MULTI(step, ec, enm);
1042 1.1 nisimura i = 1; /* slot 0 is occupied */
1043 1.1 nisimura while (enm != NULL) {
1044 1.1 nisimura if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1045 1.1 nisimura /*
1046 1.1 nisimura * We must listen to a range of multicast addresses.
1047 1.1 nisimura * For now, just accept all multicasts, rather than
1048 1.1 nisimura * trying to set only those filter bits needed to match
1049 1.1 nisimura * the range. (At this time, the only use of address
1050 1.1 nisimura * ranges is for IP multicast routing, for which the
1051 1.1 nisimura * range is big enough to require all bits set.)
1052 1.1 nisimura */
1053 1.1 nisimura ec->ec_flags |= ETHER_F_ALLMULTI;
1054 1.1 nisimura ETHER_UNLOCK(ec);
1055 1.1 nisimura goto update;
1056 1.1 nisimura }
1057 1.1 nisimura printf("[%d] %s\n", i, ether_sprintf(enm->enm_addrlo));
1058 1.1 nisimura if (i < 16) {
1059 1.9 nisimura /* use 15 entry perfect match filter */
1060 1.1 nisimura uint32_t addr;
1061 1.1 nisimura uint8_t *ep = enm->enm_addrlo;
1062 1.1 nisimura addr = (ep[3] << 24) | (ep[2] << 16)
1063 1.1 nisimura | (ep[1] << 8) | ep[0];
1064 1.13 nisimura mac_write(sc, GMACMAL(i), addr);
1065 1.1 nisimura addr = (ep[5] << 8) | ep[4];
1066 1.13 nisimura mac_write(sc, GMACMAH(i), addr | 1U<<31);
1067 1.1 nisimura } else {
1068 1.1 nisimura /* use hash table when too many */
1069 1.1 nisimura /* bit_reserve_32(~crc) !? */
1070 1.1 nisimura crc = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
1071 1.17 nisimura /* 1(31) 5(30:26) bit sampling */
1072 1.17 nisimura mchash[crc >> 31] |= 1 << ((crc >> 26) & 0x1f);
1073 1.1 nisimura }
1074 1.1 nisimura ETHER_NEXT_MULTI(step, enm);
1075 1.1 nisimura i++;
1076 1.1 nisimura }
1077 1.1 nisimura ETHER_UNLOCK(ec);
1078 1.1 nisimura if (crc)
1079 1.21 nisimura csr |= AFR_MHTE;
1080 1.21 nisimura csr |= AFR_HPF; /* use hash+perfect */
1081 1.17 nisimura mac_write(sc, GMACMHTH, mchash[1]);
1082 1.17 nisimura mac_write(sc, GMACMHTL, mchash[0]);
1083 1.13 nisimura mac_write(sc, GMACAFR, csr);
1084 1.1 nisimura return;
1085 1.1 nisimura
1086 1.1 nisimura update:
1087 1.21 nisimura /* With PR or PM, MHTE/MHTL/MHTH are never consulted. really? */
1088 1.1 nisimura if (ifp->if_flags & IFF_PROMISC)
1089 1.18 nisimura csr |= AFR_PR; /* run promisc. mode */
1090 1.1 nisimura else
1091 1.18 nisimura csr |= AFR_PM; /* accept all multicast */
1092 1.13 nisimura mac_write(sc, GMACAFR, csr);
1093 1.1 nisimura return;
1094 1.1 nisimura }
1095 1.1 nisimura
1096 1.1 nisimura static void
1097 1.1 nisimura scx_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1098 1.1 nisimura {
1099 1.1 nisimura struct scx_softc *sc = ifp->if_softc;
1100 1.1 nisimura struct mii_data *mii = &sc->sc_mii;
1101 1.1 nisimura
1102 1.1 nisimura mii_pollstat(mii);
1103 1.1 nisimura ifmr->ifm_status = mii->mii_media_status;
1104 1.1 nisimura ifmr->ifm_active = sc->sc_flowflags |
1105 1.1 nisimura (mii->mii_media_active & ~IFM_ETH_FMASK);
1106 1.1 nisimura }
1107 1.1 nisimura
1108 1.1 nisimura void
1109 1.1 nisimura mii_statchg(struct ifnet *ifp)
1110 1.1 nisimura {
1111 1.1 nisimura struct scx_softc *sc = ifp->if_softc;
1112 1.1 nisimura struct mii_data *mii = &sc->sc_mii;
1113 1.21 nisimura struct ifmedia * ifm = &mii->mii_media;
1114 1.21 nisimura uint32_t mcr, fcr;
1115 1.15 nisimura
1116 1.13 nisimura #if 1
1117 1.13 nisimura /* decode MIISR register value */
1118 1.13 nisimura uint32_t miisr = mac_read(sc, GMACMIISR);
1119 1.13 nisimura int spd = (miisr >> 1) & 03;
1120 1.14 nisimura printf("MII link status (0x%x) %s",
1121 1.14 nisimura miisr, (miisr & 8) ? "up" : "down");
1122 1.14 nisimura if (miisr & 8) {
1123 1.14 nisimura printf(" spd%d", (spd == 2) ? 1000 : (spd == 1) ? 100 : 10);
1124 1.14 nisimura if (miisr & 1)
1125 1.14 nisimura printf(",full-duplex");
1126 1.14 nisimura }
1127 1.13 nisimura printf("\n");
1128 1.13 nisimura #endif
1129 1.1 nisimura /* Get flow control negotiation result. */
1130 1.1 nisimura if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
1131 1.1 nisimura (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags)
1132 1.1 nisimura sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
1133 1.1 nisimura
1134 1.21 nisimura /* Adjust speed 1000/100/10. */
1135 1.21 nisimura mcr = mac_read(sc, GMACMCR);
1136 1.21 nisimura if (IFM_SUBTYPE(ifm->ifm_cur->ifm_media) == IFM_1000_T)
1137 1.21 nisimura mcr &= ~MCR_USEMII; /* RGMII+SPD1000 */
1138 1.21 nisimura else {
1139 1.21 nisimura if (IFM_SUBTYPE(ifm->ifm_cur->ifm_media) == IFM_100_TX
1140 1.21 nisimura && sc->sc_100mii)
1141 1.21 nisimura mcr |= MCR_SPD100;
1142 1.21 nisimura mcr |= MCR_USEMII;
1143 1.21 nisimura }
1144 1.21 nisimura mcr |= MCR_CST | MCR_JE;
1145 1.21 nisimura if (sc->sc_100mii == 0)
1146 1.21 nisimura mcr |= MCR_IBN;
1147 1.21 nisimura
1148 1.21 nisimura /* Adjust duplexity and PAUSE flow control. */
1149 1.21 nisimura mcr &= ~MCR_USEFDX;
1150 1.1 nisimura fcr = mac_read(sc, GMACFCR) & ~(FCR_TFE | FCR_RFE);
1151 1.1 nisimura if (mii->mii_media_active & IFM_FDX) {
1152 1.1 nisimura if (sc->sc_flowflags & IFM_ETH_TXPAUSE)
1153 1.1 nisimura fcr |= FCR_TFE;
1154 1.1 nisimura if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
1155 1.1 nisimura fcr |= FCR_RFE;
1156 1.21 nisimura mcr |= MCR_USEFDX;
1157 1.1 nisimura }
1158 1.21 nisimura mac_write(sc, GMACMCR, mcr);
1159 1.1 nisimura mac_write(sc, GMACFCR, fcr);
1160 1.1 nisimura
1161 1.1 nisimura printf("%ctxfe, %crxfe\n",
1162 1.1 nisimura (fcr & FCR_TFE) ? '+' : '-', (fcr & FCR_RFE) ? '+' : '-');
1163 1.1 nisimura }
1164 1.1 nisimura
1165 1.1 nisimura static void
1166 1.1 nisimura phy_tick(void *arg)
1167 1.1 nisimura {
1168 1.1 nisimura struct scx_softc *sc = arg;
1169 1.1 nisimura struct mii_data *mii = &sc->sc_mii;
1170 1.1 nisimura int s;
1171 1.1 nisimura
1172 1.1 nisimura s = splnet();
1173 1.1 nisimura mii_tick(mii);
1174 1.1 nisimura splx(s);
1175 1.1 nisimura
1176 1.1 nisimura callout_schedule(&sc->sc_tick_ch, hz);
1177 1.1 nisimura }
1178 1.1 nisimura
1179 1.1 nisimura static int
1180 1.1 nisimura mii_readreg(device_t self, int phy, int reg, uint16_t *val)
1181 1.1 nisimura {
1182 1.1 nisimura struct scx_softc *sc = device_private(self);
1183 1.7 nisimura uint32_t miia;
1184 1.1 nisimura int error;
1185 1.1 nisimura
1186 1.18 nisimura uint32_t clk = CSR_READ(sc, CLKEN);
1187 1.18 nisimura CSR_WRITE(sc, CLKEN, clk | CLK_G);
1188 1.18 nisimura
1189 1.7 nisimura miia = (phy << GAR_PHY) | (reg << GAR_REG) | sc->sc_mdclk;
1190 1.7 nisimura mac_write(sc, GMACGAR, miia | GAR_BUSY);
1191 1.1 nisimura error = spin_waitfor(sc, GMACGAR, GAR_BUSY);
1192 1.1 nisimura if (error)
1193 1.1 nisimura return error;
1194 1.1 nisimura *val = mac_read(sc, GMACGDR);
1195 1.1 nisimura return 0;
1196 1.1 nisimura }
1197 1.1 nisimura
1198 1.1 nisimura static int
1199 1.1 nisimura mii_writereg(device_t self, int phy, int reg, uint16_t val)
1200 1.1 nisimura {
1201 1.1 nisimura struct scx_softc *sc = device_private(self);
1202 1.7 nisimura uint32_t miia;
1203 1.1 nisimura uint16_t dummy;
1204 1.1 nisimura int error;
1205 1.1 nisimura
1206 1.18 nisimura uint32_t clk = CSR_READ(sc, CLKEN);
1207 1.18 nisimura CSR_WRITE(sc, CLKEN, clk | CLK_G);
1208 1.18 nisimura
1209 1.7 nisimura miia = (phy << GAR_PHY) | (reg << GAR_REG) | sc->sc_mdclk;
1210 1.1 nisimura mac_write(sc, GMACGDR, val);
1211 1.7 nisimura mac_write(sc, GMACGAR, miia | GAR_IOWR | GAR_BUSY);
1212 1.1 nisimura error = spin_waitfor(sc, GMACGAR, GAR_BUSY);
1213 1.1 nisimura if (error)
1214 1.1 nisimura return error;
1215 1.1 nisimura mii_readreg(self, phy, MII_PHYIDR1, &dummy); /* dummy read cycle */
1216 1.1 nisimura return 0;
1217 1.1 nisimura }
1218 1.1 nisimura
1219 1.1 nisimura static void
1220 1.1 nisimura scx_start(struct ifnet *ifp)
1221 1.1 nisimura {
1222 1.1 nisimura struct scx_softc *sc = ifp->if_softc;
1223 1.1 nisimura struct mbuf *m0, *m;
1224 1.1 nisimura struct scx_txsoft *txs;
1225 1.1 nisimura bus_dmamap_t dmamap;
1226 1.1 nisimura int error, nexttx, lasttx, ofree, seg;
1227 1.1 nisimura uint32_t tdes0;
1228 1.1 nisimura
1229 1.1 nisimura if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
1230 1.1 nisimura return;
1231 1.1 nisimura
1232 1.1 nisimura /* Remember the previous number of free descriptors. */
1233 1.1 nisimura ofree = sc->sc_txfree;
1234 1.1 nisimura
1235 1.1 nisimura /*
1236 1.1 nisimura * Loop through the send queue, setting up transmit descriptors
1237 1.1 nisimura * until we drain the queue, or use up all available transmit
1238 1.1 nisimura * descriptors.
1239 1.1 nisimura */
1240 1.1 nisimura for (;;) {
1241 1.1 nisimura IFQ_POLL(&ifp->if_snd, m0);
1242 1.1 nisimura if (m0 == NULL)
1243 1.1 nisimura break;
1244 1.1 nisimura
1245 1.6 nisimura if (sc->sc_txsfree < MD_TXQUEUE_GC) {
1246 1.1 nisimura txreap(sc);
1247 1.1 nisimura if (sc->sc_txsfree == 0)
1248 1.1 nisimura break;
1249 1.1 nisimura }
1250 1.1 nisimura txs = &sc->sc_txsoft[sc->sc_txsnext];
1251 1.1 nisimura dmamap = txs->txs_dmamap;
1252 1.1 nisimura
1253 1.1 nisimura error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
1254 1.1 nisimura BUS_DMA_WRITE | BUS_DMA_NOWAIT);
1255 1.1 nisimura if (error) {
1256 1.1 nisimura if (error == EFBIG) {
1257 1.1 nisimura aprint_error_dev(sc->sc_dev,
1258 1.1 nisimura "Tx packet consumes too many "
1259 1.1 nisimura "DMA segments, dropping...\n");
1260 1.1 nisimura IFQ_DEQUEUE(&ifp->if_snd, m0);
1261 1.1 nisimura m_freem(m0);
1262 1.1 nisimura continue;
1263 1.1 nisimura }
1264 1.1 nisimura /* Short on resources, just stop for now. */
1265 1.1 nisimura break;
1266 1.1 nisimura }
1267 1.1 nisimura
1268 1.1 nisimura if (dmamap->dm_nsegs > sc->sc_txfree) {
1269 1.1 nisimura /*
1270 1.1 nisimura * Not enough free descriptors to transmit this
1271 1.1 nisimura * packet. We haven't committed anything yet,
1272 1.1 nisimura * so just unload the DMA map, put the packet
1273 1.1 nisimura * back on the queue, and punt. Notify the upper
1274 1.1 nisimura * layer that there are not more slots left.
1275 1.1 nisimura */
1276 1.1 nisimura ifp->if_flags |= IFF_OACTIVE;
1277 1.1 nisimura bus_dmamap_unload(sc->sc_dmat, dmamap);
1278 1.1 nisimura break;
1279 1.1 nisimura }
1280 1.1 nisimura
1281 1.1 nisimura IFQ_DEQUEUE(&ifp->if_snd, m0);
1282 1.1 nisimura
1283 1.1 nisimura /*
1284 1.1 nisimura * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
1285 1.1 nisimura */
1286 1.1 nisimura
1287 1.1 nisimura bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
1288 1.1 nisimura BUS_DMASYNC_PREWRITE);
1289 1.1 nisimura
1290 1.1 nisimura tdes0 = 0; /* to postpone 1st segment T0_OWN write */
1291 1.1 nisimura lasttx = -1;
1292 1.1 nisimura for (nexttx = sc->sc_txnext, seg = 0;
1293 1.1 nisimura seg < dmamap->dm_nsegs;
1294 1.6 nisimura seg++, nexttx = MD_NEXTTX(nexttx)) {
1295 1.1 nisimura struct tdes *tdes = &sc->sc_txdescs[nexttx];
1296 1.1 nisimura bus_addr_t paddr = dmamap->dm_segs[seg].ds_addr;
1297 1.1 nisimura /*
1298 1.1 nisimura * If this is the first descriptor we're
1299 1.1 nisimura * enqueueing, don't set the OWN bit just
1300 1.1 nisimura * yet. That could cause a race condition.
1301 1.1 nisimura * We'll do it below.
1302 1.1 nisimura */
1303 1.1 nisimura tdes->t3 = dmamap->dm_segs[seg].ds_len;
1304 1.1 nisimura tdes->t2 = htole32(BUS_ADDR_LO32(paddr));
1305 1.1 nisimura tdes->t1 = htole32(BUS_ADDR_HI32(paddr));
1306 1.1 nisimura tdes->t0 = tdes0 | (tdes->t0 & T0_EOD) |
1307 1.1 nisimura (15 << T0_TRID) | T0_PT |
1308 1.1 nisimura sc->sc_t0coso | T0_TRS;
1309 1.1 nisimura tdes0 = T0_OWN; /* 2nd and other segments */
1310 1.1 nisimura lasttx = nexttx;
1311 1.1 nisimura }
1312 1.1 nisimura /*
1313 1.1 nisimura * Outgoing NFS mbuf must be unloaded when Tx completed.
1314 1.1 nisimura * Without T1_IC NFS mbuf is left unack'ed for excessive
1315 1.1 nisimura * time and NFS stops to proceed until scx_watchdog()
1316 1.1 nisimura * calls txreap() to reclaim the unack'ed mbuf.
1317 1.1 nisimura * It's painful to traverse every mbuf chain to determine
1318 1.1 nisimura * whether someone is waiting for Tx completion.
1319 1.1 nisimura */
1320 1.1 nisimura m = m0;
1321 1.1 nisimura do {
1322 1.1 nisimura if ((m->m_flags & M_EXT) && m->m_ext.ext_free) {
1323 1.1 nisimura sc->sc_txdescs[lasttx].t0 |= T0_IOC; /* !!! */
1324 1.1 nisimura break;
1325 1.1 nisimura }
1326 1.1 nisimura } while ((m = m->m_next) != NULL);
1327 1.1 nisimura
1328 1.1 nisimura /* Write deferred 1st segment T0_OWN at the final stage */
1329 1.1 nisimura sc->sc_txdescs[lasttx].t0 |= T0_LS;
1330 1.1 nisimura sc->sc_txdescs[sc->sc_txnext].t0 |= (T0_FS | T0_OWN);
1331 1.1 nisimura SCX_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
1332 1.1 nisimura BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1333 1.1 nisimura
1334 1.1 nisimura /* Tell DMA start transmit */
1335 1.18 nisimura mac_write(sc, GMACTPD, 1);
1336 1.1 nisimura
1337 1.1 nisimura txs->txs_mbuf = m0;
1338 1.1 nisimura txs->txs_firstdesc = sc->sc_txnext;
1339 1.1 nisimura txs->txs_lastdesc = lasttx;
1340 1.1 nisimura txs->txs_ndesc = dmamap->dm_nsegs;
1341 1.1 nisimura
1342 1.1 nisimura sc->sc_txfree -= txs->txs_ndesc;
1343 1.1 nisimura sc->sc_txnext = nexttx;
1344 1.1 nisimura sc->sc_txsfree--;
1345 1.6 nisimura sc->sc_txsnext = MD_NEXTTXS(sc->sc_txsnext);
1346 1.1 nisimura /*
1347 1.1 nisimura * Pass the packet to any BPF listeners.
1348 1.1 nisimura */
1349 1.1 nisimura bpf_mtap(ifp, m0, BPF_D_OUT);
1350 1.1 nisimura }
1351 1.1 nisimura
1352 1.1 nisimura if (sc->sc_txsfree == 0 || sc->sc_txfree == 0) {
1353 1.1 nisimura /* No more slots left; notify upper layer. */
1354 1.1 nisimura ifp->if_flags |= IFF_OACTIVE;
1355 1.1 nisimura }
1356 1.1 nisimura if (sc->sc_txfree != ofree) {
1357 1.1 nisimura /* Set a watchdog timer in case the chip flakes out. */
1358 1.1 nisimura ifp->if_timer = 5;
1359 1.1 nisimura }
1360 1.1 nisimura }
1361 1.1 nisimura
1362 1.1 nisimura static int
1363 1.1 nisimura scx_intr(void *arg)
1364 1.1 nisimura {
1365 1.1 nisimura struct scx_softc *sc = arg;
1366 1.1 nisimura struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1367 1.3 nisimura
1368 1.1 nisimura (void)ifp;
1369 1.13 nisimura /* XXX decode interrupt cause to pick isr() XXX */
1370 1.1 nisimura rxintr(sc);
1371 1.1 nisimura txreap(sc);
1372 1.1 nisimura return 1;
1373 1.1 nisimura }
1374 1.1 nisimura
1375 1.1 nisimura static void
1376 1.1 nisimura txreap(struct scx_softc *sc)
1377 1.1 nisimura {
1378 1.1 nisimura struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1379 1.1 nisimura struct scx_txsoft *txs;
1380 1.1 nisimura uint32_t txstat;
1381 1.1 nisimura int i;
1382 1.1 nisimura
1383 1.1 nisimura ifp->if_flags &= ~IFF_OACTIVE;
1384 1.1 nisimura
1385 1.6 nisimura for (i = sc->sc_txsdirty; sc->sc_txsfree != MD_TXQUEUELEN;
1386 1.6 nisimura i = MD_NEXTTXS(i), sc->sc_txsfree++) {
1387 1.1 nisimura txs = &sc->sc_txsoft[i];
1388 1.1 nisimura
1389 1.1 nisimura SCX_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
1390 1.1 nisimura BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1391 1.1 nisimura
1392 1.1 nisimura txstat = sc->sc_txdescs[txs->txs_lastdesc].t0;
1393 1.1 nisimura if (txstat & T0_OWN) /* desc is still in use */
1394 1.1 nisimura break;
1395 1.1 nisimura
1396 1.1 nisimura /* There is no way to tell transmission status per frame */
1397 1.1 nisimura
1398 1.1 nisimura if_statinc(ifp, if_opackets);
1399 1.1 nisimura
1400 1.1 nisimura sc->sc_txfree += txs->txs_ndesc;
1401 1.1 nisimura bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
1402 1.1 nisimura 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1403 1.1 nisimura bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
1404 1.1 nisimura m_freem(txs->txs_mbuf);
1405 1.1 nisimura txs->txs_mbuf = NULL;
1406 1.1 nisimura }
1407 1.1 nisimura sc->sc_txsdirty = i;
1408 1.6 nisimura if (sc->sc_txsfree == MD_TXQUEUELEN)
1409 1.1 nisimura ifp->if_timer = 0;
1410 1.1 nisimura }
1411 1.1 nisimura
1412 1.1 nisimura static void
1413 1.1 nisimura rxintr(struct scx_softc *sc)
1414 1.1 nisimura {
1415 1.1 nisimura struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1416 1.1 nisimura struct scx_rxsoft *rxs;
1417 1.1 nisimura struct mbuf *m;
1418 1.1 nisimura uint32_t rxstat;
1419 1.1 nisimura int i, len;
1420 1.1 nisimura
1421 1.6 nisimura for (i = sc->sc_rxptr; /*CONSTCOND*/ 1; i = MD_NEXTRX(i)) {
1422 1.1 nisimura rxs = &sc->sc_rxsoft[i];
1423 1.1 nisimura
1424 1.1 nisimura SCX_CDRXSYNC(sc, i,
1425 1.1 nisimura BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1426 1.1 nisimura
1427 1.1 nisimura rxstat = sc->sc_rxdescs[i].r0;
1428 1.1 nisimura if (rxstat & R0_OWN) /* desc is left empty */
1429 1.1 nisimura break;
1430 1.1 nisimura
1431 1.1 nisimura /* R0_FS | R0_LS must have been marked for this desc */
1432 1.1 nisimura
1433 1.1 nisimura bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1434 1.1 nisimura rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1435 1.1 nisimura
1436 1.1 nisimura len = sc->sc_rxdescs[i].r3 >> 16; /* 31:16 received */
1437 1.1 nisimura len -= ETHER_CRC_LEN; /* Trim CRC off */
1438 1.1 nisimura m = rxs->rxs_mbuf;
1439 1.1 nisimura
1440 1.1 nisimura if (add_rxbuf(sc, i) != 0) {
1441 1.1 nisimura if_statinc(ifp, if_ierrors);
1442 1.1 nisimura SCX_INIT_RXDESC(sc, i);
1443 1.1 nisimura bus_dmamap_sync(sc->sc_dmat,
1444 1.1 nisimura rxs->rxs_dmamap, 0,
1445 1.1 nisimura rxs->rxs_dmamap->dm_mapsize,
1446 1.1 nisimura BUS_DMASYNC_PREREAD);
1447 1.1 nisimura continue;
1448 1.1 nisimura }
1449 1.1 nisimura
1450 1.1 nisimura m_set_rcvif(m, ifp);
1451 1.1 nisimura m->m_pkthdr.len = m->m_len = len;
1452 1.1 nisimura
1453 1.1 nisimura if (rxstat & R0_CSUM) {
1454 1.1 nisimura uint32_t csum = M_CSUM_IPv4;
1455 1.1 nisimura if (rxstat & R0_CERR)
1456 1.1 nisimura csum |= M_CSUM_IPv4_BAD;
1457 1.1 nisimura m->m_pkthdr.csum_flags |= csum;
1458 1.1 nisimura }
1459 1.1 nisimura if_percpuq_enqueue(ifp->if_percpuq, m);
1460 1.1 nisimura }
1461 1.1 nisimura sc->sc_rxptr = i;
1462 1.1 nisimura }
1463 1.1 nisimura
1464 1.1 nisimura static int
1465 1.1 nisimura add_rxbuf(struct scx_softc *sc, int i)
1466 1.1 nisimura {
1467 1.1 nisimura struct scx_rxsoft *rxs = &sc->sc_rxsoft[i];
1468 1.1 nisimura struct mbuf *m;
1469 1.1 nisimura int error;
1470 1.1 nisimura
1471 1.1 nisimura MGETHDR(m, M_DONTWAIT, MT_DATA);
1472 1.1 nisimura if (m == NULL)
1473 1.1 nisimura return ENOBUFS;
1474 1.1 nisimura
1475 1.1 nisimura MCLGET(m, M_DONTWAIT);
1476 1.1 nisimura if ((m->m_flags & M_EXT) == 0) {
1477 1.1 nisimura m_freem(m);
1478 1.1 nisimura return ENOBUFS;
1479 1.1 nisimura }
1480 1.1 nisimura
1481 1.1 nisimura if (rxs->rxs_mbuf != NULL)
1482 1.1 nisimura bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
1483 1.1 nisimura
1484 1.1 nisimura rxs->rxs_mbuf = m;
1485 1.1 nisimura
1486 1.1 nisimura error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
1487 1.1 nisimura m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
1488 1.1 nisimura if (error) {
1489 1.1 nisimura aprint_error_dev(sc->sc_dev,
1490 1.1 nisimura "can't load rx DMA map %d, error = %d\n", i, error);
1491 1.1 nisimura panic("add_rxbuf");
1492 1.1 nisimura }
1493 1.1 nisimura
1494 1.1 nisimura bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1495 1.1 nisimura rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1496 1.1 nisimura SCX_INIT_RXDESC(sc, i);
1497 1.1 nisimura
1498 1.1 nisimura return 0;
1499 1.1 nisimura }
1500 1.1 nisimura
1501 1.1 nisimura static int
1502 1.1 nisimura spin_waitfor(struct scx_softc *sc, int reg, int exist)
1503 1.1 nisimura {
1504 1.16 nisimura int busy, loop;
1505 1.1 nisimura
1506 1.16 nisimura busy = CSR_READ(sc, reg) & exist;
1507 1.16 nisimura if (busy == 0)
1508 1.1 nisimura return 0;
1509 1.19 nisimura loop = 30000;
1510 1.1 nisimura do {
1511 1.1 nisimura DELAY(10);
1512 1.16 nisimura busy = CSR_READ(sc, reg) & exist;
1513 1.16 nisimura } while (--loop > 0 && busy);
1514 1.1 nisimura return (loop > 0) ? 0 : ETIMEDOUT;
1515 1.1 nisimura }
1516 1.1 nisimura
1517 1.13 nisimura /* GMAC register needs to use indirect rd/wr via memory mapped registers. */
1518 1.13 nisimura
1519 1.1 nisimura static int
1520 1.1 nisimura mac_read(struct scx_softc *sc, int reg)
1521 1.1 nisimura {
1522 1.1 nisimura
1523 1.1 nisimura CSR_WRITE(sc, MACCMD, reg);
1524 1.1 nisimura (void)spin_waitfor(sc, MACCMD, CMD_BUSY);
1525 1.1 nisimura return CSR_READ(sc, MACDATA);
1526 1.1 nisimura }
1527 1.1 nisimura
1528 1.1 nisimura static void
1529 1.1 nisimura mac_write(struct scx_softc *sc, int reg, int val)
1530 1.1 nisimura {
1531 1.1 nisimura
1532 1.1 nisimura CSR_WRITE(sc, MACDATA, val);
1533 1.1 nisimura CSR_WRITE(sc, MACCMD, reg | CMD_IOWR);
1534 1.1 nisimura (void)spin_waitfor(sc, MACCMD, CMD_BUSY);
1535 1.1 nisimura }
1536 1.1 nisimura
1537 1.13 nisimura /*
1538 1.13 nisimura * 3 independent uengines exist * to process host2media, media2host and
1539 1.13 nisimura * packet data flows.
1540 1.13 nisimura */
1541 1.1 nisimura static void
1542 1.1 nisimura loaducode(struct scx_softc *sc)
1543 1.1 nisimura {
1544 1.1 nisimura uint32_t up, lo, sz;
1545 1.1 nisimura uint64_t addr;
1546 1.1 nisimura
1547 1.3 nisimura sc->sc_ucodeloaded = 1;
1548 1.3 nisimura
1549 1.1 nisimura up = EE_READ(sc, 0x08); /* H->M ucode addr high */
1550 1.1 nisimura lo = EE_READ(sc, 0x0c); /* H->M ucode addr low */
1551 1.1 nisimura sz = EE_READ(sc, 0x10); /* H->M ucode size */
1552 1.2 nisimura sz *= 4;
1553 1.1 nisimura addr = ((uint64_t)up << 32) | lo;
1554 1.14 nisimura aprint_normal_dev(sc->sc_dev, "0x%x H2M ucode %u\n", lo, sz);
1555 1.3 nisimura injectucode(sc, H2MENG, (bus_addr_t)addr, (bus_size_t)sz);
1556 1.1 nisimura
1557 1.1 nisimura up = EE_READ(sc, 0x14); /* M->H ucode addr high */
1558 1.1 nisimura lo = EE_READ(sc, 0x18); /* M->H ucode addr low */
1559 1.1 nisimura sz = EE_READ(sc, 0x1c); /* M->H ucode size */
1560 1.2 nisimura sz *= 4;
1561 1.1 nisimura addr = ((uint64_t)up << 32) | lo;
1562 1.3 nisimura injectucode(sc, M2HENG, (bus_addr_t)addr, (bus_size_t)sz);
1563 1.14 nisimura aprint_normal_dev(sc->sc_dev, "0x%x M2H ucode %u\n", lo, sz);
1564 1.1 nisimura
1565 1.1 nisimura lo = EE_READ(sc, 0x20); /* PKT ucode addr */
1566 1.1 nisimura sz = EE_READ(sc, 0x24); /* PKT ucode size */
1567 1.2 nisimura sz *= 4;
1568 1.3 nisimura injectucode(sc, PKTENG, (bus_addr_t)lo, (bus_size_t)sz);
1569 1.14 nisimura aprint_normal_dev(sc->sc_dev, "0x%x PKT ucode %u\n", lo, sz);
1570 1.1 nisimura }
1571 1.1 nisimura
1572 1.1 nisimura static void
1573 1.2 nisimura injectucode(struct scx_softc *sc, int port,
1574 1.2 nisimura bus_addr_t addr, bus_size_t size)
1575 1.1 nisimura {
1576 1.2 nisimura bus_space_handle_t bsh;
1577 1.2 nisimura bus_size_t off;
1578 1.1 nisimura uint32_t ucode;
1579 1.1 nisimura
1580 1.14 nisimura if (bus_space_map(sc->sc_st, addr, size, 0, &bsh) != 0) {
1581 1.3 nisimura aprint_error_dev(sc->sc_dev,
1582 1.3 nisimura "eeprom map failure for ucode port 0x%x\n", port);
1583 1.2 nisimura return;
1584 1.2 nisimura }
1585 1.5 nisimura for (off = 0; off < size; off += 4) {
1586 1.2 nisimura ucode = bus_space_read_4(sc->sc_st, bsh, off);
1587 1.1 nisimura CSR_WRITE(sc, port, ucode);
1588 1.1 nisimura }
1589 1.2 nisimura bus_space_unmap(sc->sc_st, bsh, size);
1590 1.1 nisimura }
1591 1.13 nisimura
1592 1.13 nisimura /* bit selection to determine MDIO speed */
1593 1.13 nisimura
1594 1.13 nisimura static int
1595 1.13 nisimura get_mdioclk(uint32_t freq)
1596 1.13 nisimura {
1597 1.13 nisimura
1598 1.13 nisimura const struct {
1599 1.13 nisimura uint16_t freq, bit; /* GAR 5:2 MDIO frequency selection */
1600 1.13 nisimura } mdioclk[] = {
1601 1.13 nisimura { 35, 2 }, /* 25-35 MHz */
1602 1.13 nisimura { 60, 3 }, /* 35-60 MHz */
1603 1.13 nisimura { 100, 0 }, /* 60-100 MHz */
1604 1.13 nisimura { 150, 1 }, /* 100-150 MHz */
1605 1.13 nisimura { 250, 4 }, /* 150-250 MHz */
1606 1.13 nisimura { 300, 5 }, /* 250-300 MHz */
1607 1.13 nisimura };
1608 1.13 nisimura int i;
1609 1.13 nisimura
1610 1.14 nisimura freq /= 1000 * 1000;
1611 1.13 nisimura /* convert MDIO clk to a divisor value */
1612 1.13 nisimura if (freq < mdioclk[0].freq)
1613 1.13 nisimura return mdioclk[0].bit;
1614 1.13 nisimura for (i = 1; i < __arraycount(mdioclk); i++) {
1615 1.13 nisimura if (freq < mdioclk[i].freq)
1616 1.13 nisimura return mdioclk[i-1].bit;
1617 1.13 nisimura }
1618 1.13 nisimura return mdioclk[__arraycount(mdioclk) - 1].bit << GAR_CTL;
1619 1.13 nisimura }
1620