if_scx.c revision 1.27 1 1.26 nisimura /* $NetBSD: if_scx.c,v 1.27 2021/12/16 11:36:25 nisimura Exp $ */
2 1.1 nisimura
3 1.1 nisimura /*-
4 1.1 nisimura * Copyright (c) 2020 The NetBSD Foundation, Inc.
5 1.1 nisimura * All rights reserved.
6 1.1 nisimura *
7 1.1 nisimura * This code is derived from software contributed to The NetBSD Foundation
8 1.1 nisimura * by Tohru Nishimura.
9 1.1 nisimura *
10 1.1 nisimura * Redistribution and use in source and binary forms, with or without
11 1.1 nisimura * modification, are permitted provided that the following conditions
12 1.1 nisimura * are met:
13 1.1 nisimura * 1. Redistributions of source code must retain the above copyright
14 1.1 nisimura * notice, this list of conditions and the following disclaimer.
15 1.1 nisimura * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 nisimura * notice, this list of conditions and the following disclaimer in the
17 1.1 nisimura * documentation and/or other materials provided with the distribution.
18 1.1 nisimura *
19 1.1 nisimura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 nisimura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 nisimura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 nisimura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 nisimura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 nisimura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 nisimura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 nisimura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 nisimura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 nisimura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 nisimura * POSSIBILITY OF SUCH DAMAGE.
30 1.1 nisimura */
31 1.1 nisimura
32 1.1 nisimura
33 1.1 nisimura /*
34 1.1 nisimura * Socionext SC2A11 SynQuacer NetSec GbE driver
35 1.1 nisimura *
36 1.23 nisimura * Multiple Tx and Rx queues exist inside and dedicated descriptor
37 1.23 nisimura * fields specifies which queue is to use. Three internal micro-processors
38 1.23 nisimura * to handle incoming frames, outgoing frames and packet data crypto
39 1.23 nisimura * processing. uP programs are stored in an external flash memory and
40 1.23 nisimura * have to be loaded by device driver.
41 1.25 andvar * NetSec uses Synopsys DesignWare Core EMAC. DWC implementation
42 1.25 andvar * register (0x20) is known to have 0x10.36 and feature register (0x1058)
43 1.23 nisimura * to report XX.XX.
44 1.1 nisimura */
45 1.1 nisimura
46 1.23 nisimura #define NOT_MP_SAFE 0
47 1.23 nisimura
48 1.1 nisimura #include <sys/cdefs.h>
49 1.26 nisimura __KERNEL_RCSID(0, "$NetBSD: if_scx.c,v 1.27 2021/12/16 11:36:25 nisimura Exp $");
50 1.1 nisimura
51 1.1 nisimura #include <sys/param.h>
52 1.1 nisimura #include <sys/bus.h>
53 1.1 nisimura #include <sys/intr.h>
54 1.1 nisimura #include <sys/device.h>
55 1.1 nisimura #include <sys/callout.h>
56 1.1 nisimura #include <sys/mbuf.h>
57 1.1 nisimura #include <sys/malloc.h>
58 1.1 nisimura #include <sys/errno.h>
59 1.1 nisimura #include <sys/rndsource.h>
60 1.1 nisimura #include <sys/kernel.h>
61 1.1 nisimura #include <sys/systm.h>
62 1.1 nisimura
63 1.1 nisimura #include <net/if.h>
64 1.1 nisimura #include <net/if_media.h>
65 1.1 nisimura #include <net/if_dl.h>
66 1.1 nisimura #include <net/if_ether.h>
67 1.1 nisimura #include <dev/mii/mii.h>
68 1.1 nisimura #include <dev/mii/miivar.h>
69 1.1 nisimura #include <net/bpf.h>
70 1.1 nisimura
71 1.1 nisimura #include <dev/fdt/fdtvar.h>
72 1.1 nisimura #include <dev/acpi/acpireg.h>
73 1.1 nisimura #include <dev/acpi/acpivar.h>
74 1.1 nisimura #include <dev/acpi/acpi_intr.h>
75 1.1 nisimura
76 1.26 nisimura /* SC2A11 GbE 64-bit paddr descriptor */
77 1.23 nisimura struct tdes {
78 1.23 nisimura uint32_t t0, t1, t2, t3;
79 1.23 nisimura };
80 1.23 nisimura
81 1.23 nisimura struct rdes {
82 1.23 nisimura uint32_t r0, r1, r2, r3;
83 1.23 nisimura };
84 1.23 nisimura
85 1.23 nisimura #define T0_OWN (1U<<31) /* desc is ready to Tx */
86 1.23 nisimura #define T0_EOD (1U<<30) /* end of descriptor array */
87 1.26 nisimura #define T0_DRID (24) /* 29:24 desc ring id */
88 1.26 nisimura #define T0_PT (1U<<21) /* 23:21 "pass-through" */
89 1.26 nisimura #define T0_TDRID (16) /* 20:16 target desc ring id: GMAC=15 */
90 1.23 nisimura #define T0_FS (1U<<9) /* first segment of frame */
91 1.23 nisimura #define T0_LS (1U<<8) /* last segment of frame */
92 1.23 nisimura #define T0_CSUM (1U<<7) /* enable check sum offload */
93 1.26 nisimura #define T0_TSO (1U<<6) /* enable TCP segment offload */
94 1.26 nisimura #define T0_TRS (1U<<4) /* 5:4 "TRS" */
95 1.26 nisimura /* T1 frame segment address 63:32 */
96 1.26 nisimura /* T2 frame segment address 31:0 */
97 1.26 nisimura /* T3 31:16 TCP segment length, 15:0 frame segment length to transmit */
98 1.23 nisimura
99 1.23 nisimura #define R0_OWN (1U<<31) /* desc is empty */
100 1.23 nisimura #define R0_EOD (1U<<30) /* end of descriptor array */
101 1.26 nisimura #define R0_SDRID (24) /* 29:24 source desc ring id */
102 1.26 nisimura #define R0_FR (1U<<23) /* found fragmented */
103 1.23 nisimura #define R0_ER (1U<<21) /* Rx error indication */
104 1.23 nisimura #define R0_ERR (3U<<16) /* 18:16 receive error code */
105 1.26 nisimura #define R0_TDRID (12) /* 15:12 target desc ring id */
106 1.23 nisimura #define R0_FS (1U<<9) /* first segment of frame */
107 1.23 nisimura #define R0_LS (1U<<8) /* last segment of frame */
108 1.23 nisimura #define R0_CSUM (3U<<6) /* 7:6 checksum status */
109 1.26 nisimura #define R0_CERR (2U<<6) /* 0: undone, 1: found ok, 2: bad */
110 1.23 nisimura /* R1 frame address 63:32 */
111 1.23 nisimura /* R2 frame address 31:0 */
112 1.23 nisimura /* R3 31:16 received frame length, 15:0 buffer length to receive */
113 1.23 nisimura
114 1.19 nisimura /*
115 1.26 nisimura * SC2A11 registers. 0x100 - 1204
116 1.19 nisimura */
117 1.1 nisimura #define SWRESET 0x104
118 1.26 nisimura #define SRST_RUN (1U<<31) /* instruct start, 0 to stop */
119 1.1 nisimura #define COMINIT 0x120
120 1.26 nisimura #define INIT_DB (1U<<2) /* ???; self clear when done */
121 1.26 nisimura #define INIT_CLS (1U<<1) /* ???; self clear when done */
122 1.26 nisimura #define PKTCTRL 0x140 /* pkt engine control */
123 1.26 nisimura #define MODENRM (1U<<28) /* change mode to normal */
124 1.26 nisimura #define ENJUMBO (1U<<27) /* allow jumbo frame */
125 1.26 nisimura #define RPTCSUMERR (1U<<3) /* log Rx checksum error */
126 1.26 nisimura #define RPTHDCOMP (1U<<2) /* log HD imcomplete condition */
127 1.26 nisimura #define RPTHDERR (1U<<1) /* log HD error */
128 1.26 nisimura #define DROPNOMATCH (1U<<0) /* drop no match frames */
129 1.18 nisimura #define xINTSR 0x200 /* aggregated interrupt status report */
130 1.18 nisimura #define IRQ_RX (1U<<1) /* top level Rx interrupt */
131 1.18 nisimura #define IRQ_TX (1U<<0) /* top level Rx interrupt */
132 1.26 nisimura #define IRQ_UCODE (1U<<20) /* ucode load completed */
133 1.18 nisimura #define xINTAEN 0x204 /* INT_A enable */
134 1.26 nisimura #define xINTAE_SET 0x234 /* bit to set */
135 1.26 nisimura #define xINTAE_CLR 0x238 /* bit to clr */
136 1.18 nisimura #define xINTBEN 0x23c /* INT_B enable */
137 1.26 nisimura #define xINTBE_SET 0x240 /* bit to set */
138 1.26 nisimura #define xINTBE_CLR 0x244 /* bit to clr */
139 1.26 nisimura #define TXISR 0x400 /* transmit status */
140 1.26 nisimura #define TXIEN 0x404 /* tx interrupt enable */
141 1.26 nisimura #define TXIE_SET 0x428 /* bit to set */
142 1.26 nisimura #define TXIE_CLR 0x42c /* bit to clr */
143 1.26 nisimura #define TXI_NTOWNR (1U<<17) /* ready desc got empty */
144 1.26 nisimura #define TXI_TR_ERR (1U<<16) /* tx error */
145 1.26 nisimura #define TXI_TXDONE (1U<<15) /* tx completed */
146 1.26 nisimura #define TXI_TMREXP (1U<<14) /* coalesce timer expired */
147 1.26 nisimura #define RXISR 0x440 /* receipt status */
148 1.26 nisimura #define RXIEN 0x444 /* rx interrupt enable */
149 1.26 nisimura #define RXIE_SET 0x468 /* bit to set */
150 1.26 nisimura #define RXIE_CLR 0x46c /* bit to clr */
151 1.26 nisimura #define RXI_RC_ERR (1U<<16) /* rx error */
152 1.26 nisimura #define RXI_PKTCNT (1U<<15) /* rx counter has new value report */
153 1.26 nisimura #define RXI_TMREXP (1U<<14) /* coalesce timer expired */
154 1.26 nisimura #define TDBA_LO 0x408 /* tdes array base addr 31:0 */
155 1.26 nisimura #define TDBA_HI 0x434 /* tdes array base addr 63:32 */
156 1.26 nisimura #define RDBA_LO 0x448 /* rdes array base addr 31:0 */
157 1.26 nisimura #define RDBA_HI 0x474 /* rdes array base addr 63:32 */
158 1.26 nisimura /* 13 pairs of special purpose desc array address registers exit */
159 1.26 nisimura #define TXCONF 0x430
160 1.26 nisimura #define RXCONF 0x470
161 1.26 nisimura #define DESCNF_UP (1U<<31) /* up-and-running */
162 1.26 nisimura #define DESCNF_CHRST (1U<<30) /* channel reset */
163 1.26 nisimura #define DESCNF_TMR (1U<<4) /* coalesce timer mode select */
164 1.26 nisimura #define DESCNF_LE (1) /* little endian desc format */
165 1.26 nisimura #define TXCOLMAX 0x410 /* tx intr coalesce upper bound */
166 1.26 nisimura #define RXCOLMAX 0x454 /* rx intr coalesce upper bound */
167 1.26 nisimura #define TXITIMER 0x420 /* coalesce timer usec, MSB to use */
168 1.26 nisimura #define RXITIMER 0x460 /* coalesce timer usec, MSB to use */
169 1.26 nisimura #define TXDONECNT 0x424 /* tx completion report, auto-clear */
170 1.26 nisimura #define RXDONECNT 0x458 /* rx completion report, auto-clear */
171 1.26 nisimura #define UCODE_H2M 0x210 /* host2media engine ucode port */
172 1.26 nisimura #define UCODE_M2H 0x21c /* media2host engine ucode port */
173 1.26 nisimura #define CORESTAT 0x218 /* engine run state */
174 1.26 nisimura #define PKTSTOP (1U<<2)
175 1.26 nisimura #define M2HSTOP (1U<<1)
176 1.26 nisimura #define H2MSTOP (1U<<0)
177 1.26 nisimura #define DMACTL_H2M 0x214 /* host2media engine control */
178 1.26 nisimura #define DMACTL_M2H 0x220 /* media2host engine control */
179 1.26 nisimura #define DMACTL_STOP (1U<<0) /* instruct stop; self-clear */
180 1.26 nisimura #define UCODE_PKT 0x0d0 /* packet engine ucode port */
181 1.18 nisimura #define CLKEN 0x100 /* clock distribution enable */
182 1.26 nisimura #define CLK_G (1U<<5) /* feed clk domain E */
183 1.26 nisimura #define CLK_C (1U<<1) /* feed clk domain C */
184 1.26 nisimura #define CLK_D (1U<<0) /* feed clk domain D */
185 1.26 nisimura #define CLK_ALL 0x23 /* all above; 0x24 ??? 0x3f ??? */
186 1.26 nisimura
187 1.26 nisimura /* GMAC register indirect access. thru MACCMD/MACDATA operation */
188 1.26 nisimura #define MACDATA 0x11c0 /* gmac register rd/wr data */
189 1.26 nisimura #define MACCMD 0x11c4 /* gmac register operation */
190 1.26 nisimura #define CMD_IOWR (1U<<28) /* write op */
191 1.26 nisimura #define CMD_BUSY (1U<<31) /* busy bit */
192 1.26 nisimura #define MACSTAT 0x1024 /* gmac status; ??? */
193 1.26 nisimura #define MACINTE 0x1028 /* interrupt enable; ??? */
194 1.26 nisimura
195 1.26 nisimura #define FLOWTHR 0x11cc /* flow control threshold */
196 1.26 nisimura /* 31:16 pause threshold, 15:0 resume threshold */
197 1.26 nisimura #define INTF_SEL 0x11d4 /* ??? */
198 1.26 nisimura
199 1.26 nisimura #define DESC_INIT 0x11fc /* write 1 for desc init, SC */
200 1.26 nisimura #define DESC_SRST 0x1204 /* write 1 for desc sw reset, SC */
201 1.26 nisimura #define MODE_TRANS 0x500 /* mode change completion status */
202 1.26 nisimura #define N2T_DONE (1U<<20) /* normal->taiki change completed */
203 1.26 nisimura #define T2N_DONE (1U<<19) /* taiki->normal change completed */
204 1.18 nisimura #define MACADRH 0x10c /* ??? */
205 1.18 nisimura #define MACADRL 0x110 /* ??? */
206 1.17 nisimura #define MCVER 0x22c /* micro controller version */
207 1.17 nisimura #define HWVER 0x230 /* hardware version */
208 1.1 nisimura
209 1.19 nisimura /*
210 1.26 nisimura * GMAC registers are mostly identical to Synopsys DesignWare Core
211 1.26 nisimura * Ethernet. These must be handled by indirect access.
212 1.19 nisimura */
213 1.1 nisimura #define GMACMCR 0x0000 /* MAC configuration */
214 1.19 nisimura #define MCR_IBN (1U<<30) /* ??? */
215 1.1 nisimura #define MCR_CST (1U<<25) /* strip CRC */
216 1.1 nisimura #define MCR_TC (1U<<24) /* keep RGMII PHY notified */
217 1.3 nisimura #define MCR_JE (1U<<20) /* ignore oversized >9018 condition */
218 1.19 nisimura #define MCR_IFG (7U<<17) /* 19:17 IFG value 0~7 */
219 1.19 nisimura #define MCR_DRCS (1U<<16) /* ignore (G)MII HDX Tx error */
220 1.18 nisimura #define MCR_USEMII (1U<<15) /* 1: RMII/MII, 0: RGMII (_PS) */
221 1.18 nisimura #define MCR_SPD100 (1U<<14) /* force speed 100 (_FES) */
222 1.26 nisimura #define MCR_DO (1U<<13) /* ??? don't receive my own Tx frames */
223 1.26 nisimura #define MCR_LOOP (1U<<12) /* run loop back */
224 1.1 nisimura #define MCR_USEFDX (1U<<11) /* force full duplex */
225 1.19 nisimura #define MCR_IPCEN (1U<<10) /* handle checksum */
226 1.5 nisimura #define MCR_ACS (1U<<7) /* auto pad strip CRC */
227 1.19 nisimura #define MCR_TE (1U<<3) /* run Tx MAC engine, 0 to stop */
228 1.19 nisimura #define MCR_RE (1U<<2) /* run Rx MAC engine, 0 to stop */
229 1.19 nisimura #define MCR_PREA (3U) /* 1:0 preamble len. 0~2 */
230 1.1 nisimura #define _MCR_FDX 0x0000280c /* XXX TBD */
231 1.1 nisimura #define _MCR_HDX 0x0001a00c /* XXX TBD */
232 1.1 nisimura #define GMACAFR 0x0004 /* frame DA/SA address filter */
233 1.25 andvar #define AFR_RA (1U<<31) /* accept all irrespective of filt. */
234 1.18 nisimura #define AFR_HPF (1U<<10) /* hash+perfect filter, or hash only */
235 1.1 nisimura #define AFR_SAF (1U<<9) /* source address filter */
236 1.1 nisimura #define AFR_SAIF (1U<<8) /* SA inverse filtering */
237 1.26 nisimura #define AFR_PCF (2U<<6) /* ??? */
238 1.18 nisimura #define AFR_DBF (1U<<5) /* reject broadcast frame */
239 1.18 nisimura #define AFR_PM (1U<<4) /* accept all multicast frame */
240 1.1 nisimura #define AFR_DAIF (1U<<3) /* DA inverse filtering */
241 1.1 nisimura #define AFR_MHTE (1U<<2) /* use multicast hash table */
242 1.19 nisimura #define AFR_UHTE (1U<<1) /* use hash table for unicast */
243 1.18 nisimura #define AFR_PR (1U<<0) /* run promisc mode */
244 1.1 nisimura #define GMACGAR 0x0010 /* MDIO operation */
245 1.26 nisimura #define GAR_PHY (11) /* 15:11 mii phy */
246 1.26 nisimura #define GAR_REG (6) /* 10:6 mii reg */
247 1.26 nisimura #define GAR_CLK (2) /* 5:2 mdio clock tick ratio */
248 1.1 nisimura #define GAR_IOWR (1U<<1) /* MDIO write op */
249 1.26 nisimura #define GAR_BUSY (1U<<0) /* busy bit */
250 1.26 nisimura #define GAR_MDIO_25_35MHZ 2
251 1.26 nisimura #define GAR_MDIO_35_60MHZ 3
252 1.26 nisimura #define GAR_MDIO_60_100MHZ 0
253 1.26 nisimura #define GAR_MDIO_100_150MHZ 1
254 1.26 nisimura #define GAR_MDIO_150_250MHZ 4
255 1.26 nisimura #define GAR_MDIO_250_300MHZ 5
256 1.1 nisimura #define GMACGDR 0x0014 /* MDIO rd/wr data */
257 1.1 nisimura #define GMACFCR 0x0018 /* 802.3x flowcontrol */
258 1.26 nisimura /* 31:16 pause timer value, 5:4 pause timer threshold */
259 1.1 nisimura #define FCR_RFE (1U<<2) /* accept PAUSE to throttle Tx */
260 1.1 nisimura #define FCR_TFE (1U<<1) /* generate PAUSE to moderate Rx lvl */
261 1.8 nisimura #define GMACVTAG 0x001c /* VLAN tag control */
262 1.14 nisimura #define GMACIMPL 0x0020 /* implementation number XX.YY */
263 1.26 nisimura #define GMACLPIS 0x0030 /* ??? AXI LPI control */
264 1.26 nisimura #define GMACLPIC 0x0034 /* ??? AXI LPI control */
265 1.18 nisimura #define GMACISR 0x0038 /* interrupt status, clear when read */
266 1.18 nisimura #define GMACIMR 0x003c /* interrupt enable */
267 1.19 nisimura #define ISR_TS (1U<<9) /* time stamp operation detected */
268 1.19 nisimura #define ISR_CO (1U<<7) /* Rx checksum offload completed */
269 1.19 nisimura #define ISR_TX (1U<<6) /* Tx completed */
270 1.19 nisimura #define ISR_RX (1U<<5) /* Rx completed */
271 1.19 nisimura #define ISR_ANY (1U<<4) /* any of above 5-7 report */
272 1.19 nisimura #define ISR_LC (1U<<0) /* link status change detected */
273 1.23 nisimura #define GMACMAH0 0x0040 /* my own MAC address 47:32 */
274 1.23 nisimura #define GMACMAL0 0x0044 /* my own MAC address 31:0 */
275 1.25 andvar #define GMACMAH(i) ((i)*8+0x40) /* supplemental MAC addr 1-15 */
276 1.23 nisimura #define GMACMAL(i) ((i)*8+0x44) /* 31:0 MAC address low part */
277 1.23 nisimura /* MAH bit-31: slot in use, 30: SA to match, 29:24 byte-wise don'care */
278 1.25 andvar #define GMACAMAH(i) ((i)*8+0x800) /* supplemental MAC addr 16-31 */
279 1.23 nisimura #define GMACAMAL(i) ((i)*8+0x804) /* 31: MAC address low part */
280 1.23 nisimura /* MAH bit-31: slot in use, no other bit is effective */
281 1.23 nisimura #define GMACMHTH 0x0008 /* 64bit multicast hash table 63:32 */
282 1.23 nisimura #define GMACMHTL 0x000c /* 64bit multicast hash table 31:0 */
283 1.23 nisimura #define GMACMHT(i) ((i)*4+0x500) /* 256-bit alternative mcast hash 0-7 */
284 1.23 nisimura #define GMACVHT 0x0588 /* 16-bit VLAN tag hash */
285 1.13 nisimura #define GMACMIISR 0x00d8 /* resolved xMII link status */
286 1.25 andvar /* 3: link up detected, 2:1 resolved speed (0/1/2), 1: fdx detected */
287 1.13 nisimura
288 1.23 nisimura /* 0x0700 - 0734 ??? */
289 1.18 nisimura
290 1.23 nisimura #define GMACBMR 0x1000 /* DMA bus mode control */
291 1.23 nisimura /* 24 4PBL 8???
292 1.23 nisimura * 23 USP
293 1.23 nisimura * 22:17 RPBL
294 1.26 nisimura * 16 fixed burst
295 1.23 nisimura * 15:14 priority between Rx and Tx
296 1.23 nisimura * 3 rxtx ratio 41
297 1.23 nisimura * 2 rxtx ratio 31
298 1.23 nisimura * 1 rxtx ratio 21
299 1.23 nisimura * 0 rxtx ratio 11
300 1.26 nisimura * 13:8 PBL possible DMA burst length
301 1.23 nisimura * 7 alternative des8
302 1.26 nisimura * 0 GMAC reset op. self-clear
303 1.23 nisimura */
304 1.1 nisimura #define _BMR 0x00412080 /* XXX TBD */
305 1.1 nisimura #define _BMR0 0x00020181 /* XXX TBD */
306 1.16 nisimura #define BMR_RST (1) /* reset op. self clear when done */
307 1.18 nisimura #define GMACTPD 0x1004 /* write any to resume tdes */
308 1.18 nisimura #define GMACRPD 0x1008 /* write any to resume rdes */
309 1.18 nisimura #define GMACRDLA 0x100c /* rdes base address 32bit paddr */
310 1.18 nisimura #define GMACTDLA 0x1010 /* tdes base address 32bit paddr */
311 1.26 nisimura #define _RDLA 0x18000 /* system RAM for GMAC rdes */
312 1.26 nisimura #define _TDLA 0x1c000 /* system RAM for GMAC tdes */
313 1.18 nisimura #define GMACDSR 0x1014 /* DMA status detail report; W1C */
314 1.26 nisimura #define GMACOMR 0x1018 /* DMA operation mode */
315 1.18 nisimura #define OMR_TSF (1U<<25) /* 1: Tx store&forword, 0: immed. */
316 1.18 nisimura #define OMR_RSF (1U<<21) /* 1: Rx store&forward, 0: immed. */
317 1.18 nisimura #define OMR_ST (1U<<13) /* run Tx DMA engine, 0 to stop */
318 1.18 nisimura #define OMR_EFC (1U<<8) /* transmit PAUSE to throttle Rx lvl. */
319 1.18 nisimura #define OMR_FEF (1U<<7) /* allow to receive error frames */
320 1.26 nisimura #define OMR_SR (1U<<1) /* run Rx DMA engine, 0 to stop */
321 1.18 nisimura #define GMACIE 0x101c /* interrupt enable */
322 1.18 nisimura #define GMACEVCS 0x1020 /* missed frame or ovf detected */
323 1.18 nisimura #define GMACRWDT 0x1024 /* receive watchdog timer count */
324 1.18 nisimura #define GMACAXIB 0x1028 /* AXI bus mode control */
325 1.18 nisimura #define GMACAXIS 0x102c /* AXI status report */
326 1.26 nisimura /* 0x1048 current tx desc address */
327 1.26 nisimura /* 0x104c current rx desc address */
328 1.26 nisimura /* 0x1050 current tx buffer address */
329 1.26 nisimura /* 0x1054 current rx buffer address */
330 1.26 nisimura #define HWFEA 0x1058 /* DWC feature report */
331 1.1 nisimura
332 1.23 nisimura #define GMACEVCTL 0x0100 /* event counter control */
333 1.26 nisimura #define EVC_FHP (1U<<5) /* full-half preset */
334 1.26 nisimura #define EVC_CP (1U<<4) /* counters preset */
335 1.26 nisimura #define EVC_MCF (1U<<3) /* MMC counter freeze */
336 1.26 nisimura #define EVC_ROR (1U<<2) /* auto-zero on counter read */
337 1.26 nisimura #define EVC_CSR (1U<<1) /* counter stop rollover */
338 1.26 nisimura #define EVC_CR (1U<<0) /* reset counters */
339 1.26 nisimura #define GMACEVCNT(i) ((i)*4+0x114) /* 80 event counters 0x114 - 0x284 */
340 1.1 nisimura
341 1.23 nisimura /*
342 1.23 nisimura * flash memory layout
343 1.23 nisimura * 0x00 - 07 48-bit MAC station address. 4 byte wise in BE order.
344 1.26 nisimura * 0x08 - 0b H->MAC xfer engine program start addr 63:32.
345 1.26 nisimura * 0x0c - 0f H2M program addr 31:0 (these are absolute addr, not offset)
346 1.23 nisimura * 0x10 - 13 H2M program length in 4 byte count.
347 1.26 nisimura * 0x14 - 0b M->HOST xfer engine program start addr 63:32.
348 1.26 nisimura * 0x18 - 0f M2H program addr 31:0 (absolute addr, not relative)
349 1.23 nisimura * 0x1c - 13 M2H program length in 4 byte count.
350 1.26 nisimura * 0x20 - 23 packet engine program addr 31:0, (absolute addr, not offset)
351 1.23 nisimura * 0x24 - 27 packet program length in 4 byte count.
352 1.23 nisimura *
353 1.23 nisimura * above ucode are loaded via mapped reg 0x210, 0x21c and 0x0c0.
354 1.23 nisimura */
355 1.1 nisimura
356 1.19 nisimura /*
357 1.23 nisimura * all below are software constraction.
358 1.19 nisimura */
359 1.6 nisimura #define MD_NTXSEGS 16 /* fixed */
360 1.23 nisimura #define MD_TXQUEUELEN 8 /* tunable */
361 1.6 nisimura #define MD_TXQUEUELEN_MASK (MD_TXQUEUELEN - 1)
362 1.6 nisimura #define MD_TXQUEUE_GC (MD_TXQUEUELEN / 4)
363 1.23 nisimura #define MD_NTXDESC 128
364 1.6 nisimura #define MD_NTXDESC_MASK (MD_NTXDESC - 1)
365 1.6 nisimura #define MD_NEXTTX(x) (((x) + 1) & MD_NTXDESC_MASK)
366 1.6 nisimura #define MD_NEXTTXS(x) (((x) + 1) & MD_TXQUEUELEN_MASK)
367 1.6 nisimura
368 1.6 nisimura #define MD_NRXDESC 64 /* tunable */
369 1.6 nisimura #define MD_NRXDESC_MASK (MD_NRXDESC - 1)
370 1.6 nisimura #define MD_NEXTRX(x) (((x) + 1) & MD_NRXDESC_MASK)
371 1.1 nisimura
372 1.1 nisimura struct control_data {
373 1.6 nisimura struct tdes cd_txdescs[MD_NTXDESC];
374 1.6 nisimura struct rdes cd_rxdescs[MD_NRXDESC];
375 1.1 nisimura };
376 1.1 nisimura #define SCX_CDOFF(x) offsetof(struct control_data, x)
377 1.1 nisimura #define SCX_CDTXOFF(x) SCX_CDOFF(cd_txdescs[(x)])
378 1.1 nisimura #define SCX_CDRXOFF(x) SCX_CDOFF(cd_rxdescs[(x)])
379 1.1 nisimura
380 1.1 nisimura struct scx_txsoft {
381 1.1 nisimura struct mbuf *txs_mbuf; /* head of our mbuf chain */
382 1.1 nisimura bus_dmamap_t txs_dmamap; /* our DMA map */
383 1.1 nisimura int txs_firstdesc; /* first descriptor in packet */
384 1.1 nisimura int txs_lastdesc; /* last descriptor in packet */
385 1.1 nisimura int txs_ndesc; /* # of descriptors used */
386 1.1 nisimura };
387 1.1 nisimura
388 1.1 nisimura struct scx_rxsoft {
389 1.1 nisimura struct mbuf *rxs_mbuf; /* head of our mbuf chain */
390 1.1 nisimura bus_dmamap_t rxs_dmamap; /* our DMA map */
391 1.1 nisimura };
392 1.1 nisimura
393 1.1 nisimura struct scx_softc {
394 1.1 nisimura device_t sc_dev; /* generic device information */
395 1.1 nisimura bus_space_tag_t sc_st; /* bus space tag */
396 1.1 nisimura bus_space_handle_t sc_sh; /* bus space handle */
397 1.1 nisimura bus_size_t sc_sz; /* csr map size */
398 1.1 nisimura bus_space_handle_t sc_eesh; /* eeprom section handle */
399 1.1 nisimura bus_size_t sc_eesz; /* eeprom map size */
400 1.1 nisimura bus_dma_tag_t sc_dmat; /* bus DMA tag */
401 1.14 nisimura bus_dma_tag_t sc_dmat32;
402 1.1 nisimura struct ethercom sc_ethercom; /* Ethernet common data */
403 1.1 nisimura struct mii_data sc_mii; /* MII */
404 1.23 nisimura callout_t sc_callout; /* PHY monitor callout */
405 1.1 nisimura bus_dma_segment_t sc_seg; /* descriptor store seg */
406 1.1 nisimura int sc_nseg; /* descriptor store nseg */
407 1.3 nisimura void *sc_ih; /* interrupt cookie */
408 1.1 nisimura int sc_phy_id; /* PHY address */
409 1.3 nisimura int sc_flowflags; /* 802.3x PAUSE flow control */
410 1.7 nisimura uint32_t sc_mdclk; /* GAR 5:2 clock selection */
411 1.27 nisimura uint32_t sc_t0cotso; /* T0_CSUM | T0_TSO to run */
412 1.3 nisimura int sc_ucodeloaded; /* ucode for H2M/M2H/PKT */
413 1.8 nisimura int sc_100mii; /* 1 for RMII/MII, 0 for RGMII */
414 1.1 nisimura int sc_phandle; /* fdt phandle */
415 1.14 nisimura uint64_t sc_freq;
416 1.1 nisimura
417 1.1 nisimura bus_dmamap_t sc_cddmamap; /* control data DMA map */
418 1.1 nisimura #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
419 1.1 nisimura
420 1.1 nisimura struct control_data *sc_control_data;
421 1.1 nisimura #define sc_txdescs sc_control_data->cd_txdescs
422 1.1 nisimura #define sc_rxdescs sc_control_data->cd_rxdescs
423 1.1 nisimura
424 1.6 nisimura struct scx_txsoft sc_txsoft[MD_TXQUEUELEN];
425 1.6 nisimura struct scx_rxsoft sc_rxsoft[MD_NRXDESC];
426 1.1 nisimura int sc_txfree; /* number of free Tx descriptors */
427 1.1 nisimura int sc_txnext; /* next ready Tx descriptor */
428 1.1 nisimura int sc_txsfree; /* number of free Tx jobs */
429 1.1 nisimura int sc_txsnext; /* next ready Tx job */
430 1.1 nisimura int sc_txsdirty; /* dirty Tx jobs */
431 1.1 nisimura int sc_rxptr; /* next ready Rx descriptor/descsoft */
432 1.1 nisimura
433 1.1 nisimura krndsource_t rnd_source; /* random source */
434 1.27 nisimura #ifdef GMAC_EVENT_COUNTER
435 1.27 nisimura /* 80 event counter exist */
436 1.27 nisimura #endif
437 1.1 nisimura };
438 1.1 nisimura
439 1.1 nisimura #define SCX_CDTXADDR(sc, x) ((sc)->sc_cddma + SCX_CDTXOFF((x)))
440 1.1 nisimura #define SCX_CDRXADDR(sc, x) ((sc)->sc_cddma + SCX_CDRXOFF((x)))
441 1.1 nisimura
442 1.1 nisimura #define SCX_CDTXSYNC(sc, x, n, ops) \
443 1.1 nisimura do { \
444 1.1 nisimura int __x, __n; \
445 1.1 nisimura \
446 1.1 nisimura __x = (x); \
447 1.1 nisimura __n = (n); \
448 1.1 nisimura \
449 1.1 nisimura /* If it will wrap around, sync to the end of the ring. */ \
450 1.6 nisimura if ((__x + __n) > MD_NTXDESC) { \
451 1.1 nisimura bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
452 1.1 nisimura SCX_CDTXOFF(__x), sizeof(struct tdes) * \
453 1.6 nisimura (MD_NTXDESC - __x), (ops)); \
454 1.6 nisimura __n -= (MD_NTXDESC - __x); \
455 1.1 nisimura __x = 0; \
456 1.1 nisimura } \
457 1.1 nisimura \
458 1.1 nisimura /* Now sync whatever is left. */ \
459 1.1 nisimura bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
460 1.1 nisimura SCX_CDTXOFF(__x), sizeof(struct tdes) * __n, (ops)); \
461 1.1 nisimura } while (/*CONSTCOND*/0)
462 1.1 nisimura
463 1.1 nisimura #define SCX_CDRXSYNC(sc, x, ops) \
464 1.1 nisimura do { \
465 1.1 nisimura bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
466 1.1 nisimura SCX_CDRXOFF((x)), sizeof(struct rdes), (ops)); \
467 1.1 nisimura } while (/*CONSTCOND*/0)
468 1.1 nisimura
469 1.23 nisimura #define SCX_INIT_RXDESC(sc, x) \
470 1.23 nisimura do { \
471 1.23 nisimura struct scx_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
472 1.23 nisimura struct rdes *__rxd = &(sc)->sc_rxdescs[(x)]; \
473 1.23 nisimura struct mbuf *__m = __rxs->rxs_mbuf; \
474 1.23 nisimura bus_addr_t __paddr =__rxs->rxs_dmamap->dm_segs[0].ds_addr; \
475 1.23 nisimura __m->m_data = __m->m_ext.ext_buf; \
476 1.23 nisimura __rxd->r3 = __rxs->rxs_dmamap->dm_segs[0].ds_len; \
477 1.23 nisimura __rxd->r2 = htole32(BUS_ADDR_LO32(__paddr)); \
478 1.23 nisimura __rxd->r1 = htole32(BUS_ADDR_HI32(__paddr)); \
479 1.23 nisimura __rxd->r0 = R0_OWN | R0_FS | R0_LS; \
480 1.23 nisimura if ((x) == MD_NRXDESC - 1) __rxd->r0 |= R0_EOD; \
481 1.23 nisimura } while (/*CONSTCOND*/0)
482 1.23 nisimura
483 1.27 nisimura /* memory mapped CSR register access */
484 1.27 nisimura #define CSR_READ(sc,off) \
485 1.27 nisimura bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (off))
486 1.27 nisimura #define CSR_WRITE(sc,off,val) \
487 1.27 nisimura bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (off), (val))
488 1.27 nisimura
489 1.27 nisimura /* flash memory access */
490 1.27 nisimura #define EE_READ(sc,off) \
491 1.27 nisimura bus_space_read_4((sc)->sc_st, (sc)->sc_eesh, (off))
492 1.27 nisimura
493 1.1 nisimura static int scx_fdt_match(device_t, cfdata_t, void *);
494 1.1 nisimura static void scx_fdt_attach(device_t, device_t, void *);
495 1.1 nisimura static int scx_acpi_match(device_t, cfdata_t, void *);
496 1.1 nisimura static void scx_acpi_attach(device_t, device_t, void *);
497 1.1 nisimura
498 1.23 nisimura const CFATTACH_DECL_NEW(scx_fdt, sizeof(struct scx_softc),
499 1.1 nisimura scx_fdt_match, scx_fdt_attach, NULL, NULL);
500 1.1 nisimura
501 1.23 nisimura const CFATTACH_DECL_NEW(scx_acpi, sizeof(struct scx_softc),
502 1.1 nisimura scx_acpi_match, scx_acpi_attach, NULL, NULL);
503 1.1 nisimura
504 1.1 nisimura static void scx_attach_i(struct scx_softc *);
505 1.1 nisimura static void scx_reset(struct scx_softc *);
506 1.1 nisimura static int scx_init(struct ifnet *);
507 1.1 nisimura static void scx_stop(struct ifnet *, int);
508 1.1 nisimura static int scx_ioctl(struct ifnet *, u_long, void *);
509 1.1 nisimura static void scx_set_rcvfilt(struct scx_softc *);
510 1.23 nisimura static void scx_start(struct ifnet *);
511 1.23 nisimura static void scx_watchdog(struct ifnet *);
512 1.1 nisimura static int scx_intr(void *);
513 1.1 nisimura static void txreap(struct scx_softc *);
514 1.1 nisimura static void rxintr(struct scx_softc *);
515 1.1 nisimura static int add_rxbuf(struct scx_softc *, int);
516 1.23 nisimura static void rxdrain(struct scx_softc *sc);
517 1.23 nisimura static void mii_statchg(struct ifnet *);
518 1.23 nisimura static void scx_ifmedia_sts(struct ifnet *, struct ifmediareq *);
519 1.23 nisimura static int mii_readreg(device_t, int, int, uint16_t *);
520 1.23 nisimura static int mii_writereg(device_t, int, int, uint16_t);
521 1.23 nisimura static void phy_tick(void *);
522 1.13 nisimura
523 1.1 nisimura static void loaducode(struct scx_softc *);
524 1.2 nisimura static void injectucode(struct scx_softc *, int, bus_addr_t, bus_size_t);
525 1.23 nisimura
526 1.14 nisimura static int get_mdioclk(uint32_t);
527 1.1 nisimura
528 1.23 nisimura #define WAIT_FOR_SET(sc, reg, set, fail) \
529 1.23 nisimura wait_for_bits(sc, reg, set, ~0, fail)
530 1.23 nisimura #define WAIT_FOR_CLR(sc, reg, clr, fail) \
531 1.23 nisimura wait_for_bits(sc, reg, 0, clr, fail)
532 1.23 nisimura
533 1.23 nisimura static int
534 1.23 nisimura wait_for_bits(struct scx_softc *sc, int reg,
535 1.23 nisimura uint32_t set, uint32_t clr, uint32_t fail)
536 1.23 nisimura {
537 1.23 nisimura uint32_t val;
538 1.23 nisimura int ntries;
539 1.23 nisimura
540 1.23 nisimura for (ntries = 0; ntries < 1000; ntries++) {
541 1.23 nisimura val = CSR_READ(sc, reg);
542 1.23 nisimura if ((val & set) || !(val & clr))
543 1.23 nisimura return 0;
544 1.23 nisimura if (val & fail)
545 1.23 nisimura return 1;
546 1.23 nisimura DELAY(1);
547 1.23 nisimura }
548 1.23 nisimura return 1;
549 1.23 nisimura }
550 1.23 nisimura
551 1.23 nisimura /* GMAC register indirect access */
552 1.23 nisimura static int
553 1.23 nisimura mac_read(struct scx_softc *sc, int reg)
554 1.23 nisimura {
555 1.23 nisimura
556 1.23 nisimura CSR_WRITE(sc, MACCMD, reg);
557 1.23 nisimura (void)WAIT_FOR_CLR(sc, MACCMD, CMD_BUSY, 0);
558 1.23 nisimura return CSR_READ(sc, MACDATA);
559 1.23 nisimura }
560 1.23 nisimura
561 1.23 nisimura static void
562 1.23 nisimura mac_write(struct scx_softc *sc, int reg, int val)
563 1.23 nisimura {
564 1.23 nisimura
565 1.23 nisimura CSR_WRITE(sc, MACDATA, val);
566 1.23 nisimura CSR_WRITE(sc, MACCMD, reg | CMD_IOWR);
567 1.23 nisimura (void)WAIT_FOR_CLR(sc, MACCMD, CMD_BUSY, 0);
568 1.23 nisimura }
569 1.1 nisimura
570 1.24 thorpej static const struct device_compatible_entry compat_data[] = {
571 1.24 thorpej { .compat = "socionext,synquacer-netsec" },
572 1.24 thorpej DEVICE_COMPAT_EOL
573 1.24 thorpej };
574 1.27 nisimura static const struct device_compatible_entry compatible[] = {
575 1.27 nisimura { .compat = "SCX0001" },
576 1.27 nisimura DEVICE_COMPAT_EOL
577 1.27 nisimura };
578 1.24 thorpej
579 1.1 nisimura static int
580 1.1 nisimura scx_fdt_match(device_t parent, cfdata_t cf, void *aux)
581 1.1 nisimura {
582 1.1 nisimura struct fdt_attach_args * const faa = aux;
583 1.1 nisimura
584 1.24 thorpej return of_compatible_match(faa->faa_phandle, compat_data);
585 1.1 nisimura }
586 1.1 nisimura
587 1.1 nisimura static void
588 1.1 nisimura scx_fdt_attach(device_t parent, device_t self, void *aux)
589 1.1 nisimura {
590 1.1 nisimura struct scx_softc * const sc = device_private(self);
591 1.1 nisimura struct fdt_attach_args * const faa = aux;
592 1.1 nisimura const int phandle = faa->faa_phandle;
593 1.1 nisimura bus_space_tag_t bst = faa->faa_bst;
594 1.1 nisimura bus_space_handle_t bsh;
595 1.1 nisimura bus_space_handle_t eebsh;
596 1.2 nisimura bus_addr_t addr[2];
597 1.2 nisimura bus_size_t size[2];
598 1.1 nisimura char intrstr[128];
599 1.4 nisimura const char *phy_mode;
600 1.1 nisimura
601 1.2 nisimura if (fdtbus_get_reg(phandle, 0, addr+0, size+0) != 0
602 1.2 nisimura || bus_space_map(faa->faa_bst, addr[0], size[0], 0, &bsh) != 0) {
603 1.1 nisimura aprint_error(": unable to map device csr\n");
604 1.1 nisimura return;
605 1.1 nisimura }
606 1.1 nisimura if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
607 1.1 nisimura aprint_error(": failed to decode interrupt\n");
608 1.1 nisimura goto fail;
609 1.1 nisimura }
610 1.1 nisimura sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_NET,
611 1.1 nisimura NOT_MP_SAFE, scx_intr, sc);
612 1.1 nisimura if (sc->sc_ih == NULL) {
613 1.1 nisimura aprint_error_dev(self, "couldn't establish interrupt\n");
614 1.1 nisimura goto fail;
615 1.1 nisimura }
616 1.2 nisimura if (fdtbus_get_reg(phandle, 1, addr+1, size+1) != 0
617 1.10 nisimura || bus_space_map(faa->faa_bst, addr[1], size[1], 0, &eebsh) != 0) {
618 1.1 nisimura aprint_error(": unable to map device eeprom\n");
619 1.1 nisimura goto fail;
620 1.1 nisimura }
621 1.1 nisimura
622 1.1 nisimura aprint_naive("\n");
623 1.14 nisimura /* aprint_normal(": Gigabit Ethernet Controller\n"); */
624 1.1 nisimura aprint_normal_dev(self, "interrupt on %s\n", intrstr);
625 1.1 nisimura
626 1.1 nisimura sc->sc_dev = self;
627 1.1 nisimura sc->sc_st = bst;
628 1.1 nisimura sc->sc_sh = bsh;
629 1.2 nisimura sc->sc_sz = size[0];
630 1.1 nisimura sc->sc_eesh = eebsh;
631 1.2 nisimura sc->sc_eesz = size[1];
632 1.1 nisimura sc->sc_dmat = faa->faa_dmat;
633 1.15 nisimura sc->sc_dmat32 = faa->faa_dmat; /* XXX */
634 1.1 nisimura sc->sc_phandle = phandle;
635 1.14 nisimura
636 1.14 nisimura phy_mode = fdtbus_get_string(phandle, "phy-mode");
637 1.14 nisimura if (phy_mode == NULL)
638 1.14 nisimura aprint_error(": missing 'phy-mode' property\n");
639 1.18 nisimura sc->sc_100mii = (phy_mode && strcmp(phy_mode, "rgmii") != 0);
640 1.1 nisimura
641 1.1 nisimura scx_attach_i(sc);
642 1.1 nisimura return;
643 1.1 nisimura fail:
644 1.1 nisimura if (sc->sc_eesz)
645 1.1 nisimura bus_space_unmap(sc->sc_st, sc->sc_eesh, sc->sc_eesz);
646 1.1 nisimura if (sc->sc_sz)
647 1.1 nisimura bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_sz);
648 1.1 nisimura return;
649 1.1 nisimura }
650 1.1 nisimura
651 1.1 nisimura static int
652 1.1 nisimura scx_acpi_match(device_t parent, cfdata_t cf, void *aux)
653 1.1 nisimura {
654 1.1 nisimura struct acpi_attach_args *aa = aux;
655 1.1 nisimura
656 1.27 nisimura return acpi_compatible_match(aa, compatible);
657 1.1 nisimura }
658 1.1 nisimura
659 1.1 nisimura static void
660 1.1 nisimura scx_acpi_attach(device_t parent, device_t self, void *aux)
661 1.1 nisimura {
662 1.1 nisimura struct scx_softc * const sc = device_private(self);
663 1.1 nisimura struct acpi_attach_args * const aa = aux;
664 1.1 nisimura ACPI_HANDLE handle = aa->aa_node->ad_handle;
665 1.1 nisimura bus_space_tag_t bst = aa->aa_memt;
666 1.1 nisimura bus_space_handle_t bsh, eebsh;
667 1.1 nisimura struct acpi_resources res;
668 1.1 nisimura struct acpi_mem *mem;
669 1.1 nisimura struct acpi_irq *irq;
670 1.14 nisimura char *phy_mode;
671 1.14 nisimura ACPI_INTEGER acpi_phy, acpi_freq;
672 1.1 nisimura ACPI_STATUS rv;
673 1.1 nisimura
674 1.27 nisimura aprint_normal(": Gigabit Ethernet Controller\n");
675 1.1 nisimura rv = acpi_resource_parse(self, handle, "_CRS",
676 1.1 nisimura &res, &acpi_resource_parse_ops_default);
677 1.1 nisimura if (ACPI_FAILURE(rv))
678 1.1 nisimura return;
679 1.1 nisimura mem = acpi_res_mem(&res, 0);
680 1.1 nisimura irq = acpi_res_irq(&res, 0);
681 1.1 nisimura if (mem == NULL || irq == NULL || mem->ar_length == 0) {
682 1.1 nisimura aprint_error(": incomplete csr resources\n");
683 1.1 nisimura return;
684 1.1 nisimura }
685 1.1 nisimura if (bus_space_map(bst, mem->ar_base, mem->ar_length, 0, &bsh) != 0) {
686 1.1 nisimura aprint_error(": couldn't map registers\n");
687 1.1 nisimura return;
688 1.1 nisimura }
689 1.1 nisimura sc->sc_sz = mem->ar_length;
690 1.1 nisimura sc->sc_ih = acpi_intr_establish(self, (uint64_t)handle, IPL_NET,
691 1.1 nisimura NOT_MP_SAFE, scx_intr, sc, device_xname(self));
692 1.1 nisimura if (sc->sc_ih == NULL) {
693 1.1 nisimura aprint_error_dev(self, "couldn't establish interrupt\n");
694 1.1 nisimura goto fail;
695 1.1 nisimura }
696 1.1 nisimura mem = acpi_res_mem(&res, 1); /* EEPROM for MAC address and ucode */
697 1.1 nisimura if (mem == NULL || mem->ar_length == 0) {
698 1.1 nisimura aprint_error(": incomplete eeprom resources\n");
699 1.1 nisimura goto fail;
700 1.1 nisimura }
701 1.1 nisimura if (bus_space_map(bst, mem->ar_base, mem->ar_length, 0, &eebsh) != 0) {
702 1.1 nisimura aprint_error(": couldn't map registers\n");
703 1.1 nisimura goto fail;
704 1.1 nisimura }
705 1.1 nisimura sc->sc_eesz = mem->ar_length;
706 1.1 nisimura
707 1.14 nisimura rv = acpi_dsd_string(handle, "phy-mode", &phy_mode);
708 1.14 nisimura if (ACPI_FAILURE(rv)) {
709 1.14 nisimura aprint_error(": missing 'phy-mode' property\n");
710 1.14 nisimura phy_mode = NULL;
711 1.14 nisimura }
712 1.14 nisimura rv = acpi_dsd_integer(handle, "phy-channel", &acpi_phy);
713 1.14 nisimura if (ACPI_FAILURE(rv))
714 1.14 nisimura acpi_phy = 31;
715 1.14 nisimura rv = acpi_dsd_integer(handle, "socionext,phy-clock-frequency",
716 1.14 nisimura &acpi_freq);
717 1.14 nisimura if (ACPI_FAILURE(rv))
718 1.14 nisimura acpi_freq = 999;
719 1.14 nisimura
720 1.1 nisimura aprint_naive("\n");
721 1.14 nisimura /* aprint_normal(": Gigabit Ethernet Controller\n"); */
722 1.1 nisimura
723 1.1 nisimura sc->sc_dev = self;
724 1.1 nisimura sc->sc_st = bst;
725 1.1 nisimura sc->sc_sh = bsh;
726 1.1 nisimura sc->sc_eesh = eebsh;
727 1.1 nisimura sc->sc_dmat = aa->aa_dmat64;
728 1.27 nisimura sc->sc_dmat32 = aa->aa_dmat;
729 1.1 nisimura
730 1.14 nisimura aprint_normal_dev(self,
731 1.14 nisimura "phy mode %s, phy id %d, freq %ld\n", phy_mode, (int)acpi_phy, acpi_freq);
732 1.14 nisimura sc->sc_100mii = (phy_mode && strcmp(phy_mode, "rgmii") != 0);
733 1.15 nisimura sc->sc_phy_id = (int)acpi_phy;
734 1.14 nisimura sc->sc_freq = acpi_freq;
735 1.16 nisimura aprint_normal_dev(self,
736 1.16 nisimura "GMACGAR %08x\n", mac_read(sc, GMACGAR));
737 1.10 nisimura
738 1.1 nisimura scx_attach_i(sc);
739 1.1 nisimura
740 1.1 nisimura acpi_resource_cleanup(&res);
741 1.1 nisimura return;
742 1.1 nisimura fail:
743 1.1 nisimura if (sc->sc_eesz > 0)
744 1.1 nisimura bus_space_unmap(sc->sc_st, sc->sc_eesh, sc->sc_eesz);
745 1.1 nisimura if (sc->sc_sz > 0)
746 1.1 nisimura bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_sz);
747 1.1 nisimura acpi_resource_cleanup(&res);
748 1.1 nisimura return;
749 1.1 nisimura }
750 1.1 nisimura
751 1.1 nisimura static void
752 1.1 nisimura scx_attach_i(struct scx_softc *sc)
753 1.1 nisimura {
754 1.1 nisimura struct ifnet * const ifp = &sc->sc_ethercom.ec_if;
755 1.1 nisimura struct mii_data * const mii = &sc->sc_mii;
756 1.1 nisimura struct ifmedia * const ifm = &mii->mii_media;
757 1.27 nisimura uint32_t which, dwimp, dwfea;
758 1.1 nisimura uint8_t enaddr[ETHER_ADDR_LEN];
759 1.1 nisimura bus_dma_segment_t seg;
760 1.1 nisimura uint32_t csr;
761 1.1 nisimura int i, nseg, error = 0;
762 1.1 nisimura
763 1.27 nisimura which = CSR_READ(sc, HWVER); /* Socionext version 5.00xx */
764 1.27 nisimura dwimp = mac_read(sc, GMACIMPL); /* DWC EMAC XX.YY */
765 1.27 nisimura dwfea = mac_read(sc, HWFEA); /* DWC feature */
766 1.22 nisimura aprint_normal_dev(sc->sc_dev,
767 1.27 nisimura "Socionext NetSec GbE %x.%x"
768 1.27 nisimura " (impl 0x%x, feature 0x%x)\n",
769 1.27 nisimura which >> 16, which & 0xffff,
770 1.23 nisimura dwimp, dwfea);
771 1.22 nisimura
772 1.22 nisimura /* fetch MAC address in flash. stored in big endian order */
773 1.23 nisimura csr = EE_READ(sc, 0x00);
774 1.1 nisimura enaddr[0] = csr >> 24;
775 1.1 nisimura enaddr[1] = csr >> 16;
776 1.1 nisimura enaddr[2] = csr >> 8;
777 1.1 nisimura enaddr[3] = csr;
778 1.23 nisimura csr = EE_READ(sc, 0x04);
779 1.1 nisimura enaddr[4] = csr >> 24;
780 1.1 nisimura enaddr[5] = csr >> 16;
781 1.1 nisimura aprint_normal_dev(sc->sc_dev,
782 1.1 nisimura "Ethernet address %s\n", ether_sprintf(enaddr));
783 1.1 nisimura
784 1.27 nisimura sc->sc_mdclk = get_mdioclk(sc->sc_freq) << GAR_CLK; /* 5:2 clk ratio */
785 1.1 nisimura
786 1.3 nisimura if (sc->sc_ucodeloaded == 0)
787 1.1 nisimura loaducode(sc);
788 1.1 nisimura
789 1.1 nisimura mii->mii_ifp = ifp;
790 1.1 nisimura mii->mii_readreg = mii_readreg;
791 1.1 nisimura mii->mii_writereg = mii_writereg;
792 1.1 nisimura mii->mii_statchg = mii_statchg;
793 1.1 nisimura
794 1.1 nisimura sc->sc_ethercom.ec_mii = mii;
795 1.21 nisimura ifmedia_init(ifm, 0, ether_mediachange, scx_ifmedia_sts);
796 1.23 nisimura mii_attach(sc->sc_dev, mii, 0xffffffff, MII_PHY_ANY,
797 1.1 nisimura MII_OFFSET_ANY, MIIF_DOPAUSE);
798 1.1 nisimura if (LIST_FIRST(&mii->mii_phys) == NULL) {
799 1.1 nisimura ifmedia_add(ifm, IFM_ETHER | IFM_NONE, 0, NULL);
800 1.1 nisimura ifmedia_set(ifm, IFM_ETHER | IFM_NONE);
801 1.1 nisimura } else
802 1.1 nisimura ifmedia_set(ifm, IFM_ETHER | IFM_AUTO);
803 1.1 nisimura ifm->ifm_media = ifm->ifm_cur->ifm_media; /* as if user has requested */
804 1.1 nisimura
805 1.1 nisimura /*
806 1.1 nisimura * Allocate the control data structures, and create and load the
807 1.1 nisimura * DMA map for it.
808 1.1 nisimura */
809 1.14 nisimura error = bus_dmamem_alloc(sc->sc_dmat32,
810 1.1 nisimura sizeof(struct control_data), PAGE_SIZE, 0, &seg, 1, &nseg, 0);
811 1.1 nisimura if (error != 0) {
812 1.1 nisimura aprint_error_dev(sc->sc_dev,
813 1.1 nisimura "unable to allocate control data, error = %d\n", error);
814 1.1 nisimura goto fail_0;
815 1.1 nisimura }
816 1.14 nisimura error = bus_dmamem_map(sc->sc_dmat32, &seg, nseg,
817 1.1 nisimura sizeof(struct control_data), (void **)&sc->sc_control_data,
818 1.1 nisimura BUS_DMA_COHERENT);
819 1.1 nisimura if (error != 0) {
820 1.1 nisimura aprint_error_dev(sc->sc_dev,
821 1.1 nisimura "unable to map control data, error = %d\n", error);
822 1.1 nisimura goto fail_1;
823 1.1 nisimura }
824 1.14 nisimura error = bus_dmamap_create(sc->sc_dmat32,
825 1.1 nisimura sizeof(struct control_data), 1,
826 1.1 nisimura sizeof(struct control_data), 0, 0, &sc->sc_cddmamap);
827 1.1 nisimura if (error != 0) {
828 1.1 nisimura aprint_error_dev(sc->sc_dev,
829 1.1 nisimura "unable to create control data DMA map, "
830 1.1 nisimura "error = %d\n", error);
831 1.1 nisimura goto fail_2;
832 1.1 nisimura }
833 1.14 nisimura error = bus_dmamap_load(sc->sc_dmat32, sc->sc_cddmamap,
834 1.1 nisimura sc->sc_control_data, sizeof(struct control_data), NULL, 0);
835 1.1 nisimura if (error != 0) {
836 1.1 nisimura aprint_error_dev(sc->sc_dev,
837 1.1 nisimura "unable to load control data DMA map, error = %d\n",
838 1.1 nisimura error);
839 1.1 nisimura goto fail_3;
840 1.1 nisimura }
841 1.6 nisimura for (i = 0; i < MD_TXQUEUELEN; i++) {
842 1.14 nisimura if ((error = bus_dmamap_create(sc->sc_dmat32, MCLBYTES,
843 1.6 nisimura MD_NTXSEGS, MCLBYTES, 0, 0,
844 1.1 nisimura &sc->sc_txsoft[i].txs_dmamap)) != 0) {
845 1.1 nisimura aprint_error_dev(sc->sc_dev,
846 1.1 nisimura "unable to create tx DMA map %d, error = %d\n",
847 1.1 nisimura i, error);
848 1.1 nisimura goto fail_4;
849 1.1 nisimura }
850 1.1 nisimura }
851 1.6 nisimura for (i = 0; i < MD_NRXDESC; i++) {
852 1.14 nisimura if ((error = bus_dmamap_create(sc->sc_dmat32, MCLBYTES,
853 1.1 nisimura 1, MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
854 1.1 nisimura aprint_error_dev(sc->sc_dev,
855 1.1 nisimura "unable to create rx DMA map %d, error = %d\n",
856 1.1 nisimura i, error);
857 1.1 nisimura goto fail_5;
858 1.1 nisimura }
859 1.1 nisimura sc->sc_rxsoft[i].rxs_mbuf = NULL;
860 1.1 nisimura }
861 1.1 nisimura sc->sc_seg = seg;
862 1.1 nisimura sc->sc_nseg = nseg;
863 1.14 nisimura aprint_normal_dev(sc->sc_dev, "descriptor ds_addr %lx, ds_len %lx, nseg %d\n", seg.ds_addr, seg.ds_len, nseg);
864 1.1 nisimura
865 1.23 nisimura strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
866 1.23 nisimura ifp->if_softc = sc;
867 1.23 nisimura ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
868 1.23 nisimura ifp->if_ioctl = scx_ioctl;
869 1.23 nisimura ifp->if_start = scx_start;
870 1.23 nisimura ifp->if_watchdog = scx_watchdog;
871 1.23 nisimura ifp->if_init = scx_init;
872 1.23 nisimura ifp->if_stop = scx_stop;
873 1.23 nisimura IFQ_SET_READY(&ifp->if_snd);
874 1.23 nisimura
875 1.23 nisimura sc->sc_flowflags = 0;
876 1.23 nisimura
877 1.23 nisimura if_attach(ifp);
878 1.23 nisimura if_deferred_start_init(ifp, NULL);
879 1.23 nisimura ether_ifattach(ifp, enaddr);
880 1.23 nisimura
881 1.23 nisimura callout_init(&sc->sc_callout, 0);
882 1.23 nisimura callout_setfunc(&sc->sc_callout, phy_tick, sc);
883 1.1 nisimura
884 1.1 nisimura rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
885 1.1 nisimura RND_TYPE_NET, RND_FLAG_DEFAULT);
886 1.1 nisimura
887 1.1 nisimura return;
888 1.1 nisimura
889 1.1 nisimura fail_5:
890 1.6 nisimura for (i = 0; i < MD_NRXDESC; i++) {
891 1.1 nisimura if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
892 1.1 nisimura bus_dmamap_destroy(sc->sc_dmat,
893 1.1 nisimura sc->sc_rxsoft[i].rxs_dmamap);
894 1.1 nisimura }
895 1.1 nisimura fail_4:
896 1.6 nisimura for (i = 0; i < MD_TXQUEUELEN; i++) {
897 1.1 nisimura if (sc->sc_txsoft[i].txs_dmamap != NULL)
898 1.1 nisimura bus_dmamap_destroy(sc->sc_dmat,
899 1.1 nisimura sc->sc_txsoft[i].txs_dmamap);
900 1.1 nisimura }
901 1.1 nisimura bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
902 1.1 nisimura fail_3:
903 1.1 nisimura bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
904 1.1 nisimura fail_2:
905 1.1 nisimura bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
906 1.1 nisimura sizeof(struct control_data));
907 1.1 nisimura fail_1:
908 1.1 nisimura bus_dmamem_free(sc->sc_dmat, &seg, nseg);
909 1.1 nisimura fail_0:
910 1.1 nisimura if (sc->sc_phandle)
911 1.1 nisimura fdtbus_intr_disestablish(sc->sc_phandle, sc->sc_ih);
912 1.1 nisimura else
913 1.1 nisimura acpi_intr_disestablish(sc->sc_ih);
914 1.1 nisimura bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_sz);
915 1.1 nisimura return;
916 1.1 nisimura }
917 1.1 nisimura
918 1.1 nisimura static void
919 1.1 nisimura scx_reset(struct scx_softc *sc)
920 1.1 nisimura {
921 1.16 nisimura int loop = 0, busy;
922 1.1 nisimura
923 1.18 nisimura mac_write(sc, GMACOMR, 0);
924 1.20 nisimura mac_write(sc, GMACBMR, BMR_RST);
925 1.16 nisimura do {
926 1.19 nisimura DELAY(1);
927 1.16 nisimura busy = mac_read(sc, GMACBMR) & BMR_RST;
928 1.16 nisimura } while (++loop < 3000 && busy);
929 1.1 nisimura mac_write(sc, GMACBMR, _BMR);
930 1.19 nisimura mac_write(sc, GMACAFR, 0);
931 1.18 nisimura
932 1.27 nisimura CSR_WRITE(sc, CLKEN, CLK_ALL); /* distribute clock sources */
933 1.27 nisimura CSR_WRITE(sc, SWRESET, 0); /* reset operation */
934 1.27 nisimura CSR_WRITE(sc, SWRESET, SRST_RUN); /* manifest run */
935 1.27 nisimura CSR_WRITE(sc, COMINIT, INIT_DB | INIT_CLS);
936 1.27 nisimura WAIT_FOR_CLR(sc, COMINIT, (INIT_DB | INIT_CLS), 0);
937 1.19 nisimura
938 1.19 nisimura mac_write(sc, GMACEVCTL, 1);
939 1.1 nisimura }
940 1.1 nisimura
941 1.1 nisimura static int
942 1.1 nisimura scx_init(struct ifnet *ifp)
943 1.1 nisimura {
944 1.1 nisimura struct scx_softc *sc = ifp->if_softc;
945 1.1 nisimura const uint8_t *ea = CLLADDR(ifp->if_sadl);
946 1.27 nisimura paddr_t paddr;
947 1.1 nisimura uint32_t csr;
948 1.23 nisimura int i, error;
949 1.1 nisimura
950 1.1 nisimura /* Cancel pending I/O. */
951 1.1 nisimura scx_stop(ifp, 0);
952 1.1 nisimura
953 1.1 nisimura /* Reset the chip to a known state. */
954 1.1 nisimura scx_reset(sc);
955 1.1 nisimura
956 1.13 nisimura /* build sane Tx */
957 1.13 nisimura memset(sc->sc_txdescs, 0, sizeof(struct tdes) * MD_NTXDESC);
958 1.13 nisimura sc->sc_txdescs[MD_NTXDESC - 1].t0 |= T0_EOD; /* tie off the ring */
959 1.13 nisimura SCX_CDTXSYNC(sc, 0, MD_NTXDESC,
960 1.13 nisimura BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
961 1.13 nisimura sc->sc_txfree = MD_NTXDESC;
962 1.13 nisimura sc->sc_txnext = 0;
963 1.13 nisimura for (i = 0; i < MD_TXQUEUELEN; i++)
964 1.13 nisimura sc->sc_txsoft[i].txs_mbuf = NULL;
965 1.13 nisimura sc->sc_txsfree = MD_TXQUEUELEN;
966 1.13 nisimura sc->sc_txsnext = 0;
967 1.13 nisimura sc->sc_txsdirty = 0;
968 1.13 nisimura
969 1.13 nisimura /* load Rx descriptors with fresh mbuf */
970 1.23 nisimura for (i = 0; i < MD_NRXDESC; i++) {
971 1.23 nisimura if (sc->sc_rxsoft[i].rxs_mbuf == NULL) {
972 1.23 nisimura if ((error = add_rxbuf(sc, i)) != 0) {
973 1.23 nisimura aprint_error_dev(sc->sc_dev,
974 1.23 nisimura "unable to allocate or map rx "
975 1.23 nisimura "buffer %d, error = %d\n",
976 1.23 nisimura i, error);
977 1.23 nisimura rxdrain(sc);
978 1.23 nisimura goto out;
979 1.23 nisimura }
980 1.23 nisimura }
981 1.23 nisimura else
982 1.23 nisimura SCX_INIT_RXDESC(sc, i);
983 1.23 nisimura }
984 1.23 nisimura sc->sc_rxdescs[MD_NRXDESC - 1].r0 = R0_EOD;
985 1.23 nisimura sc->sc_rxptr = 0;
986 1.13 nisimura sc->sc_rxptr = 0;
987 1.13 nisimura
988 1.25 andvar /* set my address in perfect match slot 0. little endian order */
989 1.23 nisimura csr = (ea[3] << 24) | (ea[2] << 16) | (ea[1] << 8) | ea[0];
990 1.23 nisimura mac_write(sc, GMACMAL0, csr);
991 1.23 nisimura csr = (ea[5] << 8) | ea[4];
992 1.23 nisimura mac_write(sc, GMACMAH0, csr);
993 1.23 nisimura
994 1.23 nisimura /* accept multicast frame or run promisc mode */
995 1.23 nisimura scx_set_rcvfilt(sc);
996 1.23 nisimura
997 1.23 nisimura /* set current media */
998 1.23 nisimura if ((error = ether_mediachange(ifp)) != 0)
999 1.23 nisimura goto out;
1000 1.23 nisimura
1001 1.27 nisimura paddr = SCX_CDTXADDR(sc, 0);
1002 1.27 nisimura mac_write(sc, TDBA_HI, BUS_ADDR_HI32(paddr));
1003 1.27 nisimura mac_write(sc, TDBA_LO, BUS_ADDR_LO32(paddr));
1004 1.27 nisimura paddr = SCX_CDRXADDR(sc, 0);
1005 1.27 nisimura mac_write(sc, RDBA_HI, BUS_ADDR_HI32(paddr));
1006 1.27 nisimura mac_write(sc, RDBA_LO, BUS_ADDR_LO32(paddr));
1007 1.27 nisimura
1008 1.27 nisimura CSR_WRITE(sc, TXCONF, DESCNF_LE); /* little endian */
1009 1.27 nisimura CSR_WRITE(sc, RXCONF, DESCNF_LE); /* little endian */
1010 1.27 nisimura
1011 1.27 nisimura CSR_WRITE(sc, DESC_SRST, 01);
1012 1.27 nisimura WAIT_FOR_CLR(sc, DESC_SRST, 01, 0);
1013 1.27 nisimura
1014 1.27 nisimura CSR_WRITE(sc, DESC_INIT, 01);
1015 1.27 nisimura WAIT_FOR_CLR(sc, DESC_INIT, 01, 0);
1016 1.27 nisimura
1017 1.27 nisimura CSR_WRITE(sc, GMACRDLA, _RDLA);
1018 1.27 nisimura CSR_WRITE(sc, GMACTDLA, _TDLA);
1019 1.27 nisimura
1020 1.27 nisimura CSR_WRITE(sc, FLOWTHR, (48<<16) | 36); /* pause|resume threshold */
1021 1.27 nisimura mac_write(sc, GMACFCR, 256 << 16); /* 31:16 pause value */
1022 1.27 nisimura
1023 1.27 nisimura CSR_WRITE(sc, RXIE_CLR, ~0);
1024 1.27 nisimura CSR_WRITE(sc, TXIE_CLR, ~0);
1025 1.13 nisimura
1026 1.1 nisimura /* kick to start GMAC engine */
1027 1.13 nisimura csr = mac_read(sc, GMACOMR);
1028 1.27 nisimura mac_write(sc, GMACOMR, csr | OMR_SR | OMR_ST);
1029 1.1 nisimura
1030 1.1 nisimura ifp->if_flags |= IFF_RUNNING;
1031 1.1 nisimura ifp->if_flags &= ~IFF_OACTIVE;
1032 1.1 nisimura
1033 1.1 nisimura /* start one second timer */
1034 1.23 nisimura callout_schedule(&sc->sc_callout, hz);
1035 1.23 nisimura out:
1036 1.23 nisimura return error;
1037 1.1 nisimura }
1038 1.1 nisimura
1039 1.1 nisimura static void
1040 1.1 nisimura scx_stop(struct ifnet *ifp, int disable)
1041 1.1 nisimura {
1042 1.1 nisimura struct scx_softc *sc = ifp->if_softc;
1043 1.1 nisimura
1044 1.1 nisimura /* Stop the one second clock. */
1045 1.23 nisimura callout_stop(&sc->sc_callout);
1046 1.1 nisimura
1047 1.1 nisimura /* Down the MII. */
1048 1.1 nisimura mii_down(&sc->sc_mii);
1049 1.1 nisimura
1050 1.1 nisimura /* Mark the interface down and cancel the watchdog timer. */
1051 1.1 nisimura ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1052 1.1 nisimura ifp->if_timer = 0;
1053 1.27 nisimura
1054 1.27 nisimura if (CSR_READ(sc, CORESTAT) != 0) {
1055 1.27 nisimura CSR_WRITE(sc, DMACTL_H2M, DMACTL_STOP);
1056 1.27 nisimura CSR_WRITE(sc, DMACTL_M2H, DMACTL_STOP);
1057 1.27 nisimura
1058 1.27 nisimura WAIT_FOR_CLR(sc, DMACTL_H2M, DMACTL_STOP, 0);
1059 1.27 nisimura WAIT_FOR_CLR(sc, DMACTL_M2H, DMACTL_STOP, 0);
1060 1.27 nisimura }
1061 1.1 nisimura }
1062 1.1 nisimura
1063 1.23 nisimura static int
1064 1.23 nisimura scx_ioctl(struct ifnet *ifp, u_long cmd, void *data)
1065 1.1 nisimura {
1066 1.1 nisimura struct scx_softc *sc = ifp->if_softc;
1067 1.23 nisimura struct ifreq *ifr = (struct ifreq *)data;
1068 1.23 nisimura struct ifmedia *ifm = &sc->sc_mii.mii_media;
1069 1.23 nisimura int s, error;
1070 1.1 nisimura
1071 1.23 nisimura s = splnet();
1072 1.1 nisimura
1073 1.23 nisimura switch (cmd) {
1074 1.23 nisimura case SIOCSIFMEDIA:
1075 1.23 nisimura /* Flow control requires full-duplex mode. */
1076 1.23 nisimura if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
1077 1.23 nisimura (ifr->ifr_media & IFM_FDX) == 0)
1078 1.23 nisimura ifr->ifr_media &= ~IFM_ETH_FMASK;
1079 1.23 nisimura if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
1080 1.23 nisimura if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
1081 1.23 nisimura /* We can do both TXPAUSE and RXPAUSE. */
1082 1.1 nisimura ifr->ifr_media |=
1083 1.1 nisimura IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
1084 1.1 nisimura }
1085 1.1 nisimura sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
1086 1.1 nisimura }
1087 1.1 nisimura error = ifmedia_ioctl(ifp, ifr, ifm, cmd);
1088 1.1 nisimura break;
1089 1.1 nisimura default:
1090 1.23 nisimura error = ether_ioctl(ifp, cmd, data);
1091 1.23 nisimura if (error != ENETRESET)
1092 1.1 nisimura break;
1093 1.1 nisimura error = 0;
1094 1.1 nisimura if (cmd == SIOCSIFCAP)
1095 1.1 nisimura error = (*ifp->if_init)(ifp);
1096 1.1 nisimura if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
1097 1.1 nisimura ;
1098 1.1 nisimura else if (ifp->if_flags & IFF_RUNNING) {
1099 1.1 nisimura /*
1100 1.1 nisimura * Multicast list has changed; set the hardware filter
1101 1.1 nisimura * accordingly.
1102 1.1 nisimura */
1103 1.1 nisimura scx_set_rcvfilt(sc);
1104 1.1 nisimura }
1105 1.1 nisimura break;
1106 1.1 nisimura }
1107 1.1 nisimura
1108 1.1 nisimura splx(s);
1109 1.1 nisimura return error;
1110 1.1 nisimura }
1111 1.1 nisimura
1112 1.27 nisimura static uint32_t
1113 1.27 nisimura bit_reverse_32(uint32_t x)
1114 1.27 nisimura {
1115 1.27 nisimura x = (((x & 0xaaaaaaaa) >> 1) | ((x & 0x55555555) << 1));
1116 1.27 nisimura x = (((x & 0xcccccccc) >> 2) | ((x & 0x33333333) << 2));
1117 1.27 nisimura x = (((x & 0xf0f0f0f0) >> 4) | ((x & 0x0f0f0f0f) << 4));
1118 1.27 nisimura x = (((x & 0xff00ff00) >> 8) | ((x & 0x00ff00ff) << 8));
1119 1.27 nisimura return (x >> 16) | (x << 16);
1120 1.27 nisimura }
1121 1.27 nisimura
1122 1.1 nisimura static void
1123 1.1 nisimura scx_set_rcvfilt(struct scx_softc *sc)
1124 1.1 nisimura {
1125 1.1 nisimura struct ethercom * const ec = &sc->sc_ethercom;
1126 1.1 nisimura struct ifnet * const ifp = &ec->ec_if;
1127 1.1 nisimura struct ether_multistep step;
1128 1.1 nisimura struct ether_multi *enm;
1129 1.17 nisimura uint32_t mchash[2]; /* 2x 32 = 64 bit */
1130 1.1 nisimura uint32_t csr, crc;
1131 1.1 nisimura int i;
1132 1.1 nisimura
1133 1.13 nisimura csr = mac_read(sc, GMACAFR);
1134 1.18 nisimura csr &= ~(AFR_PR | AFR_PM | AFR_MHTE | AFR_HPF);
1135 1.13 nisimura mac_write(sc, GMACAFR, csr);
1136 1.1 nisimura
1137 1.25 andvar /* clear 15 entry supplemental perfect match filter */
1138 1.22 nisimura for (i = 1; i < 16; i++)
1139 1.22 nisimura mac_write(sc, GMACMAH(i), 0);
1140 1.22 nisimura /* build 64 bit multicast hash filter */
1141 1.22 nisimura crc = mchash[1] = mchash[0] = 0;
1142 1.22 nisimura
1143 1.1 nisimura ETHER_LOCK(ec);
1144 1.1 nisimura if (ifp->if_flags & IFF_PROMISC) {
1145 1.1 nisimura ec->ec_flags |= ETHER_F_ALLMULTI;
1146 1.1 nisimura ETHER_UNLOCK(ec);
1147 1.22 nisimura /* run promisc. mode */
1148 1.22 nisimura csr |= AFR_PR;
1149 1.1 nisimura goto update;
1150 1.1 nisimura }
1151 1.1 nisimura ec->ec_flags &= ~ETHER_F_ALLMULTI;
1152 1.1 nisimura ETHER_FIRST_MULTI(step, ec, enm);
1153 1.1 nisimura i = 1; /* slot 0 is occupied */
1154 1.1 nisimura while (enm != NULL) {
1155 1.1 nisimura if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1156 1.1 nisimura /*
1157 1.1 nisimura * We must listen to a range of multicast addresses.
1158 1.1 nisimura * For now, just accept all multicasts, rather than
1159 1.1 nisimura * trying to set only those filter bits needed to match
1160 1.1 nisimura * the range. (At this time, the only use of address
1161 1.1 nisimura * ranges is for IP multicast routing, for which the
1162 1.1 nisimura * range is big enough to require all bits set.)
1163 1.1 nisimura */
1164 1.1 nisimura ec->ec_flags |= ETHER_F_ALLMULTI;
1165 1.1 nisimura ETHER_UNLOCK(ec);
1166 1.22 nisimura /* accept all multi */
1167 1.22 nisimura csr |= AFR_PM;
1168 1.1 nisimura goto update;
1169 1.1 nisimura }
1170 1.1 nisimura printf("[%d] %s\n", i, ether_sprintf(enm->enm_addrlo));
1171 1.1 nisimura if (i < 16) {
1172 1.9 nisimura /* use 15 entry perfect match filter */
1173 1.1 nisimura uint32_t addr;
1174 1.1 nisimura uint8_t *ep = enm->enm_addrlo;
1175 1.1 nisimura addr = (ep[3] << 24) | (ep[2] << 16)
1176 1.1 nisimura | (ep[1] << 8) | ep[0];
1177 1.13 nisimura mac_write(sc, GMACMAL(i), addr);
1178 1.1 nisimura addr = (ep[5] << 8) | ep[4];
1179 1.13 nisimura mac_write(sc, GMACMAH(i), addr | 1U<<31);
1180 1.1 nisimura } else {
1181 1.1 nisimura /* use hash table when too many */
1182 1.1 nisimura crc = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
1183 1.27 nisimura crc = bit_reverse_32(~crc);
1184 1.17 nisimura /* 1(31) 5(30:26) bit sampling */
1185 1.17 nisimura mchash[crc >> 31] |= 1 << ((crc >> 26) & 0x1f);
1186 1.1 nisimura }
1187 1.1 nisimura ETHER_NEXT_MULTI(step, enm);
1188 1.1 nisimura i++;
1189 1.1 nisimura }
1190 1.1 nisimura ETHER_UNLOCK(ec);
1191 1.1 nisimura if (crc)
1192 1.21 nisimura csr |= AFR_MHTE;
1193 1.21 nisimura csr |= AFR_HPF; /* use hash+perfect */
1194 1.17 nisimura mac_write(sc, GMACMHTH, mchash[1]);
1195 1.17 nisimura mac_write(sc, GMACMHTL, mchash[0]);
1196 1.1 nisimura update:
1197 1.21 nisimura /* With PR or PM, MHTE/MHTL/MHTH are never consulted. really? */
1198 1.13 nisimura mac_write(sc, GMACAFR, csr);
1199 1.1 nisimura return;
1200 1.1 nisimura }
1201 1.1 nisimura
1202 1.1 nisimura static void
1203 1.1 nisimura scx_start(struct ifnet *ifp)
1204 1.1 nisimura {
1205 1.1 nisimura struct scx_softc *sc = ifp->if_softc;
1206 1.27 nisimura struct mbuf *m0;
1207 1.1 nisimura struct scx_txsoft *txs;
1208 1.1 nisimura bus_dmamap_t dmamap;
1209 1.1 nisimura int error, nexttx, lasttx, ofree, seg;
1210 1.1 nisimura uint32_t tdes0;
1211 1.1 nisimura
1212 1.1 nisimura if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
1213 1.1 nisimura return;
1214 1.1 nisimura
1215 1.1 nisimura /* Remember the previous number of free descriptors. */
1216 1.1 nisimura ofree = sc->sc_txfree;
1217 1.1 nisimura
1218 1.1 nisimura /*
1219 1.1 nisimura * Loop through the send queue, setting up transmit descriptors
1220 1.1 nisimura * until we drain the queue, or use up all available transmit
1221 1.1 nisimura * descriptors.
1222 1.1 nisimura */
1223 1.1 nisimura for (;;) {
1224 1.1 nisimura IFQ_POLL(&ifp->if_snd, m0);
1225 1.1 nisimura if (m0 == NULL)
1226 1.1 nisimura break;
1227 1.1 nisimura
1228 1.6 nisimura if (sc->sc_txsfree < MD_TXQUEUE_GC) {
1229 1.1 nisimura txreap(sc);
1230 1.1 nisimura if (sc->sc_txsfree == 0)
1231 1.1 nisimura break;
1232 1.1 nisimura }
1233 1.1 nisimura txs = &sc->sc_txsoft[sc->sc_txsnext];
1234 1.1 nisimura dmamap = txs->txs_dmamap;
1235 1.1 nisimura
1236 1.1 nisimura error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
1237 1.1 nisimura BUS_DMA_WRITE | BUS_DMA_NOWAIT);
1238 1.1 nisimura if (error) {
1239 1.1 nisimura if (error == EFBIG) {
1240 1.1 nisimura aprint_error_dev(sc->sc_dev,
1241 1.1 nisimura "Tx packet consumes too many "
1242 1.1 nisimura "DMA segments, dropping...\n");
1243 1.1 nisimura IFQ_DEQUEUE(&ifp->if_snd, m0);
1244 1.1 nisimura m_freem(m0);
1245 1.1 nisimura continue;
1246 1.1 nisimura }
1247 1.1 nisimura /* Short on resources, just stop for now. */
1248 1.1 nisimura break;
1249 1.1 nisimura }
1250 1.1 nisimura
1251 1.1 nisimura if (dmamap->dm_nsegs > sc->sc_txfree) {
1252 1.1 nisimura /*
1253 1.1 nisimura * Not enough free descriptors to transmit this
1254 1.1 nisimura * packet. We haven't committed anything yet,
1255 1.1 nisimura * so just unload the DMA map, put the packet
1256 1.1 nisimura * back on the queue, and punt. Notify the upper
1257 1.1 nisimura * layer that there are not more slots left.
1258 1.1 nisimura */
1259 1.1 nisimura ifp->if_flags |= IFF_OACTIVE;
1260 1.1 nisimura bus_dmamap_unload(sc->sc_dmat, dmamap);
1261 1.1 nisimura break;
1262 1.1 nisimura }
1263 1.1 nisimura
1264 1.1 nisimura IFQ_DEQUEUE(&ifp->if_snd, m0);
1265 1.1 nisimura
1266 1.1 nisimura /*
1267 1.1 nisimura * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
1268 1.1 nisimura */
1269 1.1 nisimura
1270 1.1 nisimura bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
1271 1.1 nisimura BUS_DMASYNC_PREWRITE);
1272 1.1 nisimura
1273 1.1 nisimura tdes0 = 0; /* to postpone 1st segment T0_OWN write */
1274 1.1 nisimura lasttx = -1;
1275 1.1 nisimura for (nexttx = sc->sc_txnext, seg = 0;
1276 1.1 nisimura seg < dmamap->dm_nsegs;
1277 1.6 nisimura seg++, nexttx = MD_NEXTTX(nexttx)) {
1278 1.1 nisimura struct tdes *tdes = &sc->sc_txdescs[nexttx];
1279 1.1 nisimura bus_addr_t paddr = dmamap->dm_segs[seg].ds_addr;
1280 1.1 nisimura /*
1281 1.1 nisimura * If this is the first descriptor we're
1282 1.1 nisimura * enqueueing, don't set the OWN bit just
1283 1.1 nisimura * yet. That could cause a race condition.
1284 1.1 nisimura * We'll do it below.
1285 1.1 nisimura */
1286 1.1 nisimura tdes->t3 = dmamap->dm_segs[seg].ds_len;
1287 1.1 nisimura tdes->t2 = htole32(BUS_ADDR_LO32(paddr));
1288 1.1 nisimura tdes->t1 = htole32(BUS_ADDR_HI32(paddr));
1289 1.1 nisimura tdes->t0 = tdes0 | (tdes->t0 & T0_EOD) |
1290 1.27 nisimura (15 << T0_TDRID) | T0_PT |
1291 1.27 nisimura sc->sc_t0cotso | T0_TRS;
1292 1.1 nisimura tdes0 = T0_OWN; /* 2nd and other segments */
1293 1.27 nisimura /* NB; t0 DRID field contains zero */
1294 1.1 nisimura lasttx = nexttx;
1295 1.1 nisimura }
1296 1.1 nisimura
1297 1.1 nisimura /* Write deferred 1st segment T0_OWN at the final stage */
1298 1.1 nisimura sc->sc_txdescs[lasttx].t0 |= T0_LS;
1299 1.1 nisimura sc->sc_txdescs[sc->sc_txnext].t0 |= (T0_FS | T0_OWN);
1300 1.1 nisimura SCX_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
1301 1.1 nisimura BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1302 1.1 nisimura
1303 1.1 nisimura /* Tell DMA start transmit */
1304 1.18 nisimura mac_write(sc, GMACTPD, 1);
1305 1.1 nisimura
1306 1.1 nisimura txs->txs_mbuf = m0;
1307 1.1 nisimura txs->txs_firstdesc = sc->sc_txnext;
1308 1.1 nisimura txs->txs_lastdesc = lasttx;
1309 1.1 nisimura txs->txs_ndesc = dmamap->dm_nsegs;
1310 1.1 nisimura
1311 1.1 nisimura sc->sc_txfree -= txs->txs_ndesc;
1312 1.1 nisimura sc->sc_txnext = nexttx;
1313 1.1 nisimura sc->sc_txsfree--;
1314 1.6 nisimura sc->sc_txsnext = MD_NEXTTXS(sc->sc_txsnext);
1315 1.1 nisimura /*
1316 1.1 nisimura * Pass the packet to any BPF listeners.
1317 1.1 nisimura */
1318 1.1 nisimura bpf_mtap(ifp, m0, BPF_D_OUT);
1319 1.1 nisimura }
1320 1.1 nisimura
1321 1.1 nisimura if (sc->sc_txsfree == 0 || sc->sc_txfree == 0) {
1322 1.1 nisimura /* No more slots left; notify upper layer. */
1323 1.1 nisimura ifp->if_flags |= IFF_OACTIVE;
1324 1.1 nisimura }
1325 1.1 nisimura if (sc->sc_txfree != ofree) {
1326 1.1 nisimura /* Set a watchdog timer in case the chip flakes out. */
1327 1.1 nisimura ifp->if_timer = 5;
1328 1.1 nisimura }
1329 1.1 nisimura }
1330 1.1 nisimura
1331 1.23 nisimura static void
1332 1.23 nisimura scx_watchdog(struct ifnet *ifp)
1333 1.23 nisimura {
1334 1.23 nisimura struct scx_softc *sc = ifp->if_softc;
1335 1.23 nisimura
1336 1.23 nisimura /*
1337 1.23 nisimura * Since we're not interrupting every packet, sweep
1338 1.23 nisimura * up before we report an error.
1339 1.23 nisimura */
1340 1.23 nisimura txreap(sc);
1341 1.23 nisimura
1342 1.23 nisimura if (sc->sc_txfree != MD_NTXDESC) {
1343 1.23 nisimura aprint_error_dev(sc->sc_dev,
1344 1.23 nisimura "device timeout (txfree %d txsfree %d txnext %d)\n",
1345 1.23 nisimura sc->sc_txfree, sc->sc_txsfree, sc->sc_txnext);
1346 1.23 nisimura if_statinc(ifp, if_oerrors);
1347 1.23 nisimura
1348 1.23 nisimura /* Reset the interface. */
1349 1.23 nisimura scx_init(ifp);
1350 1.23 nisimura }
1351 1.23 nisimura
1352 1.23 nisimura scx_start(ifp);
1353 1.23 nisimura }
1354 1.23 nisimura
1355 1.1 nisimura static int
1356 1.1 nisimura scx_intr(void *arg)
1357 1.1 nisimura {
1358 1.1 nisimura struct scx_softc *sc = arg;
1359 1.1 nisimura struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1360 1.3 nisimura
1361 1.1 nisimura (void)ifp;
1362 1.13 nisimura /* XXX decode interrupt cause to pick isr() XXX */
1363 1.1 nisimura rxintr(sc);
1364 1.1 nisimura txreap(sc);
1365 1.1 nisimura return 1;
1366 1.1 nisimura }
1367 1.1 nisimura
1368 1.1 nisimura static void
1369 1.1 nisimura txreap(struct scx_softc *sc)
1370 1.1 nisimura {
1371 1.1 nisimura struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1372 1.1 nisimura struct scx_txsoft *txs;
1373 1.1 nisimura uint32_t txstat;
1374 1.1 nisimura int i;
1375 1.1 nisimura
1376 1.1 nisimura ifp->if_flags &= ~IFF_OACTIVE;
1377 1.1 nisimura
1378 1.6 nisimura for (i = sc->sc_txsdirty; sc->sc_txsfree != MD_TXQUEUELEN;
1379 1.6 nisimura i = MD_NEXTTXS(i), sc->sc_txsfree++) {
1380 1.1 nisimura txs = &sc->sc_txsoft[i];
1381 1.1 nisimura
1382 1.1 nisimura SCX_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
1383 1.1 nisimura BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1384 1.1 nisimura
1385 1.1 nisimura txstat = sc->sc_txdescs[txs->txs_lastdesc].t0;
1386 1.1 nisimura if (txstat & T0_OWN) /* desc is still in use */
1387 1.1 nisimura break;
1388 1.1 nisimura
1389 1.1 nisimura /* There is no way to tell transmission status per frame */
1390 1.1 nisimura
1391 1.1 nisimura if_statinc(ifp, if_opackets);
1392 1.1 nisimura
1393 1.1 nisimura sc->sc_txfree += txs->txs_ndesc;
1394 1.1 nisimura bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
1395 1.1 nisimura 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1396 1.1 nisimura bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
1397 1.1 nisimura m_freem(txs->txs_mbuf);
1398 1.1 nisimura txs->txs_mbuf = NULL;
1399 1.1 nisimura }
1400 1.1 nisimura sc->sc_txsdirty = i;
1401 1.6 nisimura if (sc->sc_txsfree == MD_TXQUEUELEN)
1402 1.1 nisimura ifp->if_timer = 0;
1403 1.1 nisimura }
1404 1.1 nisimura
1405 1.1 nisimura static void
1406 1.1 nisimura rxintr(struct scx_softc *sc)
1407 1.1 nisimura {
1408 1.1 nisimura struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1409 1.1 nisimura struct scx_rxsoft *rxs;
1410 1.1 nisimura struct mbuf *m;
1411 1.1 nisimura uint32_t rxstat;
1412 1.1 nisimura int i, len;
1413 1.1 nisimura
1414 1.6 nisimura for (i = sc->sc_rxptr; /*CONSTCOND*/ 1; i = MD_NEXTRX(i)) {
1415 1.1 nisimura rxs = &sc->sc_rxsoft[i];
1416 1.1 nisimura
1417 1.1 nisimura SCX_CDRXSYNC(sc, i,
1418 1.1 nisimura BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1419 1.1 nisimura
1420 1.1 nisimura rxstat = sc->sc_rxdescs[i].r0;
1421 1.1 nisimura if (rxstat & R0_OWN) /* desc is left empty */
1422 1.1 nisimura break;
1423 1.1 nisimura
1424 1.1 nisimura /* R0_FS | R0_LS must have been marked for this desc */
1425 1.1 nisimura
1426 1.1 nisimura bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1427 1.1 nisimura rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1428 1.1 nisimura
1429 1.1 nisimura len = sc->sc_rxdescs[i].r3 >> 16; /* 31:16 received */
1430 1.1 nisimura len -= ETHER_CRC_LEN; /* Trim CRC off */
1431 1.1 nisimura m = rxs->rxs_mbuf;
1432 1.1 nisimura
1433 1.1 nisimura if (add_rxbuf(sc, i) != 0) {
1434 1.1 nisimura if_statinc(ifp, if_ierrors);
1435 1.1 nisimura SCX_INIT_RXDESC(sc, i);
1436 1.1 nisimura bus_dmamap_sync(sc->sc_dmat,
1437 1.1 nisimura rxs->rxs_dmamap, 0,
1438 1.1 nisimura rxs->rxs_dmamap->dm_mapsize,
1439 1.1 nisimura BUS_DMASYNC_PREREAD);
1440 1.1 nisimura continue;
1441 1.1 nisimura }
1442 1.1 nisimura
1443 1.1 nisimura m_set_rcvif(m, ifp);
1444 1.1 nisimura m->m_pkthdr.len = m->m_len = len;
1445 1.1 nisimura
1446 1.1 nisimura if (rxstat & R0_CSUM) {
1447 1.1 nisimura uint32_t csum = M_CSUM_IPv4;
1448 1.1 nisimura if (rxstat & R0_CERR)
1449 1.1 nisimura csum |= M_CSUM_IPv4_BAD;
1450 1.1 nisimura m->m_pkthdr.csum_flags |= csum;
1451 1.1 nisimura }
1452 1.1 nisimura if_percpuq_enqueue(ifp->if_percpuq, m);
1453 1.1 nisimura }
1454 1.1 nisimura sc->sc_rxptr = i;
1455 1.1 nisimura }
1456 1.1 nisimura
1457 1.1 nisimura static int
1458 1.1 nisimura add_rxbuf(struct scx_softc *sc, int i)
1459 1.1 nisimura {
1460 1.1 nisimura struct scx_rxsoft *rxs = &sc->sc_rxsoft[i];
1461 1.1 nisimura struct mbuf *m;
1462 1.1 nisimura int error;
1463 1.1 nisimura
1464 1.1 nisimura MGETHDR(m, M_DONTWAIT, MT_DATA);
1465 1.1 nisimura if (m == NULL)
1466 1.1 nisimura return ENOBUFS;
1467 1.1 nisimura
1468 1.1 nisimura MCLGET(m, M_DONTWAIT);
1469 1.1 nisimura if ((m->m_flags & M_EXT) == 0) {
1470 1.1 nisimura m_freem(m);
1471 1.1 nisimura return ENOBUFS;
1472 1.1 nisimura }
1473 1.1 nisimura
1474 1.1 nisimura if (rxs->rxs_mbuf != NULL)
1475 1.1 nisimura bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
1476 1.1 nisimura
1477 1.1 nisimura rxs->rxs_mbuf = m;
1478 1.1 nisimura
1479 1.1 nisimura error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
1480 1.1 nisimura m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
1481 1.1 nisimura if (error) {
1482 1.1 nisimura aprint_error_dev(sc->sc_dev,
1483 1.1 nisimura "can't load rx DMA map %d, error = %d\n", i, error);
1484 1.1 nisimura panic("add_rxbuf");
1485 1.1 nisimura }
1486 1.1 nisimura
1487 1.1 nisimura bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1488 1.1 nisimura rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1489 1.1 nisimura SCX_INIT_RXDESC(sc, i);
1490 1.1 nisimura
1491 1.1 nisimura return 0;
1492 1.1 nisimura }
1493 1.1 nisimura
1494 1.23 nisimura static void
1495 1.23 nisimura rxdrain(struct scx_softc *sc)
1496 1.23 nisimura {
1497 1.23 nisimura struct scx_rxsoft *rxs;
1498 1.23 nisimura int i;
1499 1.23 nisimura
1500 1.23 nisimura for (i = 0; i < MD_NRXDESC; i++) {
1501 1.23 nisimura rxs = &sc->sc_rxsoft[i];
1502 1.23 nisimura if (rxs->rxs_mbuf != NULL) {
1503 1.23 nisimura bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
1504 1.23 nisimura m_freem(rxs->rxs_mbuf);
1505 1.23 nisimura rxs->rxs_mbuf = NULL;
1506 1.23 nisimura }
1507 1.23 nisimura }
1508 1.23 nisimura }
1509 1.23 nisimura
1510 1.23 nisimura void
1511 1.23 nisimura mii_statchg(struct ifnet *ifp)
1512 1.23 nisimura {
1513 1.23 nisimura struct scx_softc *sc = ifp->if_softc;
1514 1.23 nisimura struct mii_data *mii = &sc->sc_mii;
1515 1.23 nisimura const int Mbps[4] = { 10, 100, 1000, 0 };
1516 1.23 nisimura uint32_t miisr, mcr, fcr;
1517 1.23 nisimura int spd;
1518 1.23 nisimura
1519 1.23 nisimura /* decode MIISR register value */
1520 1.23 nisimura miisr = mac_read(sc, GMACMIISR);
1521 1.23 nisimura spd = Mbps[(miisr >> 1) & 03];
1522 1.23 nisimura #if 1
1523 1.23 nisimura printf("MII link status (0x%x) %s",
1524 1.23 nisimura miisr, (miisr & 8) ? "up" : "down");
1525 1.23 nisimura if (miisr & 8) {
1526 1.23 nisimura printf(" spd%d", spd);
1527 1.23 nisimura if (miisr & 01)
1528 1.23 nisimura printf(",full-duplex");
1529 1.23 nisimura }
1530 1.23 nisimura printf("\n");
1531 1.23 nisimura #endif
1532 1.23 nisimura /* Get flow control negotiation result. */
1533 1.23 nisimura if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
1534 1.23 nisimura (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags)
1535 1.23 nisimura sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
1536 1.23 nisimura
1537 1.23 nisimura /* Adjust speed 1000/100/10. */
1538 1.23 nisimura mcr = mac_read(sc, GMACMCR);
1539 1.23 nisimura if (spd == 1000)
1540 1.23 nisimura mcr &= ~MCR_USEMII; /* RGMII+SPD1000 */
1541 1.23 nisimura else {
1542 1.23 nisimura if (spd == 100 && sc->sc_100mii)
1543 1.23 nisimura mcr |= MCR_SPD100;
1544 1.23 nisimura mcr |= MCR_USEMII;
1545 1.23 nisimura }
1546 1.23 nisimura mcr |= MCR_CST | MCR_JE;
1547 1.23 nisimura if (sc->sc_100mii == 0)
1548 1.23 nisimura mcr |= MCR_IBN;
1549 1.23 nisimura
1550 1.23 nisimura /* Adjust duplexity and PAUSE flow control. */
1551 1.23 nisimura mcr &= ~MCR_USEFDX;
1552 1.23 nisimura fcr = mac_read(sc, GMACFCR) & ~(FCR_TFE | FCR_RFE);
1553 1.23 nisimura if (miisr & 01) {
1554 1.23 nisimura if (sc->sc_flowflags & IFM_ETH_TXPAUSE)
1555 1.23 nisimura fcr |= FCR_TFE;
1556 1.23 nisimura if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
1557 1.23 nisimura fcr |= FCR_RFE;
1558 1.23 nisimura mcr |= MCR_USEFDX;
1559 1.23 nisimura }
1560 1.23 nisimura mac_write(sc, GMACMCR, mcr);
1561 1.23 nisimura mac_write(sc, GMACFCR, fcr);
1562 1.23 nisimura
1563 1.23 nisimura printf("%ctxfe, %crxfe\n",
1564 1.23 nisimura (fcr & FCR_TFE) ? '+' : '-', (fcr & FCR_RFE) ? '+' : '-');
1565 1.23 nisimura }
1566 1.23 nisimura
1567 1.23 nisimura static void
1568 1.23 nisimura scx_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1569 1.23 nisimura {
1570 1.23 nisimura struct scx_softc *sc = ifp->if_softc;
1571 1.23 nisimura struct mii_data *mii = &sc->sc_mii;
1572 1.23 nisimura
1573 1.23 nisimura mii_pollstat(mii);
1574 1.23 nisimura ifmr->ifm_status = mii->mii_media_status;
1575 1.23 nisimura ifmr->ifm_active = sc->sc_flowflags |
1576 1.23 nisimura (mii->mii_media_active & ~IFM_ETH_FMASK);
1577 1.23 nisimura }
1578 1.23 nisimura
1579 1.1 nisimura static int
1580 1.23 nisimura mii_readreg(device_t self, int phy, int reg, uint16_t *val)
1581 1.1 nisimura {
1582 1.23 nisimura struct scx_softc *sc = device_private(self);
1583 1.23 nisimura uint32_t miia;
1584 1.23 nisimura int ntries;
1585 1.23 nisimura
1586 1.27 nisimura miia = (phy << GAR_PHY) | (reg << GAR_REG) | sc->sc_mdclk;
1587 1.23 nisimura mac_write(sc, GMACGAR, miia | GAR_BUSY);
1588 1.23 nisimura for (ntries = 0; ntries < 1000; ntries++) {
1589 1.23 nisimura if ((mac_read(sc, GMACGAR) & GAR_BUSY) == 0)
1590 1.23 nisimura goto unbusy;
1591 1.23 nisimura DELAY(1);
1592 1.23 nisimura }
1593 1.23 nisimura return ETIMEDOUT;
1594 1.23 nisimura unbusy:
1595 1.23 nisimura *val = mac_read(sc, GMACGDR);
1596 1.23 nisimura return 0;
1597 1.1 nisimura }
1598 1.1 nisimura
1599 1.1 nisimura static int
1600 1.23 nisimura mii_writereg(device_t self, int phy, int reg, uint16_t val)
1601 1.1 nisimura {
1602 1.23 nisimura struct scx_softc *sc = device_private(self);
1603 1.23 nisimura uint32_t miia;
1604 1.23 nisimura uint16_t dummy;
1605 1.23 nisimura int ntries;
1606 1.1 nisimura
1607 1.23 nisimura miia = (phy << GAR_PHY) | (reg << GAR_REG) | sc->sc_mdclk;
1608 1.23 nisimura mac_write(sc, GMACGDR, val);
1609 1.23 nisimura mac_write(sc, GMACGAR, miia | GAR_IOWR | GAR_BUSY);
1610 1.23 nisimura for (ntries = 0; ntries < 1000; ntries++) {
1611 1.23 nisimura if ((mac_read(sc, GMACGAR) & GAR_BUSY) == 0)
1612 1.23 nisimura goto unbusy;
1613 1.23 nisimura DELAY(1);
1614 1.23 nisimura }
1615 1.23 nisimura return ETIMEDOUT;
1616 1.23 nisimura unbusy:
1617 1.23 nisimura mii_readreg(self, phy, MII_PHYIDR1, &dummy); /* dummy read cycle */
1618 1.23 nisimura return 0;
1619 1.1 nisimura }
1620 1.1 nisimura
1621 1.1 nisimura static void
1622 1.23 nisimura phy_tick(void *arg)
1623 1.1 nisimura {
1624 1.23 nisimura struct scx_softc *sc = arg;
1625 1.23 nisimura struct mii_data *mii = &sc->sc_mii;
1626 1.23 nisimura int s;
1627 1.1 nisimura
1628 1.23 nisimura s = splnet();
1629 1.23 nisimura mii_tick(mii);
1630 1.23 nisimura splx(s);
1631 1.27 nisimura #ifdef GMAC_EVENT_COUNTERS
1632 1.23 nisimura #endif
1633 1.23 nisimura callout_schedule(&sc->sc_callout, hz);
1634 1.1 nisimura }
1635 1.1 nisimura
1636 1.13 nisimura /*
1637 1.23 nisimura * 3 independent uengines exist to process host2media, media2host and
1638 1.13 nisimura * packet data flows.
1639 1.13 nisimura */
1640 1.1 nisimura static void
1641 1.1 nisimura loaducode(struct scx_softc *sc)
1642 1.1 nisimura {
1643 1.1 nisimura uint32_t up, lo, sz;
1644 1.1 nisimura uint64_t addr;
1645 1.1 nisimura
1646 1.3 nisimura sc->sc_ucodeloaded = 1;
1647 1.3 nisimura
1648 1.1 nisimura up = EE_READ(sc, 0x08); /* H->M ucode addr high */
1649 1.1 nisimura lo = EE_READ(sc, 0x0c); /* H->M ucode addr low */
1650 1.1 nisimura sz = EE_READ(sc, 0x10); /* H->M ucode size */
1651 1.2 nisimura sz *= 4;
1652 1.1 nisimura addr = ((uint64_t)up << 32) | lo;
1653 1.14 nisimura aprint_normal_dev(sc->sc_dev, "0x%x H2M ucode %u\n", lo, sz);
1654 1.27 nisimura injectucode(sc, UCODE_H2M, (bus_addr_t)addr, (bus_size_t)sz);
1655 1.1 nisimura
1656 1.1 nisimura up = EE_READ(sc, 0x14); /* M->H ucode addr high */
1657 1.1 nisimura lo = EE_READ(sc, 0x18); /* M->H ucode addr low */
1658 1.1 nisimura sz = EE_READ(sc, 0x1c); /* M->H ucode size */
1659 1.2 nisimura sz *= 4;
1660 1.1 nisimura addr = ((uint64_t)up << 32) | lo;
1661 1.27 nisimura injectucode(sc, UCODE_M2H, (bus_addr_t)addr, (bus_size_t)sz);
1662 1.14 nisimura aprint_normal_dev(sc->sc_dev, "0x%x M2H ucode %u\n", lo, sz);
1663 1.1 nisimura
1664 1.1 nisimura lo = EE_READ(sc, 0x20); /* PKT ucode addr */
1665 1.1 nisimura sz = EE_READ(sc, 0x24); /* PKT ucode size */
1666 1.2 nisimura sz *= 4;
1667 1.27 nisimura injectucode(sc, UCODE_PKT, (bus_addr_t)lo, (bus_size_t)sz);
1668 1.14 nisimura aprint_normal_dev(sc->sc_dev, "0x%x PKT ucode %u\n", lo, sz);
1669 1.1 nisimura }
1670 1.1 nisimura
1671 1.1 nisimura static void
1672 1.2 nisimura injectucode(struct scx_softc *sc, int port,
1673 1.2 nisimura bus_addr_t addr, bus_size_t size)
1674 1.1 nisimura {
1675 1.2 nisimura bus_space_handle_t bsh;
1676 1.2 nisimura bus_size_t off;
1677 1.1 nisimura uint32_t ucode;
1678 1.1 nisimura
1679 1.14 nisimura if (bus_space_map(sc->sc_st, addr, size, 0, &bsh) != 0) {
1680 1.3 nisimura aprint_error_dev(sc->sc_dev,
1681 1.3 nisimura "eeprom map failure for ucode port 0x%x\n", port);
1682 1.2 nisimura return;
1683 1.2 nisimura }
1684 1.5 nisimura for (off = 0; off < size; off += 4) {
1685 1.2 nisimura ucode = bus_space_read_4(sc->sc_st, bsh, off);
1686 1.1 nisimura CSR_WRITE(sc, port, ucode);
1687 1.1 nisimura }
1688 1.2 nisimura bus_space_unmap(sc->sc_st, bsh, size);
1689 1.1 nisimura }
1690 1.13 nisimura
1691 1.27 nisimura /* GAR 5:2 MDIO frequency selection */
1692 1.13 nisimura static int
1693 1.13 nisimura get_mdioclk(uint32_t freq)
1694 1.13 nisimura {
1695 1.13 nisimura
1696 1.13 nisimura
1697 1.14 nisimura freq /= 1000 * 1000;
1698 1.27 nisimura
1699 1.27 nisimura if (freq < 35)
1700 1.27 nisimura return GAR_MDIO_25_35MHZ;
1701 1.27 nisimura if (freq < 60)
1702 1.27 nisimura return GAR_MDIO_35_60MHZ;
1703 1.27 nisimura if (freq < 100)
1704 1.27 nisimura return GAR_MDIO_60_100MHZ;
1705 1.27 nisimura if (freq < 150)
1706 1.27 nisimura return GAR_MDIO_100_150MHZ;
1707 1.27 nisimura if (freq < 250)
1708 1.27 nisimura return GAR_MDIO_150_250MHZ;
1709 1.27 nisimura return GAR_MDIO_250_300MHZ;
1710 1.13 nisimura }
1711