sun4i_dma.c revision 1.5 1 1.5 thorpej /* $NetBSD: sun4i_dma.c,v 1.5 2021/01/18 02:35:49 thorpej Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include "opt_ddb.h"
30 1.1 jmcneill
31 1.1 jmcneill #include <sys/cdefs.h>
32 1.5 thorpej __KERNEL_RCSID(0, "$NetBSD: sun4i_dma.c,v 1.5 2021/01/18 02:35:49 thorpej Exp $");
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/param.h>
35 1.1 jmcneill #include <sys/bus.h>
36 1.1 jmcneill #include <sys/device.h>
37 1.1 jmcneill #include <sys/intr.h>
38 1.1 jmcneill #include <sys/systm.h>
39 1.1 jmcneill #include <sys/mutex.h>
40 1.1 jmcneill #include <sys/bitops.h>
41 1.1 jmcneill #include <sys/kmem.h>
42 1.1 jmcneill
43 1.1 jmcneill #include <dev/fdt/fdtvar.h>
44 1.1 jmcneill
45 1.1 jmcneill #define DMA_MAX_TYPES 2
46 1.1 jmcneill #define DMA_TYPE_NORMAL 0
47 1.1 jmcneill #define DMA_TYPE_DEDICATED 1
48 1.1 jmcneill #define DMA_MAX_CHANNELS 8
49 1.1 jmcneill #define DMA_MAX_DRQS 32
50 1.1 jmcneill
51 1.1 jmcneill #define DRQ_TYPE_SDRAM 0x16
52 1.1 jmcneill
53 1.1 jmcneill #define DMA_IRQ_EN_REG 0x00
54 1.1 jmcneill #define DMA_IRQ_PEND_STAS_REG 0x04
55 1.1 jmcneill #define DMA_IRQ_PEND_STAS_END_MASK 0xaaaaaaaa
56 1.1 jmcneill #define NDMA_CTRL_REG(n) (0x100 + (n) * 0x20)
57 1.1 jmcneill #define NDMA_CTRL_LOAD __BIT(31)
58 1.1 jmcneill #define NDMA_CTRL_CONTI_EN __BIT(30)
59 1.1 jmcneill #define NDMA_CTRL_WAIT_STATE __BITS(29,27)
60 1.1 jmcneill #define NDMA_CTRL_DST_DATA_WIDTH __BITS(26,25)
61 1.1 jmcneill #define NDMA_CTRL_DST_BST_LEN __BITS(24,23)
62 1.1 jmcneill #define NDMA_CTRL_DST_ADDR_TYPE __BIT(21)
63 1.1 jmcneill #define NDMA_CTRL_DST_DRQ_TYPE __BITS(20,16)
64 1.1 jmcneill #define NDMA_CTRL_BC_MODE_SEL __BIT(15)
65 1.1 jmcneill #define NDMA_CTRL_SRC_DATA_WIDTH __BITS(10,9)
66 1.1 jmcneill #define NDMA_CTRL_SRC_BST_LEN __BITS(8,7)
67 1.1 jmcneill #define NDMA_CTRL_SRC_ADDR_TYPE __BIT(5)
68 1.1 jmcneill #define NDMA_CTRL_SRC_DRQ_TYPE __BITS(4,0)
69 1.1 jmcneill #define NDMA_SRC_ADDR_REG(n) (0x100 + (n) * 0x20 + 0x4)
70 1.1 jmcneill #define NDMA_DEST_ADDR_REG(n) (0x100 + (n) * 0x20 + 0x8)
71 1.1 jmcneill #define NDMA_BC_REG(n) (0x100 + (n) * 0x20 + 0xc)
72 1.1 jmcneill #define DDMA_CTRL_REG(n) (0x300 + (n) * 0x20)
73 1.1 jmcneill #define DDMA_CTRL_LOAD __BIT(31)
74 1.1 jmcneill #define DDMA_CTRL_BSY_STA __BIT(30)
75 1.1 jmcneill #define DDMA_CTRL_CONTI_EN __BIT(29)
76 1.1 jmcneill #define DDMA_CTRL_DST_DATA_WIDTH __BITS(26,25)
77 1.1 jmcneill #define DDMA_CTRL_DST_BST_LEN __BITS(24,23)
78 1.1 jmcneill #define DDMA_CTRL_DST_ADDR_MODE __BITS(22,21)
79 1.1 jmcneill #define DDMA_CTRL_DST_DRQ_TYPE __BITS(20,16)
80 1.1 jmcneill #define DDMA_CTRL_BC_MODE_SEL __BIT(15)
81 1.1 jmcneill #define DDMA_CTRL_SRC_DATA_WIDTH __BITS(10,9)
82 1.1 jmcneill #define DDMA_CTRL_SRC_BST_LEN __BITS(8,7)
83 1.1 jmcneill #define DDMA_CTRL_SRC_ADDR_MODE __BITS(6,5)
84 1.1 jmcneill #define DDMA_CTRL_SRC_DRQ_TYPE __BITS(4,0)
85 1.1 jmcneill #define DDMA_SRC_ADDR_REG(n) (0x300 + (n) * 0x20 + 0x4)
86 1.1 jmcneill #define DDMA_DEST_ADDR_REG(n) (0x300 + (n) * 0x20 + 0x8)
87 1.1 jmcneill #define DDMA_BC_REG(n) (0x300 + (n) * 0x20 + 0xc)
88 1.1 jmcneill #define DDMA_PARA_REG(n) (0x300 + (n) * 0x20 + 0x18)
89 1.1 jmcneill #define DDMA_PARA_DST_DATA_BLK_SIZE __BITS(31,24)
90 1.1 jmcneill #define DDMA_PARA_DST_WAIT_CLK_CYC __BITS(23,16)
91 1.1 jmcneill #define DDMA_PARA_SRC_DATA_BLK_SIZE __BITS(15,8)
92 1.1 jmcneill #define DDMA_PARA_SRC_WAIT_CLK_CYC __BITS(7,0)
93 1.2 jmcneill #define DDMA_PARA_VALUE \
94 1.2 jmcneill (__SHIFTIN(1, DDMA_PARA_DST_DATA_BLK_SIZE) | \
95 1.2 jmcneill __SHIFTIN(1, DDMA_PARA_SRC_DATA_BLK_SIZE) | \
96 1.2 jmcneill __SHIFTIN(2, DDMA_PARA_DST_WAIT_CLK_CYC) | \
97 1.2 jmcneill __SHIFTIN(2, DDMA_PARA_SRC_WAIT_CLK_CYC))
98 1.1 jmcneill
99 1.5 thorpej static const struct device_compatible_entry compat_data[] = {
100 1.5 thorpej { .compat = "allwinner,sun4i-a10-dma" },
101 1.5 thorpej
102 1.5 thorpej { 0 }
103 1.1 jmcneill };
104 1.1 jmcneill
105 1.1 jmcneill struct sun4idma_channel {
106 1.1 jmcneill uint8_t ch_type;
107 1.1 jmcneill uint8_t ch_index;
108 1.1 jmcneill uint32_t ch_irqmask;
109 1.1 jmcneill void (*ch_callback)(void *);
110 1.1 jmcneill void *ch_callbackarg;
111 1.1 jmcneill u_int ch_drq;
112 1.1 jmcneill };
113 1.1 jmcneill
114 1.1 jmcneill struct sun4idma_softc {
115 1.1 jmcneill device_t sc_dev;
116 1.1 jmcneill bus_space_tag_t sc_bst;
117 1.1 jmcneill bus_space_handle_t sc_bsh;
118 1.1 jmcneill bus_dma_tag_t sc_dmat;
119 1.1 jmcneill int sc_phandle;
120 1.1 jmcneill void *sc_ih;
121 1.1 jmcneill
122 1.1 jmcneill kmutex_t sc_lock;
123 1.1 jmcneill
124 1.1 jmcneill struct sun4idma_channel sc_chan[DMA_MAX_TYPES][DMA_MAX_CHANNELS];
125 1.1 jmcneill };
126 1.1 jmcneill
127 1.1 jmcneill #define DMA_READ(sc, reg) \
128 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
129 1.1 jmcneill #define DMA_WRITE(sc, reg, val) \
130 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
131 1.1 jmcneill
132 1.1 jmcneill static void *
133 1.1 jmcneill sun4idma_acquire(device_t dev, const void *data, size_t len,
134 1.1 jmcneill void (*cb)(void *), void *cbarg)
135 1.1 jmcneill {
136 1.1 jmcneill struct sun4idma_softc *sc = device_private(dev);
137 1.1 jmcneill struct sun4idma_channel *ch = NULL;
138 1.1 jmcneill const uint32_t *specifier = data;
139 1.1 jmcneill uint32_t irqen;
140 1.1 jmcneill uint8_t index;
141 1.1 jmcneill
142 1.1 jmcneill if (len != 8)
143 1.1 jmcneill return NULL;
144 1.1 jmcneill
145 1.1 jmcneill const u_int type = be32toh(specifier[0]);
146 1.1 jmcneill const u_int drq = be32toh(specifier[1]);
147 1.1 jmcneill
148 1.1 jmcneill if (type >= DMA_MAX_TYPES || drq >= DMA_MAX_DRQS)
149 1.1 jmcneill return NULL;
150 1.1 jmcneill
151 1.1 jmcneill mutex_enter(&sc->sc_lock);
152 1.1 jmcneill
153 1.1 jmcneill for (index = 0; index < DMA_MAX_CHANNELS; index++) {
154 1.1 jmcneill if (sc->sc_chan[type][index].ch_callback == NULL) {
155 1.1 jmcneill ch = &sc->sc_chan[type][index];
156 1.1 jmcneill ch->ch_callback = cb;
157 1.1 jmcneill ch->ch_callbackarg = cbarg;
158 1.1 jmcneill ch->ch_drq = drq;
159 1.1 jmcneill
160 1.1 jmcneill irqen = DMA_READ(sc, DMA_IRQ_EN_REG);
161 1.1 jmcneill irqen |= ch->ch_irqmask;
162 1.1 jmcneill DMA_WRITE(sc, DMA_IRQ_EN_REG, irqen);
163 1.1 jmcneill
164 1.1 jmcneill break;
165 1.1 jmcneill }
166 1.1 jmcneill }
167 1.1 jmcneill
168 1.1 jmcneill mutex_exit(&sc->sc_lock);
169 1.1 jmcneill
170 1.1 jmcneill return ch;
171 1.1 jmcneill }
172 1.1 jmcneill
173 1.1 jmcneill static void
174 1.1 jmcneill sun4idma_release(device_t dev, void *priv)
175 1.1 jmcneill {
176 1.1 jmcneill struct sun4idma_softc *sc = device_private(dev);
177 1.1 jmcneill struct sun4idma_channel *ch = priv;
178 1.1 jmcneill uint32_t irqen;
179 1.1 jmcneill
180 1.1 jmcneill mutex_enter(&sc->sc_lock);
181 1.1 jmcneill
182 1.1 jmcneill irqen = DMA_READ(sc, DMA_IRQ_EN_REG);
183 1.1 jmcneill irqen &= ~ch->ch_irqmask;
184 1.1 jmcneill DMA_WRITE(sc, DMA_IRQ_EN_REG, irqen);
185 1.1 jmcneill
186 1.1 jmcneill ch->ch_callback = NULL;
187 1.1 jmcneill ch->ch_callbackarg = NULL;
188 1.1 jmcneill
189 1.1 jmcneill mutex_exit(&sc->sc_lock);
190 1.1 jmcneill }
191 1.1 jmcneill
192 1.1 jmcneill static int
193 1.1 jmcneill sun4idma_transfer_ndma(struct sun4idma_softc *sc, struct sun4idma_channel *ch,
194 1.1 jmcneill struct fdtbus_dma_req *req)
195 1.1 jmcneill {
196 1.1 jmcneill uint32_t cfg, mem_cfg, dev_cfg, src, dst;
197 1.1 jmcneill uint32_t mem_width, dev_width, mem_burst, dev_burst;
198 1.1 jmcneill
199 1.1 jmcneill mem_width = req->dreq_mem_opt.opt_bus_width >> 4;
200 1.1 jmcneill dev_width = req->dreq_dev_opt.opt_bus_width >> 4;
201 1.1 jmcneill mem_burst = req->dreq_mem_opt.opt_burst_len == 1 ? 0 :
202 1.1 jmcneill (req->dreq_mem_opt.opt_burst_len >> 3) + 1;
203 1.1 jmcneill dev_burst = req->dreq_dev_opt.opt_burst_len == 1 ? 0 :
204 1.1 jmcneill (req->dreq_dev_opt.opt_burst_len >> 3) + 1;
205 1.1 jmcneill
206 1.1 jmcneill mem_cfg = __SHIFTIN(mem_width, NDMA_CTRL_SRC_DATA_WIDTH) |
207 1.1 jmcneill __SHIFTIN(mem_burst, NDMA_CTRL_SRC_BST_LEN) |
208 1.1 jmcneill __SHIFTIN(DRQ_TYPE_SDRAM, NDMA_CTRL_SRC_DRQ_TYPE);
209 1.1 jmcneill dev_cfg = __SHIFTIN(dev_width, NDMA_CTRL_SRC_DATA_WIDTH) |
210 1.1 jmcneill __SHIFTIN(dev_burst, NDMA_CTRL_SRC_BST_LEN) |
211 1.1 jmcneill __SHIFTIN(ch->ch_drq, NDMA_CTRL_SRC_DRQ_TYPE) |
212 1.1 jmcneill NDMA_CTRL_SRC_ADDR_TYPE;
213 1.1 jmcneill
214 1.1 jmcneill if (req->dreq_dir == FDT_DMA_READ) {
215 1.1 jmcneill src = req->dreq_dev_phys;
216 1.1 jmcneill dst = req->dreq_segs[0].ds_addr;
217 1.1 jmcneill cfg = mem_cfg << 16 | dev_cfg;
218 1.1 jmcneill } else {
219 1.1 jmcneill src = req->dreq_segs[0].ds_addr;
220 1.1 jmcneill dst = req->dreq_dev_phys;
221 1.1 jmcneill cfg = dev_cfg << 16 | mem_cfg;
222 1.1 jmcneill }
223 1.1 jmcneill
224 1.1 jmcneill DMA_WRITE(sc, NDMA_SRC_ADDR_REG(ch->ch_index), src);
225 1.1 jmcneill DMA_WRITE(sc, NDMA_DEST_ADDR_REG(ch->ch_index), dst);
226 1.1 jmcneill DMA_WRITE(sc, NDMA_BC_REG(ch->ch_index), req->dreq_segs[0].ds_len);
227 1.1 jmcneill DMA_WRITE(sc, NDMA_CTRL_REG(ch->ch_index), cfg | NDMA_CTRL_LOAD);
228 1.1 jmcneill
229 1.1 jmcneill return 0;
230 1.1 jmcneill }
231 1.1 jmcneill
232 1.1 jmcneill static int
233 1.1 jmcneill sun4idma_transfer_ddma(struct sun4idma_softc *sc, struct sun4idma_channel *ch,
234 1.1 jmcneill struct fdtbus_dma_req *req)
235 1.1 jmcneill {
236 1.1 jmcneill uint32_t cfg, mem_cfg, dev_cfg, src, dst;
237 1.1 jmcneill uint32_t mem_width, dev_width, mem_burst, dev_burst;
238 1.1 jmcneill
239 1.1 jmcneill mem_width = req->dreq_mem_opt.opt_bus_width >> 4;
240 1.1 jmcneill dev_width = req->dreq_dev_opt.opt_bus_width >> 4;
241 1.1 jmcneill mem_burst = req->dreq_mem_opt.opt_burst_len == 1 ? 0 :
242 1.1 jmcneill (req->dreq_mem_opt.opt_burst_len >> 3) + 1;
243 1.1 jmcneill dev_burst = req->dreq_dev_opt.opt_burst_len == 1 ? 0 :
244 1.1 jmcneill (req->dreq_dev_opt.opt_burst_len >> 3) + 1;
245 1.1 jmcneill
246 1.1 jmcneill mem_cfg = __SHIFTIN(mem_width, DDMA_CTRL_SRC_DATA_WIDTH) |
247 1.1 jmcneill __SHIFTIN(mem_burst, DDMA_CTRL_SRC_BST_LEN) |
248 1.1 jmcneill __SHIFTIN(DRQ_TYPE_SDRAM, DDMA_CTRL_SRC_DRQ_TYPE) |
249 1.1 jmcneill __SHIFTIN(0, DDMA_CTRL_SRC_ADDR_MODE);
250 1.1 jmcneill dev_cfg = __SHIFTIN(dev_width, DDMA_CTRL_SRC_DATA_WIDTH) |
251 1.1 jmcneill __SHIFTIN(dev_burst, DDMA_CTRL_SRC_BST_LEN) |
252 1.1 jmcneill __SHIFTIN(ch->ch_drq, DDMA_CTRL_SRC_DRQ_TYPE) |
253 1.1 jmcneill __SHIFTIN(1, DDMA_CTRL_SRC_ADDR_MODE);
254 1.1 jmcneill
255 1.1 jmcneill if (req->dreq_dir == FDT_DMA_READ) {
256 1.1 jmcneill src = req->dreq_dev_phys;
257 1.1 jmcneill dst = req->dreq_segs[0].ds_addr;
258 1.1 jmcneill cfg = mem_cfg << 16 | dev_cfg;
259 1.1 jmcneill } else {
260 1.1 jmcneill src = req->dreq_segs[0].ds_addr;
261 1.1 jmcneill dst = req->dreq_dev_phys;
262 1.1 jmcneill cfg = dev_cfg << 16 | mem_cfg;
263 1.1 jmcneill }
264 1.1 jmcneill
265 1.1 jmcneill DMA_WRITE(sc, DDMA_SRC_ADDR_REG(ch->ch_index), src);
266 1.1 jmcneill DMA_WRITE(sc, DDMA_DEST_ADDR_REG(ch->ch_index), dst);
267 1.1 jmcneill DMA_WRITE(sc, DDMA_BC_REG(ch->ch_index), req->dreq_segs[0].ds_len);
268 1.2 jmcneill DMA_WRITE(sc, DDMA_PARA_REG(ch->ch_index), DDMA_PARA_VALUE);
269 1.1 jmcneill DMA_WRITE(sc, DDMA_CTRL_REG(ch->ch_index), cfg | DDMA_CTRL_LOAD);
270 1.1 jmcneill
271 1.1 jmcneill return 0;
272 1.1 jmcneill }
273 1.1 jmcneill
274 1.1 jmcneill static int
275 1.1 jmcneill sun4idma_transfer(device_t dev, void *priv, struct fdtbus_dma_req *req)
276 1.1 jmcneill {
277 1.1 jmcneill struct sun4idma_softc *sc = device_private(dev);
278 1.1 jmcneill struct sun4idma_channel *ch = priv;
279 1.1 jmcneill
280 1.1 jmcneill if (req->dreq_nsegs != 1)
281 1.1 jmcneill return EINVAL;
282 1.1 jmcneill
283 1.1 jmcneill if (ch->ch_type == DMA_TYPE_NORMAL)
284 1.1 jmcneill return sun4idma_transfer_ndma(sc, ch, req);
285 1.1 jmcneill else
286 1.1 jmcneill return sun4idma_transfer_ddma(sc, ch, req);
287 1.1 jmcneill }
288 1.1 jmcneill
289 1.1 jmcneill static void
290 1.1 jmcneill sun4idma_halt(device_t dev, void *priv)
291 1.1 jmcneill {
292 1.1 jmcneill struct sun4idma_softc *sc = device_private(dev);
293 1.1 jmcneill struct sun4idma_channel *ch = priv;
294 1.3 bouyer uint32_t val;
295 1.1 jmcneill
296 1.3 bouyer if (ch->ch_type == DMA_TYPE_NORMAL) {
297 1.3 bouyer val = DMA_READ(sc, NDMA_CTRL_REG(ch->ch_index));
298 1.3 bouyer val &= ~NDMA_CTRL_LOAD;
299 1.3 bouyer DMA_WRITE(sc, NDMA_CTRL_REG(ch->ch_index), val);
300 1.3 bouyer } else {
301 1.3 bouyer val = DMA_READ(sc, DDMA_CTRL_REG(ch->ch_index));
302 1.3 bouyer val &= ~DDMA_CTRL_LOAD;
303 1.3 bouyer DMA_WRITE(sc, DDMA_CTRL_REG(ch->ch_index), val);
304 1.3 bouyer }
305 1.1 jmcneill }
306 1.1 jmcneill
307 1.1 jmcneill static const struct fdtbus_dma_controller_func sun4idma_funcs = {
308 1.1 jmcneill .acquire = sun4idma_acquire,
309 1.1 jmcneill .release = sun4idma_release,
310 1.1 jmcneill .transfer = sun4idma_transfer,
311 1.1 jmcneill .halt = sun4idma_halt
312 1.1 jmcneill };
313 1.1 jmcneill
314 1.1 jmcneill static int
315 1.1 jmcneill sun4idma_intr(void *priv)
316 1.1 jmcneill {
317 1.1 jmcneill struct sun4idma_softc *sc = priv;
318 1.1 jmcneill uint32_t pend, mask, bit;
319 1.1 jmcneill uint8_t type, index;
320 1.1 jmcneill
321 1.1 jmcneill pend = DMA_READ(sc, DMA_IRQ_PEND_STAS_REG);
322 1.1 jmcneill if (pend == 0)
323 1.1 jmcneill return 0;
324 1.1 jmcneill
325 1.1 jmcneill DMA_WRITE(sc, DMA_IRQ_PEND_STAS_REG, pend);
326 1.1 jmcneill
327 1.1 jmcneill pend &= DMA_IRQ_PEND_STAS_END_MASK;
328 1.1 jmcneill
329 1.1 jmcneill while ((bit = ffs32(pend)) != 0) {
330 1.1 jmcneill mask = __BIT(bit - 1);
331 1.1 jmcneill pend &= ~mask;
332 1.1 jmcneill type = ((bit - 1) / 2) / 8;
333 1.1 jmcneill index = ((bit - 1) / 2) % 8;
334 1.1 jmcneill
335 1.1 jmcneill if (sc->sc_chan[type][index].ch_callback == NULL)
336 1.1 jmcneill continue;
337 1.1 jmcneill sc->sc_chan[type][index].ch_callback(
338 1.1 jmcneill sc->sc_chan[type][index].ch_callbackarg);
339 1.1 jmcneill }
340 1.1 jmcneill
341 1.1 jmcneill return 1;
342 1.1 jmcneill }
343 1.1 jmcneill
344 1.1 jmcneill static int
345 1.1 jmcneill sun4idma_match(device_t parent, cfdata_t cf, void *aux)
346 1.1 jmcneill {
347 1.1 jmcneill struct fdt_attach_args * const faa = aux;
348 1.1 jmcneill
349 1.1 jmcneill return of_match_compat_data(faa->faa_phandle, compat_data);
350 1.1 jmcneill }
351 1.1 jmcneill
352 1.1 jmcneill static void
353 1.1 jmcneill sun4idma_attach(device_t parent, device_t self, void *aux)
354 1.1 jmcneill {
355 1.1 jmcneill struct sun4idma_softc * const sc = device_private(self);
356 1.1 jmcneill struct fdt_attach_args * const faa = aux;
357 1.1 jmcneill const int phandle = faa->faa_phandle;
358 1.1 jmcneill struct clk *clk;
359 1.1 jmcneill char intrstr[128];
360 1.1 jmcneill bus_addr_t addr;
361 1.1 jmcneill bus_size_t size;
362 1.1 jmcneill u_int index, type;
363 1.1 jmcneill
364 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
365 1.1 jmcneill aprint_error(": couldn't get registers\n");
366 1.1 jmcneill return;
367 1.1 jmcneill }
368 1.1 jmcneill
369 1.1 jmcneill if ((clk = fdtbus_clock_get_index(phandle, 0)) == NULL ||
370 1.1 jmcneill clk_enable(clk) != 0) {
371 1.1 jmcneill aprint_error(": couldn't enable clock\n");
372 1.1 jmcneill return;
373 1.1 jmcneill }
374 1.1 jmcneill
375 1.1 jmcneill sc->sc_dev = self;
376 1.1 jmcneill sc->sc_phandle = phandle;
377 1.1 jmcneill sc->sc_dmat = faa->faa_dmat;
378 1.1 jmcneill sc->sc_bst = faa->faa_bst;
379 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
380 1.1 jmcneill aprint_error(": couldn't map registers\n");
381 1.1 jmcneill return;
382 1.1 jmcneill }
383 1.1 jmcneill mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SCHED);
384 1.1 jmcneill
385 1.1 jmcneill if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
386 1.1 jmcneill aprint_error(": failed to decode interrupt\n");
387 1.1 jmcneill return;
388 1.1 jmcneill }
389 1.1 jmcneill
390 1.1 jmcneill aprint_naive("\n");
391 1.1 jmcneill aprint_normal(": DMA controller\n");
392 1.1 jmcneill
393 1.1 jmcneill DMA_WRITE(sc, DMA_IRQ_EN_REG, 0);
394 1.1 jmcneill DMA_WRITE(sc, DMA_IRQ_PEND_STAS_REG, ~0);
395 1.1 jmcneill
396 1.1 jmcneill for (type = 0; type < DMA_MAX_TYPES; type++) {
397 1.1 jmcneill for (index = 0; index < DMA_MAX_CHANNELS; index++) {
398 1.1 jmcneill struct sun4idma_channel *ch = &sc->sc_chan[type][index];
399 1.1 jmcneill ch->ch_type = type;
400 1.1 jmcneill ch->ch_index = index;
401 1.1 jmcneill ch->ch_irqmask = __BIT((type * 16) + (index * 2) + 1);
402 1.1 jmcneill ch->ch_callback = NULL;
403 1.1 jmcneill ch->ch_callbackarg = NULL;
404 1.1 jmcneill
405 1.1 jmcneill if (type == DMA_TYPE_NORMAL)
406 1.1 jmcneill DMA_WRITE(sc, NDMA_CTRL_REG(index), 0);
407 1.1 jmcneill else
408 1.1 jmcneill DMA_WRITE(sc, DDMA_CTRL_REG(index), 0);
409 1.1 jmcneill }
410 1.1 jmcneill }
411 1.1 jmcneill
412 1.4 jmcneill sc->sc_ih = fdtbus_intr_establish_xname(phandle, 0, IPL_SCHED,
413 1.4 jmcneill FDT_INTR_MPSAFE, sun4idma_intr, sc, device_xname(sc->sc_dev));
414 1.1 jmcneill if (sc->sc_ih == NULL) {
415 1.1 jmcneill aprint_error_dev(sc->sc_dev,
416 1.1 jmcneill "couldn't establish interrupt on %s\n", intrstr);
417 1.1 jmcneill return;
418 1.1 jmcneill }
419 1.1 jmcneill aprint_normal_dev(sc->sc_dev, "interrupting on %s\n", intrstr);
420 1.1 jmcneill
421 1.1 jmcneill fdtbus_register_dma_controller(self, phandle, &sun4idma_funcs);
422 1.1 jmcneill }
423 1.1 jmcneill
424 1.1 jmcneill CFATTACH_DECL_NEW(sun4i_dma, sizeof(struct sun4idma_softc),
425 1.1 jmcneill sun4idma_match, sun4idma_attach, NULL, NULL);
426