sun5i_a13_ccu.c revision 1.2 1 1.2 jmcneill /* $NetBSD: sun5i_a13_ccu.c,v 1.2 2017/08/27 16:05:08 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill
31 1.2 jmcneill __KERNEL_RCSID(1, "$NetBSD: sun5i_a13_ccu.c,v 1.2 2017/08/27 16:05:08 jmcneill Exp $");
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/param.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill
38 1.1 jmcneill #include <dev/fdt/fdtvar.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <arm/sunxi/sunxi_ccu.h>
41 1.1 jmcneill #include <arm/sunxi/sun5i_a13_ccu.h>
42 1.1 jmcneill
43 1.1 jmcneill #define PLL1_CFG_REG 0x000
44 1.2 jmcneill #define PLL2_CFG_REG 0x008
45 1.1 jmcneill #define PLL6_CFG_REG 0x028
46 1.1 jmcneill #define OSC24M_CFG_REG 0x050
47 1.1 jmcneill #define CPU_AHB_APB0_CFG_REG 0x054
48 1.1 jmcneill #define APB1_CLK_DIV_REG 0x058
49 1.1 jmcneill #define AHB_GATING_REG0 0x060
50 1.1 jmcneill #define AHB_GATING_REG1 0x064
51 1.1 jmcneill #define APB0_GATING_REG 0x068
52 1.1 jmcneill #define APB1_GATING_REG 0x06c
53 1.1 jmcneill #define USBPHY_CFG_REG 0x0cc
54 1.1 jmcneill #define BE_CFG_REG 0x104
55 1.1 jmcneill #define FE_CFG_REG 0x10c
56 1.1 jmcneill #define CSI_CFG_REG 0x134
57 1.1 jmcneill #define VE_CFG_REG 0x13c
58 1.2 jmcneill #define AUDIO_CODEC_SCLK_CFG_REG 0x140
59 1.1 jmcneill #define MALI_CLOCK_CFG_REG 0x154
60 1.1 jmcneill #define IEP_SCLK_CFG_REG 0x160
61 1.1 jmcneill
62 1.1 jmcneill static int sun5i_a13_ccu_match(device_t, cfdata_t, void *);
63 1.1 jmcneill static void sun5i_a13_ccu_attach(device_t, device_t, void *);
64 1.1 jmcneill
65 1.1 jmcneill static const char * const compatible[] = {
66 1.1 jmcneill "allwinner,sun5i-a13-ccu",
67 1.1 jmcneill NULL
68 1.1 jmcneill };
69 1.1 jmcneill
70 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_a13_ccu, sizeof(struct sunxi_ccu_softc),
71 1.1 jmcneill sun5i_a13_ccu_match, sun5i_a13_ccu_attach, NULL, NULL);
72 1.1 jmcneill
73 1.1 jmcneill static struct sunxi_ccu_reset sun5i_a13_ccu_resets[] = {
74 1.1 jmcneill SUNXI_CCU_RESET(A13_RST_USB_PHY0, USBPHY_CFG_REG, 0),
75 1.1 jmcneill SUNXI_CCU_RESET(A13_RST_USB_PHY1, USBPHY_CFG_REG, 1),
76 1.1 jmcneill
77 1.1 jmcneill /* Missing: GPS */
78 1.1 jmcneill
79 1.1 jmcneill SUNXI_CCU_RESET(A13_RST_DE_BE, BE_CFG_REG, 30),
80 1.1 jmcneill
81 1.1 jmcneill SUNXI_CCU_RESET(A13_RST_DE_FE, FE_CFG_REG, 30),
82 1.1 jmcneill
83 1.1 jmcneill /* Missing: TVE */
84 1.1 jmcneill
85 1.1 jmcneill /* Missing: LCD */
86 1.1 jmcneill
87 1.1 jmcneill SUNXI_CCU_RESET(A13_RST_CSI, CSI_CFG_REG, 30),
88 1.1 jmcneill
89 1.1 jmcneill SUNXI_CCU_RESET(A13_RST_VE, VE_CFG_REG, 0),
90 1.1 jmcneill
91 1.1 jmcneill SUNXI_CCU_RESET(A13_RST_GPU, MALI_CLOCK_CFG_REG, 30),
92 1.1 jmcneill
93 1.1 jmcneill SUNXI_CCU_RESET(A13_RST_IEP, IEP_SCLK_CFG_REG, 30),
94 1.1 jmcneill };
95 1.1 jmcneill
96 1.1 jmcneill static const char *cpu_parents[] = { "losc", "osc24m", "pll_core", "pll_periph" };
97 1.1 jmcneill static const char *axi_parents[] = { "cpu" };
98 1.1 jmcneill static const char *ahb_parents[] = { "axi", "cpu", "pll_periph", NULL };
99 1.1 jmcneill static const char *apb0_parents[] = { "ahb" };
100 1.1 jmcneill static const char *apb1_parents[] = { "osc24m", "pll_periph", "losc", NULL };
101 1.1 jmcneill
102 1.2 jmcneill static const struct sunxi_ccu_nkmp_tbl sun5i_a13_ac_dig_table[] = {
103 1.2 jmcneill { 24576000, 86, 0, 21, 3 },
104 1.2 jmcneill { 0 }
105 1.2 jmcneill };
106 1.2 jmcneill
107 1.1 jmcneill static struct sunxi_ccu_clk sun5i_a13_ccu_clks[] = {
108 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_HOSC, "osc24m", "hosc",
109 1.1 jmcneill OSC24M_CFG_REG, 0),
110 1.1 jmcneill
111 1.1 jmcneill SUNXI_CCU_NKMP(A13_CLK_PLL_CORE, "pll_core", "osc24m",
112 1.1 jmcneill PLL1_CFG_REG, /* reg */
113 1.1 jmcneill __BITS(12,8), /* n */
114 1.1 jmcneill __BITS(5,4), /* k */
115 1.1 jmcneill __BITS(1,0), /* m */
116 1.1 jmcneill __BITS(17,16), /* p */
117 1.1 jmcneill __BIT(31), /* enable */
118 1.1 jmcneill SUNXI_CCU_NKMP_FACTOR_P_POW2 | SUNXI_CCU_NKMP_FACTOR_N_EXACT),
119 1.1 jmcneill
120 1.2 jmcneill SUNXI_CCU_NKMP_TABLE(A13_CLK_PLL_AUDIO_BASE, "pll_audio", "osc24m",
121 1.2 jmcneill PLL2_CFG_REG, /* reg */
122 1.2 jmcneill __BITS(14,8), /* n */
123 1.2 jmcneill 0, /* k */
124 1.2 jmcneill __BITS(4,0), /* m */
125 1.2 jmcneill __BITS(29,26), /* p */
126 1.2 jmcneill __BIT(31), /* enable */
127 1.2 jmcneill 0, /* lock */
128 1.2 jmcneill sun5i_a13_ac_dig_table, /* table */
129 1.2 jmcneill 0),
130 1.2 jmcneill
131 1.1 jmcneill SUNXI_CCU_NKMP(A13_CLK_PERIPH, "pll_periph", "osc24m",
132 1.1 jmcneill PLL6_CFG_REG, /* reg */
133 1.1 jmcneill __BITS(12,8), /* n */
134 1.1 jmcneill __BITS(5,4), /* k */
135 1.1 jmcneill __BITS(1,0), /* m */
136 1.1 jmcneill 0, /* p */
137 1.1 jmcneill __BIT(31), /* enable */
138 1.1 jmcneill SUNXI_CCU_NKMP_DIVIDE_BY_TWO | SUNXI_CCU_NKMP_FACTOR_N_EXACT),
139 1.1 jmcneill
140 1.1 jmcneill SUNXI_CCU_PREDIV_FIXED(A13_CLK_CPU, "cpu", cpu_parents,
141 1.1 jmcneill CPU_AHB_APB0_CFG_REG, /* reg */
142 1.1 jmcneill 0, /* prediv */
143 1.1 jmcneill __BIT(3), /* prediv_sel */
144 1.1 jmcneill 6, /* prediv_fixed */
145 1.1 jmcneill 0, /* div */
146 1.1 jmcneill __BITS(17,16), /* sel */
147 1.1 jmcneill 0),
148 1.1 jmcneill
149 1.1 jmcneill SUNXI_CCU_DIV(A13_CLK_AXI, "axi", axi_parents,
150 1.1 jmcneill CPU_AHB_APB0_CFG_REG, /* reg */
151 1.1 jmcneill __BITS(1,0), /* div */
152 1.1 jmcneill 0, /* sel */
153 1.1 jmcneill 0),
154 1.1 jmcneill
155 1.1 jmcneill SUNXI_CCU_DIV(A13_CLK_AHB, "ahb", ahb_parents,
156 1.1 jmcneill CPU_AHB_APB0_CFG_REG, /* reg */
157 1.1 jmcneill 0, /* div */
158 1.1 jmcneill __BITS(5,4), /* sel */
159 1.1 jmcneill SUNXI_CCU_DIV_POWER_OF_TWO),
160 1.1 jmcneill
161 1.1 jmcneill SUNXI_CCU_DIV(A13_CLK_APB0, "apb0", apb0_parents,
162 1.1 jmcneill CPU_AHB_APB0_CFG_REG, /* reg */
163 1.1 jmcneill __BITS(9,8), /* div */
164 1.1 jmcneill 0, /* sel */
165 1.1 jmcneill SUNXI_CCU_DIV_ZERO_IS_ONE | SUNXI_CCU_DIV_POWER_OF_TWO),
166 1.1 jmcneill
167 1.1 jmcneill SUNXI_CCU_NM(A13_CLK_APB1, "apb1", apb1_parents,
168 1.1 jmcneill APB1_CLK_DIV_REG, /* reg */
169 1.1 jmcneill __BITS(17,16), /* n */
170 1.1 jmcneill __BITS(4,0), /* m */
171 1.1 jmcneill __BITS(25,24), /* sel */
172 1.1 jmcneill 0, /* enable */
173 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
174 1.1 jmcneill
175 1.1 jmcneill /* AHB_GATING_REG0. Missing: SS, EMAC, TS, GPS */
176 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_OTG, "ahb-otg", "ahb",
177 1.1 jmcneill AHB_GATING_REG0, 0),
178 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_EHCI, "ahb-ehci", "ahb",
179 1.1 jmcneill AHB_GATING_REG0, 1),
180 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_OHCI, "ahb-ohci", "ahb",
181 1.1 jmcneill AHB_GATING_REG0, 2),
182 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_DMA, "ahb-dma", "ahb",
183 1.1 jmcneill AHB_GATING_REG0, 6),
184 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_BIST, "ahb-bist", "ahb",
185 1.1 jmcneill AHB_GATING_REG0, 7),
186 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_MMC0, "ahb-mmc0", "ahb",
187 1.1 jmcneill AHB_GATING_REG0, 8),
188 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_MMC1, "ahb-mmc1", "ahb",
189 1.1 jmcneill AHB_GATING_REG0, 9),
190 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_MMC2, "ahb-mmc2", "ahb",
191 1.1 jmcneill AHB_GATING_REG0, 10),
192 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_NAND, "ahb-nand", "ahb",
193 1.1 jmcneill AHB_GATING_REG0, 13),
194 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_SDRAM, "ahb-sdram", "ahb",
195 1.1 jmcneill AHB_GATING_REG0, 14),
196 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_SPI0, "ahb-spi0", "ahb",
197 1.1 jmcneill AHB_GATING_REG0, 20),
198 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_SPI1, "ahb-spi1", "ahb",
199 1.1 jmcneill AHB_GATING_REG0, 21),
200 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_SPI2, "ahb-spi2", "ahb",
201 1.1 jmcneill AHB_GATING_REG0, 22),
202 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_HSTIMER, "ahb-hstimer", "ahb",
203 1.1 jmcneill AHB_GATING_REG0, 28),
204 1.1 jmcneill
205 1.1 jmcneill /* AHB_GATING_REG1. Missing: TVE, HDMI */
206 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_VE, "ahb-ve", "ahb",
207 1.1 jmcneill AHB_GATING_REG1, 0),
208 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_LCD, "ahb-lcd", "ahb",
209 1.1 jmcneill AHB_GATING_REG1, 4),
210 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_CSI, "ahb-csi", "ahb",
211 1.1 jmcneill AHB_GATING_REG1, 8),
212 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_DE_BE, "ahb-de_be", "ahb",
213 1.1 jmcneill AHB_GATING_REG1, 12),
214 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_DE_FE, "ahb-de_fe", "ahb",
215 1.1 jmcneill AHB_GATING_REG1, 14),
216 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_IEP, "ahb-iep", "ahb",
217 1.1 jmcneill AHB_GATING_REG1, 19),
218 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_AHB_GPU, "ahb-gpu", "ahb",
219 1.1 jmcneill AHB_GATING_REG1, 20),
220 1.1 jmcneill
221 1.1 jmcneill /* APB0_GATING_REG. Missing: SPDIF, I2S, KEYPAD */
222 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_APB0_CODEC, "apb0-codec", "apb0",
223 1.1 jmcneill APB0_GATING_REG, 0),
224 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_APB0_PIO, "apb0-pio", "apb0",
225 1.1 jmcneill APB0_GATING_REG, 5),
226 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_APB0_IR, "apb0-ir", "apb0",
227 1.1 jmcneill APB0_GATING_REG, 6),
228 1.1 jmcneill
229 1.1 jmcneill /* APB1_GATING_REG. Missing: UART0, UART2 */
230 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_APB1_I2C0, "apb1-i2c0", "apb1",
231 1.1 jmcneill APB1_GATING_REG, 0),
232 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_APB1_I2C1, "apb1-i2c1", "apb1",
233 1.1 jmcneill APB1_GATING_REG, 1),
234 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_APB1_I2C2, "apb1-i2c2", "apb1",
235 1.1 jmcneill APB1_GATING_REG, 2),
236 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_APB1_UART1, "apb1-uart1", "apb1",
237 1.1 jmcneill APB1_GATING_REG, 17),
238 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_APB1_UART3, "apb1-uart3", "apb1",
239 1.1 jmcneill APB1_GATING_REG, 19),
240 1.1 jmcneill
241 1.2 jmcneill /* AUDIO_CODEC_SCLK_CFG_REG */
242 1.2 jmcneill SUNXI_CCU_GATE(A13_CLK_CODEC, "codec", "pll_audio",
243 1.2 jmcneill AUDIO_CODEC_SCLK_CFG_REG, 31),
244 1.2 jmcneill
245 1.1 jmcneill /* USBPHY_CFG_REG */
246 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_USB_OHCI, "usb-ohci", "osc24m",
247 1.1 jmcneill USBPHY_CFG_REG, 6),
248 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_USB_PHY0, "usb-phy0", "osc24m",
249 1.1 jmcneill USBPHY_CFG_REG, 8),
250 1.1 jmcneill SUNXI_CCU_GATE(A13_CLK_USB_PHY1, "usb-phy1", "osc24m",
251 1.1 jmcneill USBPHY_CFG_REG, 9),
252 1.1 jmcneill };
253 1.1 jmcneill
254 1.1 jmcneill static int
255 1.1 jmcneill sun5i_a13_ccu_match(device_t parent, cfdata_t cf, void *aux)
256 1.1 jmcneill {
257 1.1 jmcneill struct fdt_attach_args * const faa = aux;
258 1.1 jmcneill
259 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
260 1.1 jmcneill }
261 1.1 jmcneill
262 1.1 jmcneill static void
263 1.1 jmcneill sun5i_a13_ccu_attach(device_t parent, device_t self, void *aux)
264 1.1 jmcneill {
265 1.1 jmcneill struct sunxi_ccu_softc * const sc = device_private(self);
266 1.1 jmcneill struct fdt_attach_args * const faa = aux;
267 1.1 jmcneill
268 1.1 jmcneill sc->sc_dev = self;
269 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
270 1.1 jmcneill sc->sc_bst = faa->faa_bst;
271 1.1 jmcneill
272 1.1 jmcneill sc->sc_resets = sun5i_a13_ccu_resets;
273 1.1 jmcneill sc->sc_nresets = __arraycount(sun5i_a13_ccu_resets);
274 1.1 jmcneill
275 1.1 jmcneill sc->sc_clks = sun5i_a13_ccu_clks;
276 1.1 jmcneill sc->sc_nclks = __arraycount(sun5i_a13_ccu_clks);
277 1.1 jmcneill
278 1.1 jmcneill if (sunxi_ccu_attach(sc) != 0)
279 1.1 jmcneill return;
280 1.1 jmcneill
281 1.1 jmcneill aprint_naive("\n");
282 1.1 jmcneill aprint_normal(": A13 CCU\n");
283 1.1 jmcneill
284 1.1 jmcneill sunxi_ccu_print(sc);
285 1.1 jmcneill }
286