sun6i_dma.c revision 1.2.4.2 1 1.2.4.2 skrll /* $NetBSD: sun6i_dma.c,v 1.2.4.2 2017/08/28 17:51:32 skrll Exp $ */
2 1.2.4.2 skrll
3 1.2.4.2 skrll /*-
4 1.2.4.2 skrll * Copyright (c) 2014-2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.2.4.2 skrll * All rights reserved.
6 1.2.4.2 skrll *
7 1.2.4.2 skrll * Redistribution and use in source and binary forms, with or without
8 1.2.4.2 skrll * modification, are permitted provided that the following conditions
9 1.2.4.2 skrll * are met:
10 1.2.4.2 skrll * 1. Redistributions of source code must retain the above copyright
11 1.2.4.2 skrll * notice, this list of conditions and the following disclaimer.
12 1.2.4.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
13 1.2.4.2 skrll * notice, this list of conditions and the following disclaimer in the
14 1.2.4.2 skrll * documentation and/or other materials provided with the distribution.
15 1.2.4.2 skrll *
16 1.2.4.2 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.2.4.2 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.2.4.2 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.2.4.2 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.2.4.2 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.2.4.2 skrll * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.2.4.2 skrll * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.2.4.2 skrll * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.2.4.2 skrll * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.2.4.2 skrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.2.4.2 skrll * SUCH DAMAGE.
27 1.2.4.2 skrll */
28 1.2.4.2 skrll
29 1.2.4.2 skrll #include "opt_ddb.h"
30 1.2.4.2 skrll
31 1.2.4.2 skrll #include <sys/cdefs.h>
32 1.2.4.2 skrll __KERNEL_RCSID(0, "$NetBSD: sun6i_dma.c,v 1.2.4.2 2017/08/28 17:51:32 skrll Exp $");
33 1.2.4.2 skrll
34 1.2.4.2 skrll #include <sys/param.h>
35 1.2.4.2 skrll #include <sys/bus.h>
36 1.2.4.2 skrll #include <sys/device.h>
37 1.2.4.2 skrll #include <sys/intr.h>
38 1.2.4.2 skrll #include <sys/systm.h>
39 1.2.4.2 skrll #include <sys/mutex.h>
40 1.2.4.2 skrll #include <sys/bitops.h>
41 1.2.4.2 skrll #include <sys/kmem.h>
42 1.2.4.2 skrll
43 1.2.4.2 skrll #include <dev/fdt/fdtvar.h>
44 1.2.4.2 skrll
45 1.2.4.2 skrll #define DMA_IRQ_EN_REG0_REG 0x0000
46 1.2.4.2 skrll #define DMA_IRQ_EN_REG1_REG 0x0004
47 1.2.4.2 skrll #define DMA_IRQ_EN_REG0_QUEUE_IRQ_EN(n) __BIT(n * 4 + 2)
48 1.2.4.2 skrll #define DMA_IRQ_EN_REG0_PKG_IRQ_EN(n) __BIT(n * 4 + 1)
49 1.2.4.2 skrll #define DMA_IRQ_EN_REG0_HLAF_IRQ_EN(n) __BIT(n * 4 + 0)
50 1.2.4.2 skrll #define DMA_IRQ_EN_REG1_QUEUE_IRQ_EN(n) __BIT((n - 8) * 4 + 2)
51 1.2.4.2 skrll #define DMA_IRQ_EN_REG1_PKG_IRQ_EN(n) __BIT((n - 8) * 4 + 1)
52 1.2.4.2 skrll #define DMA_IRQ_EN_REG1_HLAF_IRQ_EN(n) __BIT((n - 8) * 4 + 0)
53 1.2.4.2 skrll #define DMA_IRQ_PEND_REG0_REG 0x0010
54 1.2.4.2 skrll #define DMA_IRQ_PEND_REG1_REG 0x0014
55 1.2.4.2 skrll #define DMA_IRQ_QUEUE_MASK 0x4444444444444444ULL
56 1.2.4.2 skrll #define DMA_IRQ_PKG_MASK 0x2222222222222222ULL
57 1.2.4.2 skrll #define DMA_IRQ_HF_MASK 0x1111111111111111ULL
58 1.2.4.2 skrll #define DMA_STA_REG 0x0030
59 1.2.4.2 skrll #define DMA_EN_REG(n) (0x0100 + (n) * 0x40 + 0x00)
60 1.2.4.2 skrll #define DMA_EN_EN __BIT(0)
61 1.2.4.2 skrll #define DMA_PAU_REG(n) (0x0100 + (n) * 0x40 + 0x04)
62 1.2.4.2 skrll #define DMA_PAU_PAUSE __BIT(0)
63 1.2.4.2 skrll #define DMA_START_ADDR_REG(n) (0x0100 + (n) * 0x40 + 0x08)
64 1.2.4.2 skrll #define DMA_CFG_REG(n) (0x0100 + (n) * 0x40 + 0x0C)
65 1.2.4.2 skrll #define DMA_CFG_DEST_DATA_WIDTH __BITS(26,25)
66 1.2.4.2 skrll #define DMA_CFG_DATA_WIDTH(n) ((n) >> 4)
67 1.2.4.2 skrll #define DMA_CFG_DEST_BST_LEN __BITS(24,23)
68 1.2.4.2 skrll #define DMA_CFG_BST_LEN(n) ((n) == 1 ? 0 : (((n) >> 3) + 1))
69 1.2.4.2 skrll #define DMA_CFG_DEST_ADDR_MODE __BITS(22,21)
70 1.2.4.2 skrll #define DMA_CFG_ADDR_MODE_LINEAR 0
71 1.2.4.2 skrll #define DMA_CFG_ADDR_MODE_IO 1
72 1.2.4.2 skrll #define DMA_CFG_DEST_DRQ_TYPE __BITS(20,16)
73 1.2.4.2 skrll #define DMA_CFG_DRQ_TYPE_SDRAM 1
74 1.2.4.2 skrll #define DMA_CFG_SRC_DATA_WIDTH __BITS(10,9)
75 1.2.4.2 skrll #define DMA_CFG_SRC_BST_LEN __BITS(8,7)
76 1.2.4.2 skrll #define DMA_CFG_SRC_ADDR_MODE __BITS(6,5)
77 1.2.4.2 skrll #define DMA_CFG_SRC_DRQ_TYPE __BITS(4,0)
78 1.2.4.2 skrll #define DMA_CUR_SRC_REG(n) (0x0100 + (n) * 0x40 + 0x10)
79 1.2.4.2 skrll #define DMA_CUR_DEST_REG(n) (0x0100 + (n) * 0x40 + 0x14)
80 1.2.4.2 skrll #define DMA_BCNT_LEFT_REG(n) (0x0100 + (n) * 0x40 + 0x18)
81 1.2.4.2 skrll #define DMA_PARA_REG(n) (0x0100 + (n) * 0x40 + 0x1C)
82 1.2.4.2 skrll #define DMA_PARA_DATA_BLK_SIZE __BITS(15,8)
83 1.2.4.2 skrll #define DMA_PARA_WAIT_CYC __BITS(7,0)
84 1.2.4.2 skrll
85 1.2.4.2 skrll struct sun6idma_desc {
86 1.2.4.2 skrll uint32_t dma_config;
87 1.2.4.2 skrll uint32_t dma_srcaddr;
88 1.2.4.2 skrll uint32_t dma_dstaddr;
89 1.2.4.2 skrll uint32_t dma_bcnt;
90 1.2.4.2 skrll uint32_t dma_para;
91 1.2.4.2 skrll uint32_t dma_next;
92 1.2.4.2 skrll #define DMA_NULL 0xfffff800
93 1.2.4.2 skrll };
94 1.2.4.2 skrll
95 1.2.4.2 skrll static const struct of_compat_data compat_data[] = {
96 1.2.4.2 skrll { "allwinner,sun6i-a31-dma", 16 },
97 1.2.4.2 skrll { "allwinner,sun8i-a83t-dma", 8 },
98 1.2.4.2 skrll { "allwinner,sun8i-h3-dma", 12 },
99 1.2.4.2 skrll { NULL }
100 1.2.4.2 skrll };
101 1.2.4.2 skrll
102 1.2.4.2 skrll struct sun6idma_channel {
103 1.2.4.2 skrll uint8_t ch_index;
104 1.2.4.2 skrll void (*ch_callback)(void *);
105 1.2.4.2 skrll void *ch_callbackarg;
106 1.2.4.2 skrll u_int ch_portid;
107 1.2.4.2 skrll
108 1.2.4.2 skrll bus_dma_segment_t ch_dmasegs[1];
109 1.2.4.2 skrll bus_dmamap_t ch_dmamap;
110 1.2.4.2 skrll void *ch_dmadesc;
111 1.2.4.2 skrll bus_size_t ch_dmadesclen;
112 1.2.4.2 skrll };
113 1.2.4.2 skrll
114 1.2.4.2 skrll struct sun6idma_softc {
115 1.2.4.2 skrll device_t sc_dev;
116 1.2.4.2 skrll bus_space_tag_t sc_bst;
117 1.2.4.2 skrll bus_space_handle_t sc_bsh;
118 1.2.4.2 skrll bus_dma_tag_t sc_dmat;
119 1.2.4.2 skrll int sc_phandle;
120 1.2.4.2 skrll void *sc_ih;
121 1.2.4.2 skrll
122 1.2.4.2 skrll kmutex_t sc_lock;
123 1.2.4.2 skrll
124 1.2.4.2 skrll struct sun6idma_channel *sc_chan;
125 1.2.4.2 skrll u_int sc_nchan;
126 1.2.4.2 skrll };
127 1.2.4.2 skrll
128 1.2.4.2 skrll #define DMA_READ(sc, reg) \
129 1.2.4.2 skrll bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
130 1.2.4.2 skrll #define DMA_WRITE(sc, reg, val) \
131 1.2.4.2 skrll bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
132 1.2.4.2 skrll
133 1.2.4.2 skrll static void *
134 1.2.4.2 skrll sun6idma_acquire(device_t dev, const void *data, size_t len,
135 1.2.4.2 skrll void (*cb)(void *), void *cbarg)
136 1.2.4.2 skrll {
137 1.2.4.2 skrll struct sun6idma_softc *sc = device_private(dev);
138 1.2.4.2 skrll struct sun6idma_channel *ch = NULL;
139 1.2.4.2 skrll uint32_t irqen;
140 1.2.4.2 skrll uint8_t index;
141 1.2.4.2 skrll
142 1.2.4.2 skrll if (len != 4)
143 1.2.4.2 skrll return NULL;
144 1.2.4.2 skrll
145 1.2.4.2 skrll const u_int portid = be32dec(data);
146 1.2.4.2 skrll if (portid > __SHIFTOUT_MASK(DMA_CFG_SRC_DRQ_TYPE))
147 1.2.4.2 skrll return NULL;
148 1.2.4.2 skrll
149 1.2.4.2 skrll mutex_enter(&sc->sc_lock);
150 1.2.4.2 skrll
151 1.2.4.2 skrll for (index = 0; index < sc->sc_nchan; index++) {
152 1.2.4.2 skrll if (sc->sc_chan[index].ch_callback == NULL) {
153 1.2.4.2 skrll ch = &sc->sc_chan[index];
154 1.2.4.2 skrll ch->ch_callback = cb;
155 1.2.4.2 skrll ch->ch_callbackarg = cbarg;
156 1.2.4.2 skrll ch->ch_portid = portid;
157 1.2.4.2 skrll
158 1.2.4.2 skrll irqen = DMA_READ(sc, index < 8 ?
159 1.2.4.2 skrll DMA_IRQ_EN_REG0_REG :
160 1.2.4.2 skrll DMA_IRQ_EN_REG1_REG);
161 1.2.4.2 skrll irqen |= (index < 8 ?
162 1.2.4.2 skrll DMA_IRQ_EN_REG0_PKG_IRQ_EN(index) :
163 1.2.4.2 skrll DMA_IRQ_EN_REG1_PKG_IRQ_EN(index));
164 1.2.4.2 skrll DMA_WRITE(sc, index < 8 ?
165 1.2.4.2 skrll DMA_IRQ_EN_REG0_REG :
166 1.2.4.2 skrll DMA_IRQ_EN_REG1_REG, irqen);
167 1.2.4.2 skrll
168 1.2.4.2 skrll break;
169 1.2.4.2 skrll }
170 1.2.4.2 skrll }
171 1.2.4.2 skrll
172 1.2.4.2 skrll mutex_exit(&sc->sc_lock);
173 1.2.4.2 skrll
174 1.2.4.2 skrll return ch;
175 1.2.4.2 skrll }
176 1.2.4.2 skrll
177 1.2.4.2 skrll static void
178 1.2.4.2 skrll sun6idma_release(device_t dev, void *priv)
179 1.2.4.2 skrll {
180 1.2.4.2 skrll struct sun6idma_softc *sc = device_private(dev);
181 1.2.4.2 skrll struct sun6idma_channel *ch = priv;
182 1.2.4.2 skrll uint32_t irqen;
183 1.2.4.2 skrll uint8_t index = ch->ch_index;
184 1.2.4.2 skrll
185 1.2.4.2 skrll mutex_enter(&sc->sc_lock);
186 1.2.4.2 skrll
187 1.2.4.2 skrll irqen = DMA_READ(sc, index < 8 ?
188 1.2.4.2 skrll DMA_IRQ_EN_REG0_REG :
189 1.2.4.2 skrll DMA_IRQ_EN_REG1_REG);
190 1.2.4.2 skrll irqen &= ~(index < 8 ?
191 1.2.4.2 skrll DMA_IRQ_EN_REG0_PKG_IRQ_EN(index) :
192 1.2.4.2 skrll DMA_IRQ_EN_REG1_PKG_IRQ_EN(index));
193 1.2.4.2 skrll DMA_WRITE(sc, index < 8 ?
194 1.2.4.2 skrll DMA_IRQ_EN_REG0_REG :
195 1.2.4.2 skrll DMA_IRQ_EN_REG1_REG, irqen);
196 1.2.4.2 skrll
197 1.2.4.2 skrll ch->ch_callback = NULL;
198 1.2.4.2 skrll ch->ch_callbackarg = NULL;
199 1.2.4.2 skrll
200 1.2.4.2 skrll mutex_exit(&sc->sc_lock);
201 1.2.4.2 skrll }
202 1.2.4.2 skrll
203 1.2.4.2 skrll static int
204 1.2.4.2 skrll sun6idma_transfer(device_t dev, void *priv, struct fdtbus_dma_req *req)
205 1.2.4.2 skrll {
206 1.2.4.2 skrll struct sun6idma_softc *sc = device_private(dev);
207 1.2.4.2 skrll struct sun6idma_channel *ch = priv;
208 1.2.4.2 skrll struct sun6idma_desc *desc = ch->ch_dmadesc;
209 1.2.4.2 skrll uint32_t src, dst, len, cfg, mem_cfg, dev_cfg;
210 1.2.4.2 skrll uint32_t mem_width, dev_width, mem_burst, dev_burst;
211 1.2.4.2 skrll
212 1.2.4.2 skrll if (req->dreq_nsegs != 1)
213 1.2.4.2 skrll return EINVAL;
214 1.2.4.2 skrll
215 1.2.4.2 skrll mem_width = DMA_CFG_DATA_WIDTH(req->dreq_mem_opt.opt_bus_width);
216 1.2.4.2 skrll dev_width = DMA_CFG_DATA_WIDTH(req->dreq_dev_opt.opt_bus_width);
217 1.2.4.2 skrll mem_burst = DMA_CFG_BST_LEN(req->dreq_mem_opt.opt_burst_len);
218 1.2.4.2 skrll dev_burst = DMA_CFG_BST_LEN(req->dreq_dev_opt.opt_burst_len);
219 1.2.4.2 skrll
220 1.2.4.2 skrll mem_cfg = __SHIFTIN(mem_width, DMA_CFG_SRC_DATA_WIDTH) |
221 1.2.4.2 skrll __SHIFTIN(mem_burst, DMA_CFG_SRC_BST_LEN) |
222 1.2.4.2 skrll __SHIFTIN(DMA_CFG_ADDR_MODE_LINEAR, DMA_CFG_SRC_ADDR_MODE) |
223 1.2.4.2 skrll __SHIFTIN(DMA_CFG_DRQ_TYPE_SDRAM, DMA_CFG_SRC_DRQ_TYPE);
224 1.2.4.2 skrll dev_cfg = __SHIFTIN(dev_width, DMA_CFG_SRC_DATA_WIDTH) |
225 1.2.4.2 skrll __SHIFTIN(dev_burst, DMA_CFG_SRC_BST_LEN) |
226 1.2.4.2 skrll __SHIFTIN(DMA_CFG_ADDR_MODE_IO, DMA_CFG_SRC_ADDR_MODE) |
227 1.2.4.2 skrll __SHIFTIN(ch->ch_portid, DMA_CFG_SRC_DRQ_TYPE);
228 1.2.4.2 skrll
229 1.2.4.2 skrll if (req->dreq_dir == FDT_DMA_READ) {
230 1.2.4.2 skrll src = req->dreq_dev_phys;
231 1.2.4.2 skrll dst = req->dreq_segs[0].ds_addr;
232 1.2.4.2 skrll cfg = mem_cfg << 16 | dev_cfg;
233 1.2.4.2 skrll } else {
234 1.2.4.2 skrll src = req->dreq_segs[0].ds_addr;
235 1.2.4.2 skrll dst = req->dreq_dev_phys;
236 1.2.4.2 skrll cfg = dev_cfg << 16 | mem_cfg;
237 1.2.4.2 skrll }
238 1.2.4.2 skrll len = req->dreq_segs[0].ds_len;
239 1.2.4.2 skrll
240 1.2.4.2 skrll desc->dma_config = htole32(cfg);
241 1.2.4.2 skrll desc->dma_srcaddr = htole32(src);
242 1.2.4.2 skrll desc->dma_dstaddr = htole32(dst);
243 1.2.4.2 skrll desc->dma_bcnt = htole32(len);
244 1.2.4.2 skrll desc->dma_para = htole32(0);
245 1.2.4.2 skrll desc->dma_next = htole32(DMA_NULL);
246 1.2.4.2 skrll
247 1.2.4.2 skrll bus_dmamap_sync(sc->sc_dmat, ch->ch_dmamap, 0, ch->ch_dmadesclen,
248 1.2.4.2 skrll BUS_DMASYNC_PREWRITE);
249 1.2.4.2 skrll
250 1.2.4.2 skrll DMA_WRITE(sc, DMA_START_ADDR_REG(ch->ch_index),
251 1.2.4.2 skrll ch->ch_dmamap->dm_segs[0].ds_addr);
252 1.2.4.2 skrll DMA_WRITE(sc, DMA_EN_REG(ch->ch_index), DMA_EN_EN);
253 1.2.4.2 skrll
254 1.2.4.2 skrll if ((DMA_READ(sc, DMA_EN_REG(ch->ch_index)) & DMA_EN_EN) == 0) {
255 1.2.4.2 skrll aprint_error_dev(sc->sc_dev,
256 1.2.4.2 skrll "DMA Channel %u failed to start\n", ch->ch_index);
257 1.2.4.2 skrll return EIO;
258 1.2.4.2 skrll }
259 1.2.4.2 skrll
260 1.2.4.2 skrll return 0;
261 1.2.4.2 skrll }
262 1.2.4.2 skrll
263 1.2.4.2 skrll static void
264 1.2.4.2 skrll sun6idma_halt(device_t dev, void *priv)
265 1.2.4.2 skrll {
266 1.2.4.2 skrll struct sun6idma_softc *sc = device_private(dev);
267 1.2.4.2 skrll struct sun6idma_channel *ch = priv;
268 1.2.4.2 skrll
269 1.2.4.2 skrll DMA_WRITE(sc, DMA_EN_REG(ch->ch_index), 0);
270 1.2.4.2 skrll }
271 1.2.4.2 skrll
272 1.2.4.2 skrll static const struct fdtbus_dma_controller_func sun6idma_funcs = {
273 1.2.4.2 skrll .acquire = sun6idma_acquire,
274 1.2.4.2 skrll .release = sun6idma_release,
275 1.2.4.2 skrll .transfer = sun6idma_transfer,
276 1.2.4.2 skrll .halt = sun6idma_halt
277 1.2.4.2 skrll };
278 1.2.4.2 skrll
279 1.2.4.2 skrll static int
280 1.2.4.2 skrll sun6idma_intr(void *priv)
281 1.2.4.2 skrll {
282 1.2.4.2 skrll struct sun6idma_softc *sc = priv;
283 1.2.4.2 skrll uint32_t pend0, pend1, bit;
284 1.2.4.2 skrll uint64_t pend, mask;
285 1.2.4.2 skrll uint8_t index;
286 1.2.4.2 skrll
287 1.2.4.2 skrll pend0 = DMA_READ(sc, DMA_IRQ_PEND_REG0_REG);
288 1.2.4.2 skrll pend1 = DMA_READ(sc, DMA_IRQ_PEND_REG1_REG);
289 1.2.4.2 skrll if (!pend0 && !pend1)
290 1.2.4.2 skrll return 0;
291 1.2.4.2 skrll
292 1.2.4.2 skrll DMA_WRITE(sc, DMA_IRQ_PEND_REG0_REG, pend0);
293 1.2.4.2 skrll DMA_WRITE(sc, DMA_IRQ_PEND_REG1_REG, pend1);
294 1.2.4.2 skrll
295 1.2.4.2 skrll pend = pend0 | ((uint64_t)pend1 << 32);
296 1.2.4.2 skrll
297 1.2.4.2 skrll while ((bit = ffs64(pend & DMA_IRQ_PKG_MASK)) != 0) {
298 1.2.4.2 skrll mask = __BIT(bit - 1);
299 1.2.4.2 skrll pend &= ~mask;
300 1.2.4.2 skrll index = (bit - 1) / 4;
301 1.2.4.2 skrll
302 1.2.4.2 skrll if (sc->sc_chan[index].ch_callback == NULL)
303 1.2.4.2 skrll continue;
304 1.2.4.2 skrll sc->sc_chan[index].ch_callback(
305 1.2.4.2 skrll sc->sc_chan[index].ch_callbackarg);
306 1.2.4.2 skrll }
307 1.2.4.2 skrll
308 1.2.4.2 skrll return 1;
309 1.2.4.2 skrll }
310 1.2.4.2 skrll
311 1.2.4.2 skrll static int
312 1.2.4.2 skrll sun6idma_match(device_t parent, cfdata_t cf, void *aux)
313 1.2.4.2 skrll {
314 1.2.4.2 skrll struct fdt_attach_args * const faa = aux;
315 1.2.4.2 skrll
316 1.2.4.2 skrll return of_match_compat_data(faa->faa_phandle, compat_data);
317 1.2.4.2 skrll }
318 1.2.4.2 skrll
319 1.2.4.2 skrll static void
320 1.2.4.2 skrll sun6idma_attach(device_t parent, device_t self, void *aux)
321 1.2.4.2 skrll {
322 1.2.4.2 skrll struct sun6idma_softc * const sc = device_private(self);
323 1.2.4.2 skrll struct fdt_attach_args * const faa = aux;
324 1.2.4.2 skrll const int phandle = faa->faa_phandle;
325 1.2.4.2 skrll const size_t desclen = sizeof(struct sun6idma_desc);
326 1.2.4.2 skrll struct fdtbus_reset *rst;
327 1.2.4.2 skrll struct clk *clk;
328 1.2.4.2 skrll char intrstr[128];
329 1.2.4.2 skrll bus_addr_t addr;
330 1.2.4.2 skrll bus_size_t size;
331 1.2.4.2 skrll int error, nsegs;
332 1.2.4.2 skrll u_int index;
333 1.2.4.2 skrll
334 1.2.4.2 skrll if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
335 1.2.4.2 skrll aprint_error(": couldn't get registers\n");
336 1.2.4.2 skrll return;
337 1.2.4.2 skrll }
338 1.2.4.2 skrll
339 1.2.4.2 skrll if ((clk = fdtbus_clock_get_index(phandle, 0)) == NULL ||
340 1.2.4.2 skrll clk_enable(clk) != 0) {
341 1.2.4.2 skrll aprint_error(": couldn't enable clock\n");
342 1.2.4.2 skrll return;
343 1.2.4.2 skrll }
344 1.2.4.2 skrll if ((rst = fdtbus_reset_get_index(phandle, 0)) == NULL ||
345 1.2.4.2 skrll fdtbus_reset_deassert(rst) != 0) {
346 1.2.4.2 skrll aprint_error(": couldn't de-assert reset\n");
347 1.2.4.2 skrll return;
348 1.2.4.2 skrll }
349 1.2.4.2 skrll
350 1.2.4.2 skrll sc->sc_dev = self;
351 1.2.4.2 skrll sc->sc_phandle = phandle;
352 1.2.4.2 skrll sc->sc_dmat = faa->faa_dmat;
353 1.2.4.2 skrll sc->sc_bst = faa->faa_bst;
354 1.2.4.2 skrll if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
355 1.2.4.2 skrll aprint_error(": couldn't map registers\n");
356 1.2.4.2 skrll return;
357 1.2.4.2 skrll }
358 1.2.4.2 skrll mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SCHED);
359 1.2.4.2 skrll
360 1.2.4.2 skrll if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
361 1.2.4.2 skrll aprint_error(": failed to decode interrupt\n");
362 1.2.4.2 skrll return;
363 1.2.4.2 skrll }
364 1.2.4.2 skrll
365 1.2.4.2 skrll sc->sc_nchan = of_search_compatible(phandle, compat_data)->data;
366 1.2.4.2 skrll sc->sc_chan = kmem_alloc(sizeof(*sc->sc_chan) * sc->sc_nchan, KM_SLEEP);
367 1.2.4.2 skrll
368 1.2.4.2 skrll aprint_naive("\n");
369 1.2.4.2 skrll aprint_normal(": DMA controller (%u channels)\n", sc->sc_nchan);
370 1.2.4.2 skrll
371 1.2.4.2 skrll DMA_WRITE(sc, DMA_IRQ_EN_REG0_REG, 0);
372 1.2.4.2 skrll DMA_WRITE(sc, DMA_IRQ_EN_REG1_REG, 0);
373 1.2.4.2 skrll DMA_WRITE(sc, DMA_IRQ_PEND_REG0_REG, ~0);
374 1.2.4.2 skrll DMA_WRITE(sc, DMA_IRQ_PEND_REG1_REG, ~0);
375 1.2.4.2 skrll
376 1.2.4.2 skrll for (index = 0; index < sc->sc_nchan; index++) {
377 1.2.4.2 skrll struct sun6idma_channel *ch = &sc->sc_chan[index];
378 1.2.4.2 skrll ch->ch_index = index;
379 1.2.4.2 skrll ch->ch_callback = NULL;
380 1.2.4.2 skrll ch->ch_callbackarg = NULL;
381 1.2.4.2 skrll ch->ch_dmadesclen = desclen;
382 1.2.4.2 skrll
383 1.2.4.2 skrll error = bus_dmamem_alloc(sc->sc_dmat, desclen, 0, 0,
384 1.2.4.2 skrll ch->ch_dmasegs, 1, &nsegs, BUS_DMA_WAITOK);
385 1.2.4.2 skrll if (error)
386 1.2.4.2 skrll panic("bus_dmamem_alloc failed: %d", error);
387 1.2.4.2 skrll error = bus_dmamem_map(sc->sc_dmat, ch->ch_dmasegs, nsegs,
388 1.2.4.2 skrll desclen, &ch->ch_dmadesc, BUS_DMA_WAITOK);
389 1.2.4.2 skrll if (error)
390 1.2.4.2 skrll panic("bus_dmamem_map failed: %d", error);
391 1.2.4.2 skrll error = bus_dmamap_create(sc->sc_dmat, desclen, 1, desclen, 0,
392 1.2.4.2 skrll BUS_DMA_WAITOK, &ch->ch_dmamap);
393 1.2.4.2 skrll if (error)
394 1.2.4.2 skrll panic("bus_dmamap_create failed: %d", error);
395 1.2.4.2 skrll error = bus_dmamap_load(sc->sc_dmat, ch->ch_dmamap,
396 1.2.4.2 skrll ch->ch_dmadesc, desclen, NULL, BUS_DMA_WAITOK);
397 1.2.4.2 skrll if (error)
398 1.2.4.2 skrll panic("bus_dmamap_load failed: %d", error);
399 1.2.4.2 skrll
400 1.2.4.2 skrll DMA_WRITE(sc, DMA_EN_REG(index), 0);
401 1.2.4.2 skrll }
402 1.2.4.2 skrll
403 1.2.4.2 skrll sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_SCHED, FDT_INTR_MPSAFE,
404 1.2.4.2 skrll sun6idma_intr, sc);
405 1.2.4.2 skrll if (sc->sc_ih == NULL) {
406 1.2.4.2 skrll aprint_error_dev(sc->sc_dev,
407 1.2.4.2 skrll "couldn't establish interrupt on %s\n", intrstr);
408 1.2.4.2 skrll return;
409 1.2.4.2 skrll }
410 1.2.4.2 skrll aprint_normal_dev(sc->sc_dev, "interrupting on %s\n", intrstr);
411 1.2.4.2 skrll
412 1.2.4.2 skrll fdtbus_register_dma_controller(self, phandle, &sun6idma_funcs);
413 1.2.4.2 skrll }
414 1.2.4.2 skrll
415 1.2.4.2 skrll CFATTACH_DECL_NEW(sun6i_dma, sizeof(struct sun6idma_softc),
416 1.2.4.2 skrll sun6idma_match, sun6idma_attach, NULL, NULL);
417 1.2.4.2 skrll
418 1.2.4.2 skrll #ifdef DDB
419 1.2.4.2 skrll void sun6idma_dump(void);
420 1.2.4.2 skrll
421 1.2.4.2 skrll void
422 1.2.4.2 skrll sun6idma_dump(void)
423 1.2.4.2 skrll {
424 1.2.4.2 skrll struct sun6idma_softc *sc;
425 1.2.4.2 skrll device_t dev;
426 1.2.4.2 skrll u_int index;
427 1.2.4.2 skrll
428 1.2.4.2 skrll dev = device_find_by_driver_unit("sun6idma", 0);
429 1.2.4.2 skrll if (dev == NULL)
430 1.2.4.2 skrll return;
431 1.2.4.2 skrll sc = device_private(dev);
432 1.2.4.2 skrll
433 1.2.4.2 skrll device_printf(dev, "DMA_IRQ_EN_REG0_REG: %08x\n", DMA_READ(sc, DMA_IRQ_EN_REG0_REG));
434 1.2.4.2 skrll device_printf(dev, "DMA_IRQ_EN_REG1_REG: %08x\n", DMA_READ(sc, DMA_IRQ_EN_REG1_REG));
435 1.2.4.2 skrll device_printf(dev, "DMA_IRQ_PEND_REG0_REG: %08x\n", DMA_READ(sc, DMA_IRQ_PEND_REG0_REG));
436 1.2.4.2 skrll device_printf(dev, "DMA_IRQ_PEND_REG1_REG: %08x\n", DMA_READ(sc, DMA_IRQ_PEND_REG1_REG));
437 1.2.4.2 skrll device_printf(dev, "DMA_STA_REG: %08x\n", DMA_READ(sc, DMA_STA_REG));
438 1.2.4.2 skrll
439 1.2.4.2 skrll for (index = 0; index < sc->sc_nchan; index++) {
440 1.2.4.2 skrll struct sun6idma_channel *ch = &sc->sc_chan[index];
441 1.2.4.2 skrll if (ch->ch_callback == NULL)
442 1.2.4.2 skrll continue;
443 1.2.4.2 skrll device_printf(dev, " %2d: DMA_EN_REG: %08x\n", index, DMA_READ(sc, DMA_EN_REG(index)));
444 1.2.4.2 skrll device_printf(dev, " %2d: DMA_PAU_REG: %08x\n", index, DMA_READ(sc, DMA_PAU_REG(index)));
445 1.2.4.2 skrll device_printf(dev, " %2d: DMA_START_ADDR_REG: %08x\n", index, DMA_READ(sc, DMA_START_ADDR_REG(index)));
446 1.2.4.2 skrll device_printf(dev, " %2d: DMA_CFG_REG: %08x\n", index, DMA_READ(sc, DMA_CFG_REG(index)));
447 1.2.4.2 skrll device_printf(dev, " %2d: DMA_CUR_SRC_REG: %08x\n", index, DMA_READ(sc, DMA_CUR_SRC_REG(index)));
448 1.2.4.2 skrll device_printf(dev, " %2d: DMA_CUR_DEST_REG: %08x\n", index, DMA_READ(sc, DMA_CUR_DEST_REG(index)));
449 1.2.4.2 skrll device_printf(dev, " %2d: DMA_BCNT_LEFT_REG: %08x\n", index, DMA_READ(sc, DMA_BCNT_LEFT_REG(index)));
450 1.2.4.2 skrll device_printf(dev, " %2d: DMA_PARA_REG: %08x\n", index, DMA_READ(sc, DMA_PARA_REG(index)));
451 1.2.4.2 skrll }
452 1.2.4.2 skrll }
453 1.2.4.2 skrll #endif
454