Home | History | Annotate | Line # | Download | only in sunxi
sun6i_dma.c revision 1.3.2.1
      1  1.3.2.1  pgoyette /* $NetBSD: sun6i_dma.c,v 1.3.2.1 2018/05/21 04:35:59 pgoyette Exp $ */
      2      1.1  jmcneill 
      3      1.1  jmcneill /*-
      4      1.1  jmcneill  * Copyright (c) 2014-2017 Jared McNeill <jmcneill (at) invisible.ca>
      5      1.1  jmcneill  * All rights reserved.
      6      1.1  jmcneill  *
      7      1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8      1.1  jmcneill  * modification, are permitted provided that the following conditions
      9      1.1  jmcneill  * are met:
     10      1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11      1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12      1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14      1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15      1.1  jmcneill  *
     16      1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17      1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18      1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19      1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20      1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21      1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22      1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23      1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24      1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25      1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26      1.1  jmcneill  * SUCH DAMAGE.
     27      1.1  jmcneill  */
     28      1.1  jmcneill 
     29      1.2  jmcneill #include "opt_ddb.h"
     30      1.2  jmcneill 
     31      1.1  jmcneill #include <sys/cdefs.h>
     32  1.3.2.1  pgoyette __KERNEL_RCSID(0, "$NetBSD: sun6i_dma.c,v 1.3.2.1 2018/05/21 04:35:59 pgoyette Exp $");
     33      1.1  jmcneill 
     34      1.1  jmcneill #include <sys/param.h>
     35      1.1  jmcneill #include <sys/bus.h>
     36      1.1  jmcneill #include <sys/device.h>
     37      1.1  jmcneill #include <sys/intr.h>
     38      1.1  jmcneill #include <sys/systm.h>
     39      1.1  jmcneill #include <sys/mutex.h>
     40      1.1  jmcneill #include <sys/bitops.h>
     41      1.1  jmcneill #include <sys/kmem.h>
     42      1.1  jmcneill 
     43      1.1  jmcneill #include <dev/fdt/fdtvar.h>
     44      1.1  jmcneill 
     45      1.1  jmcneill #define DMA_IRQ_EN_REG0_REG		0x0000
     46      1.1  jmcneill #define DMA_IRQ_EN_REG1_REG		0x0004
     47      1.1  jmcneill #define  DMA_IRQ_EN_REG0_QUEUE_IRQ_EN(n)	__BIT(n * 4 + 2)
     48      1.1  jmcneill #define  DMA_IRQ_EN_REG0_PKG_IRQ_EN(n)		__BIT(n * 4 + 1)
     49      1.1  jmcneill #define  DMA_IRQ_EN_REG0_HLAF_IRQ_EN(n)		__BIT(n * 4 + 0)
     50      1.1  jmcneill #define  DMA_IRQ_EN_REG1_QUEUE_IRQ_EN(n)	__BIT((n - 8) * 4 + 2)
     51      1.1  jmcneill #define  DMA_IRQ_EN_REG1_PKG_IRQ_EN(n)		__BIT((n - 8) * 4 + 1)
     52      1.1  jmcneill #define  DMA_IRQ_EN_REG1_HLAF_IRQ_EN(n)		__BIT((n - 8) * 4 + 0)
     53      1.1  jmcneill #define DMA_IRQ_PEND_REG0_REG		0x0010
     54      1.1  jmcneill #define DMA_IRQ_PEND_REG1_REG		0x0014
     55      1.1  jmcneill #define  DMA_IRQ_QUEUE_MASK			0x4444444444444444ULL
     56      1.1  jmcneill #define  DMA_IRQ_PKG_MASK			0x2222222222222222ULL
     57      1.1  jmcneill #define  DMA_IRQ_HF_MASK			0x1111111111111111ULL
     58      1.1  jmcneill #define DMA_STA_REG			0x0030
     59      1.1  jmcneill #define DMA_EN_REG(n)			(0x0100 + (n) * 0x40 + 0x00)
     60      1.1  jmcneill #define  DMA_EN_EN				__BIT(0)
     61      1.1  jmcneill #define DMA_PAU_REG(n)			(0x0100 + (n) * 0x40 + 0x04)
     62      1.1  jmcneill #define  DMA_PAU_PAUSE				__BIT(0)
     63      1.1  jmcneill #define DMA_START_ADDR_REG(n)		(0x0100 + (n) * 0x40 + 0x08)
     64      1.1  jmcneill #define DMA_CFG_REG(n)			(0x0100 + (n) * 0x40 + 0x0C)
     65      1.1  jmcneill #define  DMA_CFG_DEST_DATA_WIDTH		__BITS(26,25)
     66      1.1  jmcneill #define   DMA_CFG_DATA_WIDTH(n)			((n) >> 4)
     67      1.1  jmcneill #define  DMA_CFG_DEST_BST_LEN			__BITS(24,23)
     68      1.1  jmcneill #define	  DMA_CFG_BST_LEN(n)			((n) == 1 ? 0 : (((n) >> 3) + 1))
     69      1.1  jmcneill #define  DMA_CFG_DEST_ADDR_MODE			__BITS(22,21)
     70      1.1  jmcneill #define   DMA_CFG_ADDR_MODE_LINEAR		0
     71      1.1  jmcneill #define   DMA_CFG_ADDR_MODE_IO			1
     72      1.1  jmcneill #define  DMA_CFG_DEST_DRQ_TYPE			__BITS(20,16)
     73      1.1  jmcneill #define	  DMA_CFG_DRQ_TYPE_SDRAM		1
     74      1.1  jmcneill #define  DMA_CFG_SRC_DATA_WIDTH			__BITS(10,9)
     75      1.1  jmcneill #define  DMA_CFG_SRC_BST_LEN			__BITS(8,7)
     76      1.1  jmcneill #define  DMA_CFG_SRC_ADDR_MODE			__BITS(6,5)
     77      1.1  jmcneill #define  DMA_CFG_SRC_DRQ_TYPE			__BITS(4,0)
     78      1.1  jmcneill #define DMA_CUR_SRC_REG(n)		(0x0100 + (n) * 0x40 + 0x10)
     79      1.1  jmcneill #define DMA_CUR_DEST_REG(n)		(0x0100 + (n) * 0x40 + 0x14)
     80      1.1  jmcneill #define DMA_BCNT_LEFT_REG(n)		(0x0100 + (n) * 0x40 + 0x18)
     81      1.1  jmcneill #define DMA_PARA_REG(n)			(0x0100 + (n) * 0x40 + 0x1C)
     82      1.1  jmcneill #define  DMA_PARA_DATA_BLK_SIZE			__BITS(15,8)
     83      1.1  jmcneill #define  DMA_PARA_WAIT_CYC			__BITS(7,0)
     84      1.1  jmcneill 
     85      1.1  jmcneill struct sun6idma_desc {
     86      1.1  jmcneill 	uint32_t	dma_config;
     87      1.1  jmcneill 	uint32_t	dma_srcaddr;
     88      1.1  jmcneill 	uint32_t	dma_dstaddr;
     89      1.1  jmcneill 	uint32_t	dma_bcnt;
     90      1.1  jmcneill 	uint32_t	dma_para;
     91      1.1  jmcneill 	uint32_t	dma_next;
     92      1.1  jmcneill #define DMA_NULL	0xfffff800
     93      1.1  jmcneill };
     94      1.1  jmcneill 
     95  1.3.2.1  pgoyette struct sun6idma_config {
     96  1.3.2.1  pgoyette 	u_int		num_channels;
     97  1.3.2.1  pgoyette 	bool		autogate;
     98  1.3.2.1  pgoyette 	bus_size_t	autogate_reg;
     99  1.3.2.1  pgoyette 	uint32_t	autogate_mask;
    100  1.3.2.1  pgoyette };
    101  1.3.2.1  pgoyette 
    102  1.3.2.1  pgoyette static const struct sun6idma_config sun6i_a31_dma_config = {
    103  1.3.2.1  pgoyette 	.num_channels = 16
    104  1.3.2.1  pgoyette };
    105  1.3.2.1  pgoyette 
    106  1.3.2.1  pgoyette static const struct sun6idma_config sun8i_a83t_dma_config = {
    107  1.3.2.1  pgoyette 	.num_channels = 8,
    108  1.3.2.1  pgoyette 	.autogate = true,
    109  1.3.2.1  pgoyette 	.autogate_reg = 0x20,
    110  1.3.2.1  pgoyette 	.autogate_mask = 0x4,
    111  1.3.2.1  pgoyette };
    112  1.3.2.1  pgoyette 
    113  1.3.2.1  pgoyette static const struct sun6idma_config sun8i_h3_dma_config = {
    114  1.3.2.1  pgoyette 	.num_channels = 12,
    115  1.3.2.1  pgoyette 	.autogate = true,
    116  1.3.2.1  pgoyette 	.autogate_reg = 0x28,
    117  1.3.2.1  pgoyette 	.autogate_mask = 0x4,
    118  1.3.2.1  pgoyette };
    119  1.3.2.1  pgoyette 
    120  1.3.2.1  pgoyette static const struct sun6idma_config sun50i_a64_dma_config = {
    121  1.3.2.1  pgoyette 	.num_channels = 8,
    122  1.3.2.1  pgoyette 	.autogate = true,
    123  1.3.2.1  pgoyette 	.autogate_reg = 0x28,
    124  1.3.2.1  pgoyette 	.autogate_mask = 0x4,
    125  1.3.2.1  pgoyette };
    126  1.3.2.1  pgoyette 
    127      1.1  jmcneill static const struct of_compat_data compat_data[] = {
    128  1.3.2.1  pgoyette 	{ "allwinner,sun6i-a31-dma",	(uintptr_t)&sun6i_a31_dma_config },
    129  1.3.2.1  pgoyette 	{ "allwinner,sun8i-a83t-dma",	(uintptr_t)&sun8i_a83t_dma_config },
    130  1.3.2.1  pgoyette 	{ "allwinner,sun8i-h3-dma",	(uintptr_t)&sun8i_h3_dma_config },
    131  1.3.2.1  pgoyette 	{ "allwinner,sun50i-a64-dma",	(uintptr_t)&sun50i_a64_dma_config },
    132      1.1  jmcneill 	{ NULL }
    133      1.1  jmcneill };
    134      1.1  jmcneill 
    135      1.1  jmcneill struct sun6idma_channel {
    136      1.1  jmcneill 	uint8_t			ch_index;
    137      1.1  jmcneill 	void			(*ch_callback)(void *);
    138      1.1  jmcneill 	void			*ch_callbackarg;
    139      1.1  jmcneill 	u_int			ch_portid;
    140      1.1  jmcneill 
    141      1.1  jmcneill 	bus_dma_segment_t	ch_dmasegs[1];
    142      1.1  jmcneill 	bus_dmamap_t		ch_dmamap;
    143      1.1  jmcneill 	void			*ch_dmadesc;
    144      1.1  jmcneill 	bus_size_t		ch_dmadesclen;
    145      1.1  jmcneill };
    146      1.1  jmcneill 
    147      1.1  jmcneill struct sun6idma_softc {
    148      1.1  jmcneill 	device_t		sc_dev;
    149      1.1  jmcneill 	bus_space_tag_t		sc_bst;
    150      1.1  jmcneill 	bus_space_handle_t	sc_bsh;
    151      1.1  jmcneill 	bus_dma_tag_t		sc_dmat;
    152      1.1  jmcneill 	int			sc_phandle;
    153      1.1  jmcneill 	void			*sc_ih;
    154      1.1  jmcneill 
    155      1.1  jmcneill 	kmutex_t		sc_lock;
    156      1.1  jmcneill 
    157      1.1  jmcneill 	struct sun6idma_channel	*sc_chan;
    158      1.1  jmcneill 	u_int			sc_nchan;
    159      1.1  jmcneill };
    160      1.1  jmcneill 
    161      1.1  jmcneill #define DMA_READ(sc, reg)		\
    162      1.1  jmcneill     bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
    163      1.1  jmcneill #define DMA_WRITE(sc, reg, val)		\
    164      1.1  jmcneill     bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
    165      1.1  jmcneill 
    166      1.1  jmcneill static void *
    167      1.1  jmcneill sun6idma_acquire(device_t dev, const void *data, size_t len,
    168      1.1  jmcneill     void (*cb)(void *), void *cbarg)
    169      1.1  jmcneill {
    170      1.1  jmcneill 	struct sun6idma_softc *sc = device_private(dev);
    171      1.1  jmcneill 	struct sun6idma_channel *ch = NULL;
    172      1.1  jmcneill 	uint32_t irqen;
    173      1.1  jmcneill 	uint8_t index;
    174      1.1  jmcneill 
    175      1.1  jmcneill 	if (len != 4)
    176      1.1  jmcneill 		return NULL;
    177      1.1  jmcneill 
    178      1.1  jmcneill 	const u_int portid = be32dec(data);
    179      1.1  jmcneill 	if (portid > __SHIFTOUT_MASK(DMA_CFG_SRC_DRQ_TYPE))
    180      1.1  jmcneill 		return NULL;
    181      1.1  jmcneill 
    182      1.1  jmcneill 	mutex_enter(&sc->sc_lock);
    183      1.1  jmcneill 
    184      1.1  jmcneill 	for (index = 0; index < sc->sc_nchan; index++) {
    185      1.1  jmcneill 		if (sc->sc_chan[index].ch_callback == NULL) {
    186      1.1  jmcneill 			ch = &sc->sc_chan[index];
    187      1.1  jmcneill 			ch->ch_callback = cb;
    188      1.1  jmcneill 			ch->ch_callbackarg = cbarg;
    189      1.1  jmcneill 			ch->ch_portid = portid;
    190      1.1  jmcneill 
    191      1.1  jmcneill 			irqen = DMA_READ(sc, index < 8 ?
    192      1.1  jmcneill 			    DMA_IRQ_EN_REG0_REG :
    193      1.1  jmcneill 			    DMA_IRQ_EN_REG1_REG);
    194      1.1  jmcneill 			irqen |= (index < 8 ?
    195      1.1  jmcneill 			    DMA_IRQ_EN_REG0_PKG_IRQ_EN(index) :
    196      1.1  jmcneill 			    DMA_IRQ_EN_REG1_PKG_IRQ_EN(index));
    197      1.1  jmcneill 			DMA_WRITE(sc, index < 8 ?
    198      1.1  jmcneill 			    DMA_IRQ_EN_REG0_REG :
    199      1.1  jmcneill 			    DMA_IRQ_EN_REG1_REG, irqen);
    200      1.1  jmcneill 
    201      1.1  jmcneill 			break;
    202      1.1  jmcneill 		}
    203      1.1  jmcneill 	}
    204      1.1  jmcneill 
    205      1.1  jmcneill 	mutex_exit(&sc->sc_lock);
    206      1.1  jmcneill 
    207      1.1  jmcneill 	return ch;
    208      1.1  jmcneill }
    209      1.1  jmcneill 
    210      1.1  jmcneill static void
    211      1.1  jmcneill sun6idma_release(device_t dev, void *priv)
    212      1.1  jmcneill {
    213      1.1  jmcneill 	struct sun6idma_softc *sc = device_private(dev);
    214      1.1  jmcneill 	struct sun6idma_channel *ch = priv;
    215      1.1  jmcneill 	uint32_t irqen;
    216      1.1  jmcneill 	uint8_t index = ch->ch_index;
    217      1.1  jmcneill 
    218      1.1  jmcneill 	mutex_enter(&sc->sc_lock);
    219      1.1  jmcneill 
    220      1.1  jmcneill 	irqen = DMA_READ(sc, index < 8 ?
    221      1.1  jmcneill 	    DMA_IRQ_EN_REG0_REG :
    222      1.1  jmcneill 	    DMA_IRQ_EN_REG1_REG);
    223      1.1  jmcneill 	irqen &= ~(index < 8 ?
    224      1.1  jmcneill 	    DMA_IRQ_EN_REG0_PKG_IRQ_EN(index) :
    225      1.1  jmcneill 	    DMA_IRQ_EN_REG1_PKG_IRQ_EN(index));
    226      1.1  jmcneill 	DMA_WRITE(sc, index < 8 ?
    227      1.1  jmcneill 	    DMA_IRQ_EN_REG0_REG :
    228      1.1  jmcneill 	    DMA_IRQ_EN_REG1_REG, irqen);
    229      1.1  jmcneill 
    230      1.1  jmcneill 	ch->ch_callback = NULL;
    231      1.1  jmcneill 	ch->ch_callbackarg = NULL;
    232      1.1  jmcneill 
    233      1.1  jmcneill 	mutex_exit(&sc->sc_lock);
    234      1.1  jmcneill }
    235      1.1  jmcneill 
    236      1.1  jmcneill static int
    237      1.1  jmcneill sun6idma_transfer(device_t dev, void *priv, struct fdtbus_dma_req *req)
    238      1.1  jmcneill {
    239      1.1  jmcneill 	struct sun6idma_softc *sc = device_private(dev);
    240      1.1  jmcneill 	struct sun6idma_channel *ch = priv;
    241      1.1  jmcneill 	struct sun6idma_desc *desc = ch->ch_dmadesc;
    242      1.1  jmcneill 	uint32_t src, dst, len, cfg, mem_cfg, dev_cfg;
    243      1.1  jmcneill 	uint32_t mem_width, dev_width, mem_burst, dev_burst;
    244      1.1  jmcneill 
    245      1.1  jmcneill 	if (req->dreq_nsegs != 1)
    246      1.1  jmcneill 		return EINVAL;
    247      1.1  jmcneill 
    248      1.1  jmcneill 	mem_width = DMA_CFG_DATA_WIDTH(req->dreq_mem_opt.opt_bus_width);
    249      1.1  jmcneill 	dev_width = DMA_CFG_DATA_WIDTH(req->dreq_dev_opt.opt_bus_width);
    250      1.2  jmcneill 	mem_burst = DMA_CFG_BST_LEN(req->dreq_mem_opt.opt_burst_len);
    251      1.2  jmcneill 	dev_burst = DMA_CFG_BST_LEN(req->dreq_dev_opt.opt_burst_len);
    252      1.1  jmcneill 
    253      1.1  jmcneill 	mem_cfg = __SHIFTIN(mem_width, DMA_CFG_SRC_DATA_WIDTH) |
    254      1.1  jmcneill 	    __SHIFTIN(mem_burst, DMA_CFG_SRC_BST_LEN) |
    255      1.1  jmcneill 	    __SHIFTIN(DMA_CFG_ADDR_MODE_LINEAR, DMA_CFG_SRC_ADDR_MODE) |
    256      1.1  jmcneill 	    __SHIFTIN(DMA_CFG_DRQ_TYPE_SDRAM, DMA_CFG_SRC_DRQ_TYPE);
    257      1.1  jmcneill 	dev_cfg = __SHIFTIN(dev_width, DMA_CFG_SRC_DATA_WIDTH) |
    258      1.1  jmcneill 	    __SHIFTIN(dev_burst, DMA_CFG_SRC_BST_LEN) |
    259      1.1  jmcneill 	    __SHIFTIN(DMA_CFG_ADDR_MODE_IO, DMA_CFG_SRC_ADDR_MODE) |
    260      1.1  jmcneill 	    __SHIFTIN(ch->ch_portid, DMA_CFG_SRC_DRQ_TYPE);
    261      1.1  jmcneill 
    262      1.1  jmcneill 	if (req->dreq_dir == FDT_DMA_READ) {
    263      1.1  jmcneill 		src = req->dreq_dev_phys;
    264      1.1  jmcneill 		dst = req->dreq_segs[0].ds_addr;
    265      1.1  jmcneill 		cfg = mem_cfg << 16 | dev_cfg;
    266      1.1  jmcneill 	} else {
    267      1.1  jmcneill 		src = req->dreq_segs[0].ds_addr;
    268      1.1  jmcneill 		dst = req->dreq_dev_phys;
    269      1.1  jmcneill 		cfg = dev_cfg << 16 | mem_cfg;
    270      1.1  jmcneill 	}
    271      1.1  jmcneill 	len = req->dreq_segs[0].ds_len;
    272      1.1  jmcneill 
    273      1.1  jmcneill 	desc->dma_config = htole32(cfg);
    274      1.1  jmcneill 	desc->dma_srcaddr = htole32(src);
    275      1.1  jmcneill 	desc->dma_dstaddr = htole32(dst);
    276      1.1  jmcneill 	desc->dma_bcnt = htole32(len);
    277      1.1  jmcneill 	desc->dma_para = htole32(0);
    278      1.1  jmcneill 	desc->dma_next = htole32(DMA_NULL);
    279      1.1  jmcneill 
    280      1.1  jmcneill 	bus_dmamap_sync(sc->sc_dmat, ch->ch_dmamap, 0, ch->ch_dmadesclen,
    281      1.1  jmcneill 	    BUS_DMASYNC_PREWRITE);
    282      1.1  jmcneill 
    283      1.1  jmcneill 	DMA_WRITE(sc, DMA_START_ADDR_REG(ch->ch_index),
    284      1.1  jmcneill 	    ch->ch_dmamap->dm_segs[0].ds_addr);
    285      1.1  jmcneill 	DMA_WRITE(sc, DMA_EN_REG(ch->ch_index), DMA_EN_EN);
    286      1.1  jmcneill 
    287      1.2  jmcneill 	if ((DMA_READ(sc, DMA_EN_REG(ch->ch_index)) & DMA_EN_EN) == 0) {
    288      1.2  jmcneill 		aprint_error_dev(sc->sc_dev,
    289      1.2  jmcneill 		    "DMA Channel %u failed to start\n", ch->ch_index);
    290      1.2  jmcneill 		return EIO;
    291      1.2  jmcneill 	}
    292      1.2  jmcneill 
    293      1.1  jmcneill 	return 0;
    294      1.1  jmcneill }
    295      1.1  jmcneill 
    296      1.1  jmcneill static void
    297      1.1  jmcneill sun6idma_halt(device_t dev, void *priv)
    298      1.1  jmcneill {
    299      1.1  jmcneill 	struct sun6idma_softc *sc = device_private(dev);
    300      1.1  jmcneill 	struct sun6idma_channel *ch = priv;
    301      1.1  jmcneill 
    302      1.1  jmcneill 	DMA_WRITE(sc, DMA_EN_REG(ch->ch_index), 0);
    303      1.1  jmcneill }
    304      1.1  jmcneill 
    305      1.1  jmcneill static const struct fdtbus_dma_controller_func sun6idma_funcs = {
    306      1.1  jmcneill 	.acquire = sun6idma_acquire,
    307      1.1  jmcneill 	.release = sun6idma_release,
    308      1.1  jmcneill 	.transfer = sun6idma_transfer,
    309      1.1  jmcneill 	.halt = sun6idma_halt
    310      1.1  jmcneill };
    311      1.1  jmcneill 
    312      1.1  jmcneill static int
    313      1.1  jmcneill sun6idma_intr(void *priv)
    314      1.1  jmcneill {
    315      1.1  jmcneill 	struct sun6idma_softc *sc = priv;
    316      1.1  jmcneill 	uint32_t pend0, pend1, bit;
    317      1.1  jmcneill 	uint64_t pend, mask;
    318      1.1  jmcneill 	uint8_t index;
    319      1.1  jmcneill 
    320      1.1  jmcneill 	pend0 = DMA_READ(sc, DMA_IRQ_PEND_REG0_REG);
    321      1.1  jmcneill 	pend1 = DMA_READ(sc, DMA_IRQ_PEND_REG1_REG);
    322      1.1  jmcneill 	if (!pend0 && !pend1)
    323      1.1  jmcneill 		return 0;
    324      1.1  jmcneill 
    325      1.1  jmcneill 	DMA_WRITE(sc, DMA_IRQ_PEND_REG0_REG, pend0);
    326      1.1  jmcneill 	DMA_WRITE(sc, DMA_IRQ_PEND_REG1_REG, pend1);
    327      1.1  jmcneill 
    328      1.1  jmcneill 	pend = pend0 | ((uint64_t)pend1 << 32);
    329      1.1  jmcneill 
    330      1.1  jmcneill 	while ((bit = ffs64(pend & DMA_IRQ_PKG_MASK)) != 0) {
    331      1.1  jmcneill 		mask = __BIT(bit - 1);
    332      1.1  jmcneill 		pend &= ~mask;
    333      1.1  jmcneill 		index = (bit - 1) / 4;
    334      1.1  jmcneill 
    335      1.1  jmcneill 		if (sc->sc_chan[index].ch_callback == NULL)
    336      1.1  jmcneill 			continue;
    337      1.1  jmcneill 		sc->sc_chan[index].ch_callback(
    338      1.1  jmcneill 		    sc->sc_chan[index].ch_callbackarg);
    339      1.1  jmcneill 	}
    340      1.1  jmcneill 
    341      1.1  jmcneill 	return 1;
    342      1.1  jmcneill }
    343      1.1  jmcneill 
    344      1.1  jmcneill static int
    345      1.1  jmcneill sun6idma_match(device_t parent, cfdata_t cf, void *aux)
    346      1.1  jmcneill {
    347      1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    348      1.1  jmcneill 
    349      1.1  jmcneill 	return of_match_compat_data(faa->faa_phandle, compat_data);
    350      1.1  jmcneill }
    351      1.1  jmcneill 
    352      1.1  jmcneill static void
    353      1.1  jmcneill sun6idma_attach(device_t parent, device_t self, void *aux)
    354      1.1  jmcneill {
    355      1.1  jmcneill 	struct sun6idma_softc * const sc = device_private(self);
    356      1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    357      1.1  jmcneill 	const int phandle = faa->faa_phandle;
    358      1.1  jmcneill 	const size_t desclen = sizeof(struct sun6idma_desc);
    359  1.3.2.1  pgoyette 	const struct sun6idma_config *conf;
    360      1.1  jmcneill 	struct fdtbus_reset *rst;
    361      1.1  jmcneill 	struct clk *clk;
    362      1.1  jmcneill 	char intrstr[128];
    363      1.1  jmcneill 	bus_addr_t addr;
    364      1.1  jmcneill 	bus_size_t size;
    365      1.1  jmcneill 	int error, nsegs;
    366      1.1  jmcneill 	u_int index;
    367      1.1  jmcneill 
    368      1.1  jmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    369      1.1  jmcneill 		aprint_error(": couldn't get registers\n");
    370      1.1  jmcneill 		return;
    371      1.1  jmcneill 	}
    372      1.1  jmcneill 
    373      1.1  jmcneill 	if ((clk = fdtbus_clock_get_index(phandle, 0)) == NULL ||
    374      1.1  jmcneill 	    clk_enable(clk) != 0) {
    375      1.1  jmcneill 		aprint_error(": couldn't enable clock\n");
    376      1.1  jmcneill 		return;
    377      1.1  jmcneill 	}
    378      1.1  jmcneill 	if ((rst = fdtbus_reset_get_index(phandle, 0)) == NULL ||
    379      1.1  jmcneill 	    fdtbus_reset_deassert(rst) != 0) {
    380      1.1  jmcneill 		aprint_error(": couldn't de-assert reset\n");
    381      1.1  jmcneill 		return;
    382      1.1  jmcneill 	}
    383      1.1  jmcneill 
    384      1.1  jmcneill 	sc->sc_dev = self;
    385      1.1  jmcneill 	sc->sc_phandle = phandle;
    386      1.1  jmcneill 	sc->sc_dmat = faa->faa_dmat;
    387      1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    388      1.1  jmcneill 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
    389      1.1  jmcneill 		aprint_error(": couldn't map registers\n");
    390      1.1  jmcneill 		return;
    391      1.1  jmcneill 	}
    392      1.1  jmcneill 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SCHED);
    393      1.1  jmcneill 
    394      1.1  jmcneill 	if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
    395      1.1  jmcneill 		aprint_error(": failed to decode interrupt\n");
    396      1.1  jmcneill 		return;
    397      1.1  jmcneill 	}
    398      1.1  jmcneill 
    399  1.3.2.1  pgoyette 	conf = (void *)of_search_compatible(phandle, compat_data)->data;
    400  1.3.2.1  pgoyette 
    401  1.3.2.1  pgoyette 	sc->sc_nchan = conf->num_channels;
    402      1.1  jmcneill 	sc->sc_chan = kmem_alloc(sizeof(*sc->sc_chan) * sc->sc_nchan, KM_SLEEP);
    403      1.1  jmcneill 
    404      1.1  jmcneill 	aprint_naive("\n");
    405      1.1  jmcneill 	aprint_normal(": DMA controller (%u channels)\n", sc->sc_nchan);
    406      1.1  jmcneill 
    407      1.1  jmcneill 	DMA_WRITE(sc, DMA_IRQ_EN_REG0_REG, 0);
    408      1.1  jmcneill 	DMA_WRITE(sc, DMA_IRQ_EN_REG1_REG, 0);
    409      1.1  jmcneill 	DMA_WRITE(sc, DMA_IRQ_PEND_REG0_REG, ~0);
    410      1.1  jmcneill 	DMA_WRITE(sc, DMA_IRQ_PEND_REG1_REG, ~0);
    411      1.1  jmcneill 
    412      1.1  jmcneill 	for (index = 0; index < sc->sc_nchan; index++) {
    413      1.1  jmcneill 		struct sun6idma_channel *ch = &sc->sc_chan[index];
    414      1.1  jmcneill 		ch->ch_index = index;
    415      1.1  jmcneill 		ch->ch_callback = NULL;
    416      1.1  jmcneill 		ch->ch_callbackarg = NULL;
    417      1.1  jmcneill 		ch->ch_dmadesclen = desclen;
    418      1.1  jmcneill 
    419      1.1  jmcneill 		error = bus_dmamem_alloc(sc->sc_dmat, desclen, 0, 0,
    420      1.1  jmcneill 		    ch->ch_dmasegs, 1, &nsegs, BUS_DMA_WAITOK);
    421      1.1  jmcneill 		if (error)
    422      1.1  jmcneill 			panic("bus_dmamem_alloc failed: %d", error);
    423      1.1  jmcneill 		error = bus_dmamem_map(sc->sc_dmat, ch->ch_dmasegs, nsegs,
    424      1.1  jmcneill 		    desclen, &ch->ch_dmadesc, BUS_DMA_WAITOK);
    425      1.1  jmcneill 		if (error)
    426      1.1  jmcneill 			panic("bus_dmamem_map failed: %d", error);
    427      1.1  jmcneill 		error = bus_dmamap_create(sc->sc_dmat, desclen, 1, desclen, 0,
    428      1.1  jmcneill 		    BUS_DMA_WAITOK, &ch->ch_dmamap);
    429      1.1  jmcneill 		if (error)
    430      1.1  jmcneill 			panic("bus_dmamap_create failed: %d", error);
    431      1.1  jmcneill 		error = bus_dmamap_load(sc->sc_dmat, ch->ch_dmamap,
    432      1.1  jmcneill 		    ch->ch_dmadesc, desclen, NULL, BUS_DMA_WAITOK);
    433      1.1  jmcneill 		if (error)
    434      1.1  jmcneill 			panic("bus_dmamap_load failed: %d", error);
    435      1.1  jmcneill 
    436      1.1  jmcneill 		DMA_WRITE(sc, DMA_EN_REG(index), 0);
    437      1.1  jmcneill 	}
    438      1.1  jmcneill 
    439  1.3.2.1  pgoyette 	if (conf->autogate)
    440  1.3.2.1  pgoyette 		DMA_WRITE(sc, conf->autogate_reg, conf->autogate_mask);
    441  1.3.2.1  pgoyette 
    442      1.1  jmcneill 	sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_SCHED, FDT_INTR_MPSAFE,
    443      1.1  jmcneill 	    sun6idma_intr, sc);
    444      1.1  jmcneill 	if (sc->sc_ih == NULL) {
    445      1.1  jmcneill 		aprint_error_dev(sc->sc_dev,
    446      1.1  jmcneill 		    "couldn't establish interrupt on %s\n", intrstr);
    447      1.1  jmcneill 		return;
    448      1.1  jmcneill 	}
    449      1.1  jmcneill 	aprint_normal_dev(sc->sc_dev, "interrupting on %s\n", intrstr);
    450      1.1  jmcneill 
    451      1.1  jmcneill 	fdtbus_register_dma_controller(self, phandle, &sun6idma_funcs);
    452      1.1  jmcneill }
    453      1.1  jmcneill 
    454      1.1  jmcneill CFATTACH_DECL_NEW(sun6i_dma, sizeof(struct sun6idma_softc),
    455      1.1  jmcneill         sun6idma_match, sun6idma_attach, NULL, NULL);
    456      1.2  jmcneill 
    457      1.2  jmcneill #ifdef DDB
    458      1.2  jmcneill void sun6idma_dump(void);
    459      1.2  jmcneill 
    460      1.2  jmcneill void
    461      1.2  jmcneill sun6idma_dump(void)
    462      1.2  jmcneill {
    463      1.2  jmcneill 	struct sun6idma_softc *sc;
    464      1.2  jmcneill 	device_t dev;
    465      1.2  jmcneill 	u_int index;
    466      1.2  jmcneill 
    467      1.2  jmcneill 	dev = device_find_by_driver_unit("sun6idma", 0);
    468      1.2  jmcneill 	if (dev == NULL)
    469      1.2  jmcneill 		return;
    470      1.2  jmcneill 	sc = device_private(dev);
    471      1.2  jmcneill 
    472      1.2  jmcneill 	device_printf(dev, "DMA_IRQ_EN_REG0_REG:   %08x\n", DMA_READ(sc, DMA_IRQ_EN_REG0_REG));
    473      1.2  jmcneill 	device_printf(dev, "DMA_IRQ_EN_REG1_REG:   %08x\n", DMA_READ(sc, DMA_IRQ_EN_REG1_REG));
    474      1.2  jmcneill 	device_printf(dev, "DMA_IRQ_PEND_REG0_REG: %08x\n", DMA_READ(sc, DMA_IRQ_PEND_REG0_REG));
    475      1.2  jmcneill 	device_printf(dev, "DMA_IRQ_PEND_REG1_REG: %08x\n", DMA_READ(sc, DMA_IRQ_PEND_REG1_REG));
    476      1.2  jmcneill 	device_printf(dev, "DMA_STA_REG:           %08x\n", DMA_READ(sc, DMA_STA_REG));
    477      1.2  jmcneill 
    478      1.2  jmcneill 	for (index = 0; index < sc->sc_nchan; index++) {
    479      1.2  jmcneill 		struct sun6idma_channel *ch = &sc->sc_chan[index];
    480      1.2  jmcneill 		if (ch->ch_callback == NULL)
    481      1.2  jmcneill 			continue;
    482      1.2  jmcneill 		device_printf(dev, " %2d: DMA_EN_REG:         %08x\n", index, DMA_READ(sc, DMA_EN_REG(index)));
    483      1.2  jmcneill 		device_printf(dev, " %2d: DMA_PAU_REG:        %08x\n", index, DMA_READ(sc, DMA_PAU_REG(index)));
    484      1.2  jmcneill 		device_printf(dev, " %2d: DMA_START_ADDR_REG: %08x\n", index, DMA_READ(sc, DMA_START_ADDR_REG(index)));
    485      1.2  jmcneill 		device_printf(dev, " %2d: DMA_CFG_REG:        %08x\n", index, DMA_READ(sc, DMA_CFG_REG(index)));
    486      1.2  jmcneill 		device_printf(dev, " %2d: DMA_CUR_SRC_REG:    %08x\n", index, DMA_READ(sc, DMA_CUR_SRC_REG(index)));
    487      1.2  jmcneill 		device_printf(dev, " %2d: DMA_CUR_DEST_REG:   %08x\n", index, DMA_READ(sc, DMA_CUR_DEST_REG(index)));
    488      1.2  jmcneill 		device_printf(dev, " %2d: DMA_BCNT_LEFT_REG:  %08x\n", index, DMA_READ(sc, DMA_BCNT_LEFT_REG(index)));
    489      1.2  jmcneill 		device_printf(dev, " %2d: DMA_PARA_REG:       %08x\n", index, DMA_READ(sc, DMA_PARA_REG(index)));
    490      1.2  jmcneill 	}
    491      1.2  jmcneill }
    492      1.2  jmcneill #endif
    493