sun6i_spireg.h revision 1.1 1 1.1 jakllsch /* $NetBSD: sun6i_spireg.h,v 1.1 2018/02/06 12:45:39 jakllsch Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch /*
4 1.1 jakllsch * Copyright (c) 2018 Jonathan A. Kollasch
5 1.1 jakllsch * All rights reserved.
6 1.1 jakllsch *
7 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
8 1.1 jakllsch * modification, are permitted provided that the following conditions
9 1.1 jakllsch * are met:
10 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
11 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
12 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
14 1.1 jakllsch * documentation and/or other materials provided with the distribution.
15 1.1 jakllsch *
16 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 1.1 jakllsch * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
20 1.1 jakllsch * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 1.1 jakllsch * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 1.1 jakllsch * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 1.1 jakllsch * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 1.1 jakllsch * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 1.1 jakllsch * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 1.1 jakllsch * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jakllsch */
28 1.1 jakllsch
29 1.1 jakllsch #ifndef _SUNXI_SUN6I_SPIREG_H_
30 1.1 jakllsch #define _SUNXI_SUN6I_SPIREG_H_
31 1.1 jakllsch
32 1.1 jakllsch #include <sys/cdefs.h>
33 1.1 jakllsch
34 1.1 jakllsch #define SPI_GCR 0x004
35 1.1 jakllsch #define SPI_GCR_SRST __BIT(31)
36 1.1 jakllsch #define SPI_GCR_TP_EN __BIT(7)
37 1.1 jakllsch #define SPI_GCR_MODE __BIT(1)
38 1.1 jakllsch #define SPI_GCR_MODE_SLAVE (0)
39 1.1 jakllsch #define SPI_GCR_MODE_MASTER (1)
40 1.1 jakllsch #define SPI_GCR_EN __BIT(0)
41 1.1 jakllsch
42 1.1 jakllsch #define SPI_TCR 0x008
43 1.1 jakllsch #define SPI_TCR_XCH __BIT(31)
44 1.1 jakllsch #define SPI_TCR_SDDM __BIT(14)
45 1.1 jakllsch #define SPI_TCR_SDM __BIT(13)
46 1.1 jakllsch #define SPI_TCR_FBS __BIT(12)
47 1.1 jakllsch #define SPI_TCR_SDC __BIT(11)
48 1.1 jakllsch #define SPI_TCR_RPSM __BIT(10)
49 1.1 jakllsch #define SPI_TCR_DDB __BIT(9)
50 1.1 jakllsch #define SPI_TCR_DHB __BIT(8)
51 1.1 jakllsch #define SPI_TCR_SS_LEVEL __BIT(7)
52 1.1 jakllsch #define SPI_TCR_SS_OWNER __BIT(6)
53 1.1 jakllsch #define SPI_TCR_SS_SEL __BITS(5,4)
54 1.1 jakllsch #define SPI_TCR_SSCTL __BIT(3)
55 1.1 jakllsch #define SPI_TCR_SPOL __BIT(2)
56 1.1 jakllsch #define SPI_TCR_CPOL __BIT(1)
57 1.1 jakllsch #define SPI_TCR_CPHA __BIT(0)
58 1.1 jakllsch
59 1.1 jakllsch #define SPI_IER 0x010
60 1.1 jakllsch #define SPI_IER_SS_INT_EN __BIT(13)
61 1.1 jakllsch #define SPI_IER_TC_INT_EN __BIT(12)
62 1.1 jakllsch #define SPI_IER_TF_UDR_INT_EN __BIT(11)
63 1.1 jakllsch #define SPI_IER_TF_OVF_INT_EN __BIT(10)
64 1.1 jakllsch #define SPI_IER_RF_UDR_INT_EN __BIT(9)
65 1.1 jakllsch #define SPI_IER_RF_OVF_INT_EN __BIT(8)
66 1.1 jakllsch #define SPI_IER_TF_FUL_INT_EN __BIT(6)
67 1.1 jakllsch #define SPI_IER_TX_EMP_INT_EN __BIT(5)
68 1.1 jakllsch #define SPI_IER_TX_ERQ_INT_EN __BIT(4)
69 1.1 jakllsch #define SPI_IER_RF_FUL_INT_EN __BIT(2)
70 1.1 jakllsch #define SPI_IER_RX_EMP_INT_EN __BIT(1)
71 1.1 jakllsch #define SPI_IER_RF_RDY_INT_EN __BIT(0)
72 1.1 jakllsch
73 1.1 jakllsch #define SPI_INT_STA 0x014
74 1.1 jakllsch #define SPI_ISR_SSI __BIT(13)
75 1.1 jakllsch #define SPI_ISR_TC __BIT(12)
76 1.1 jakllsch #define SPI_ISR_TF_UDF __BIT(11)
77 1.1 jakllsch #define SPI_ISR_TF_OVF __BIT(10)
78 1.1 jakllsch #define SPI_ISR_RX_UDF __BIT(9)
79 1.1 jakllsch #define SPI_ISR_RX_OVF __BIT(8)
80 1.1 jakllsch #define SPI_ISR_TX_FULL __BIT(6)
81 1.1 jakllsch #define SPI_ISR_TX_EMP __BIT(5)
82 1.1 jakllsch #define SPI_ISR_TX_READY __BIT(4)
83 1.1 jakllsch #define SPI_ISR_RX_FULL __BIT(2)
84 1.1 jakllsch #define SPI_ISR_RX_EMP __BIT(1)
85 1.1 jakllsch #define SPI_ISR_RX_RDY __BIT(0)
86 1.1 jakllsch
87 1.1 jakllsch #define SPI_FCR 0x018
88 1.1 jakllsch #define SPI_FCR_TX_FIFO_RST __BIT(31)
89 1.1 jakllsch #define SPI_FCR_TF_TEST __BIT(30)
90 1.1 jakllsch #define SPI_FCR_TF_DRQ_EN __BIT(24)
91 1.1 jakllsch #define SPI_FCR_TX_TRIG_LEVEL __BITS(23,16)
92 1.1 jakllsch #define SPI_FCR_RF_RST __BIT(15)
93 1.1 jakllsch #define SPI_FCR_RF_TEST __BIT(14)
94 1.1 jakllsch #define SPI_FCR_RX_DMA_MODE __BIT(9)
95 1.1 jakllsch #define SPI_FCR_RF_DRQ_EN __BIT(8)
96 1.1 jakllsch #define SPI_FCR_RX_TRIG_LEVEL __BITS(7,0)
97 1.1 jakllsch
98 1.1 jakllsch #define SPI_FSR 0x01c
99 1.1 jakllsch #define SPI_FSR_TB_WR __BIT(31)
100 1.1 jakllsch #define SPI_FSR_TB_CNT __BITS(30,28)
101 1.1 jakllsch #define SPI_FSR_TF_CNT __BITS(23,16)
102 1.1 jakllsch #define SPI_FSR_RB_WR __BIT(15)
103 1.1 jakllsch #define SPI_FSR_RB_CNT __BITS(14,12)
104 1.1 jakllsch #define SPI_FSR_RF_CNT __BITS(7,0)
105 1.1 jakllsch
106 1.1 jakllsch #define SPI_WCR 0x020
107 1.1 jakllsch #define SPI_WCR_SWC __BITS(19,16)
108 1.1 jakllsch #define SPI_WCR_WCC __BITS(15,0)
109 1.1 jakllsch
110 1.1 jakllsch #define SPI_CCTL 0x024
111 1.1 jakllsch #define SPI_CCTL_DRS __BIT(12)
112 1.1 jakllsch #define SPI_CCTL_CDR1 __BITS(11,8)
113 1.1 jakllsch #define SPI_CCTL_CDR2 __BITS(7,0)
114 1.1 jakllsch
115 1.1 jakllsch #define SPI_BC 0x030
116 1.1 jakllsch #define SPI_BC_MBC __BITS(23,0)
117 1.1 jakllsch
118 1.1 jakllsch #define SPI_TC 0x034
119 1.1 jakllsch #define SPI_TC_MWTC __BITS(23,0)
120 1.1 jakllsch
121 1.1 jakllsch #define SPI_BCC 0x038
122 1.1 jakllsch #define SPI_BCC_DRM __BIT(28)
123 1.1 jakllsch #define SPI_BCC_DBC __BITS(27,24)
124 1.1 jakllsch #define SPI_BCC_STC __BITS(23,0)
125 1.1 jakllsch
126 1.1 jakllsch #define SPI_NDMA_CTL 0x088
127 1.1 jakllsch #define SPI_NDMA_CTL_NDMA_MODE_CTL __BITS(7,0)
128 1.1 jakllsch
129 1.1 jakllsch #define SPI_TXD 0x200
130 1.1 jakllsch #define SPI_TXD_TDATA_4 __BITS(31,0)
131 1.1 jakllsch
132 1.1 jakllsch #define SPI_RXD 0x300
133 1.1 jakllsch #define SPI_RXD_RDATA_4 __BITS(31,0)
134 1.1 jakllsch
135 1.1 jakllsch #endif /* _SUNXI_SUN6I_SPIREG_H_ */
136