1 1.10 jmcneill /* $NetBSD: sun8i_codec.c,v 1.10 2022/10/29 19:07:39 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /*- 4 1.1 jmcneill * Copyright (c) 2018 Jared McNeill <jmcneill (at) invisible.ca> 5 1.1 jmcneill * All rights reserved. 6 1.1 jmcneill * 7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without 8 1.1 jmcneill * modification, are permitted provided that the following conditions 9 1.1 jmcneill * are met: 10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright 11 1.1 jmcneill * notice, this list of conditions and the following disclaimer. 12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the 14 1.1 jmcneill * documentation and/or other materials provided with the distribution. 15 1.1 jmcneill * 16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 jmcneill * SUCH DAMAGE. 27 1.1 jmcneill */ 28 1.1 jmcneill 29 1.1 jmcneill #include <sys/cdefs.h> 30 1.10 jmcneill __KERNEL_RCSID(0, "$NetBSD: sun8i_codec.c,v 1.10 2022/10/29 19:07:39 jmcneill Exp $"); 31 1.1 jmcneill 32 1.1 jmcneill #include <sys/param.h> 33 1.1 jmcneill #include <sys/bus.h> 34 1.1 jmcneill #include <sys/cpu.h> 35 1.1 jmcneill #include <sys/device.h> 36 1.1 jmcneill #include <sys/kmem.h> 37 1.1 jmcneill #include <sys/bitops.h> 38 1.1 jmcneill #include <sys/gpio.h> 39 1.2 jmcneill #include <sys/workqueue.h> 40 1.1 jmcneill 41 1.6 isaki #include <dev/audio/audio_dai.h> 42 1.1 jmcneill 43 1.1 jmcneill #include <dev/fdt/fdtvar.h> 44 1.1 jmcneill 45 1.1 jmcneill #define SYSCLK_CTL 0x00c 46 1.1 jmcneill #define AIF1CLK_ENA __BIT(11) 47 1.1 jmcneill #define AIF1CLK_SRC __BITS(9,8) 48 1.1 jmcneill #define AIF1CLK_SRC_PLL 2 49 1.1 jmcneill #define SYSCLK_ENA __BIT(3) 50 1.1 jmcneill #define SYSCLK_SRC __BIT(0) 51 1.1 jmcneill 52 1.1 jmcneill #define MOD_CLK_ENA 0x010 53 1.1 jmcneill #define MOD_RST_CTL 0x014 54 1.1 jmcneill #define MOD_AIF1 __BIT(15) 55 1.1 jmcneill #define MOD_ADC __BIT(3) 56 1.1 jmcneill #define MOD_DAC __BIT(2) 57 1.1 jmcneill 58 1.1 jmcneill #define SYS_SR_CTRL 0x018 59 1.1 jmcneill #define AIF1_FS __BITS(15,12) 60 1.1 jmcneill #define AIF_FS_48KHZ 8 61 1.1 jmcneill 62 1.1 jmcneill #define AIF1CLK_CTRL 0x040 63 1.1 jmcneill #define AIF1_MSTR_MOD __BIT(15) 64 1.1 jmcneill #define AIF1_BCLK_INV __BIT(14) 65 1.1 jmcneill #define AIF1_LRCK_INV __BIT(13) 66 1.1 jmcneill #define AIF1_BCLK_DIV __BITS(12,9) 67 1.1 jmcneill #define AIF1_BCLK_DIV_16 6 68 1.1 jmcneill #define AIF1_LRCK_DIV __BITS(8,6) 69 1.1 jmcneill #define AIF1_LRCK_DIV_16 0 70 1.1 jmcneill #define AIF1_LRCK_DIV_64 2 71 1.1 jmcneill #define AIF1_WORD_SIZ __BITS(5,4) 72 1.1 jmcneill #define AIF1_WORD_SIZ_16 1 73 1.1 jmcneill #define AIF1_DATA_FMT __BITS(3,2) 74 1.1 jmcneill #define AIF1_DATA_FMT_I2S 0 75 1.1 jmcneill #define AIF1_DATA_FMT_LJ 1 76 1.1 jmcneill #define AIF1_DATA_FMT_RJ 2 77 1.1 jmcneill #define AIF1_DATA_FMT_DSP 3 78 1.1 jmcneill 79 1.1 jmcneill #define AIF1_DACDAT_CTRL 0x048 80 1.1 jmcneill #define AIF1_DAC0L_ENA __BIT(15) 81 1.1 jmcneill #define AIF1_DAC0R_ENA __BIT(14) 82 1.1 jmcneill 83 1.1 jmcneill #define ADC_DIG_CTRL 0x100 84 1.1 jmcneill #define ADC_DIG_CTRL_ENAD __BIT(15) 85 1.1 jmcneill 86 1.2 jmcneill #define HMIC_CTRL1 0x110 87 1.2 jmcneill #define HMIC_CTRL1_N __BITS(11,8) 88 1.2 jmcneill #define HMIC_CTRL1_JACK_IN_IRQ_EN __BIT(4) 89 1.2 jmcneill #define HMIC_CTRL1_JACK_OUT_IRQ_EN __BIT(3) 90 1.2 jmcneill #define HMIC_CTRL1_MIC_DET_IRQ_EN __BIT(0) 91 1.2 jmcneill 92 1.2 jmcneill #define HMIC_CTRL2 0x114 93 1.2 jmcneill #define HMIC_CTRL2_MDATA_THRES __BITS(12,8) 94 1.2 jmcneill 95 1.2 jmcneill #define HMIC_STS 0x118 96 1.2 jmcneill #define HMIC_STS_MIC_PRESENT __BIT(6) 97 1.2 jmcneill #define HMIC_STS_JACK_DET_OIRQ __BIT(4) 98 1.2 jmcneill #define HMIC_STS_JACK_DET_IIRQ __BIT(3) 99 1.2 jmcneill #define HMIC_STS_MIC_DET_ST __BIT(0) 100 1.2 jmcneill 101 1.1 jmcneill #define DAC_DIG_CTRL 0x120 102 1.1 jmcneill #define DAC_DIG_CTRL_ENDA __BIT(15) 103 1.1 jmcneill 104 1.1 jmcneill #define DAC_MXR_SRC 0x130 105 1.1 jmcneill #define DACL_MXR_SRC __BITS(15,12) 106 1.1 jmcneill #define DACL_MXR_SRC_AIF1_DAC0L 0x8 107 1.1 jmcneill #define DACR_MXR_SRC __BITS(11,8) 108 1.1 jmcneill #define DACR_MXR_SRC_AIF1_DAC0R 0x8 109 1.1 jmcneill 110 1.1 jmcneill struct sun8i_codec_softc { 111 1.1 jmcneill device_t sc_dev; 112 1.1 jmcneill bus_space_tag_t sc_bst; 113 1.1 jmcneill bus_space_handle_t sc_bsh; 114 1.1 jmcneill int sc_phandle; 115 1.1 jmcneill 116 1.2 jmcneill struct workqueue *sc_workq; 117 1.2 jmcneill struct work sc_work; 118 1.2 jmcneill 119 1.1 jmcneill struct audio_dai_device sc_dai; 120 1.2 jmcneill audio_dai_tag_t sc_codec_analog; 121 1.2 jmcneill int sc_jackdet_pol; 122 1.1 jmcneill 123 1.1 jmcneill struct fdtbus_gpio_pin *sc_pin_pa; 124 1.1 jmcneill 125 1.1 jmcneill struct clk *sc_clk_gate; 126 1.1 jmcneill struct clk *sc_clk_mod; 127 1.1 jmcneill }; 128 1.1 jmcneill 129 1.1 jmcneill #define RD4(sc, reg) \ 130 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg)) 131 1.1 jmcneill #define WR4(sc, reg, val) \ 132 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val)) 133 1.1 jmcneill 134 1.1 jmcneill static int 135 1.4 jmcneill sun8i_codec_set_port(void *priv, mixer_ctrl_t *mc) 136 1.4 jmcneill { 137 1.4 jmcneill struct sun8i_codec_softc * const sc = priv; 138 1.4 jmcneill 139 1.4 jmcneill if (!sc->sc_codec_analog) 140 1.4 jmcneill return ENXIO; 141 1.4 jmcneill 142 1.4 jmcneill return audio_dai_set_port(sc->sc_codec_analog, mc); 143 1.4 jmcneill } 144 1.4 jmcneill 145 1.4 jmcneill static int 146 1.4 jmcneill sun8i_codec_get_port(void *priv, mixer_ctrl_t *mc) 147 1.4 jmcneill { 148 1.4 jmcneill struct sun8i_codec_softc * const sc = priv; 149 1.4 jmcneill 150 1.4 jmcneill if (!sc->sc_codec_analog) 151 1.4 jmcneill return ENXIO; 152 1.4 jmcneill 153 1.4 jmcneill return audio_dai_get_port(sc->sc_codec_analog, mc); 154 1.4 jmcneill } 155 1.4 jmcneill 156 1.4 jmcneill static int 157 1.4 jmcneill sun8i_codec_query_devinfo(void *priv, mixer_devinfo_t *di) 158 1.4 jmcneill { 159 1.4 jmcneill struct sun8i_codec_softc * const sc = priv; 160 1.4 jmcneill 161 1.4 jmcneill if (!sc->sc_codec_analog) 162 1.4 jmcneill return ENXIO; 163 1.4 jmcneill 164 1.4 jmcneill return audio_dai_query_devinfo(sc->sc_codec_analog, di); 165 1.4 jmcneill } 166 1.4 jmcneill 167 1.1 jmcneill static const struct audio_hw_if sun8i_codec_hw_if = { 168 1.4 jmcneill .set_port = sun8i_codec_set_port, 169 1.4 jmcneill .get_port = sun8i_codec_get_port, 170 1.4 jmcneill .query_devinfo = sun8i_codec_query_devinfo, 171 1.1 jmcneill }; 172 1.1 jmcneill 173 1.1 jmcneill static audio_dai_tag_t 174 1.1 jmcneill sun8i_codec_dai_get_tag(device_t dev, const void *data, size_t len) 175 1.1 jmcneill { 176 1.1 jmcneill struct sun8i_codec_softc * const sc = device_private(dev); 177 1.10 jmcneill const u_int sound_dai_cells = len / 4; 178 1.1 jmcneill 179 1.10 jmcneill KASSERT(sound_dai_cells > 0); 180 1.1 jmcneill 181 1.10 jmcneill /* 182 1.10 jmcneill * This driver only supports AIF1 with CPU DAI at the moment. 183 1.10 jmcneill * When #sound-dai-cells is 0, return this tag. When #sound-dai-cells 184 1.10 jmcneill * is 1, return this tag only when the second cell contains the 185 1.10 jmcneill * value 0. 186 1.10 jmcneill * 187 1.10 jmcneill * Update this when support for multiple interfaces is added to 188 1.10 jmcneill * this driver. 189 1.10 jmcneill */ 190 1.10 jmcneill if (sound_dai_cells == 1) { 191 1.10 jmcneill return &sc->sc_dai; 192 1.10 jmcneill } 193 1.10 jmcneill 194 1.10 jmcneill if (sound_dai_cells == 2) { 195 1.10 jmcneill const u_int iface = be32dec((const u_int *)data + 1); 196 1.10 jmcneill if (iface == 0) { 197 1.10 jmcneill return &sc->sc_dai; 198 1.10 jmcneill } 199 1.10 jmcneill } 200 1.10 jmcneill 201 1.10 jmcneill return NULL; 202 1.1 jmcneill } 203 1.1 jmcneill 204 1.1 jmcneill static struct fdtbus_dai_controller_func sun8i_codec_dai_funcs = { 205 1.1 jmcneill .get_tag = sun8i_codec_dai_get_tag 206 1.1 jmcneill }; 207 1.1 jmcneill 208 1.1 jmcneill static int 209 1.1 jmcneill sun8i_codec_dai_set_format(audio_dai_tag_t dai, u_int format) 210 1.1 jmcneill { 211 1.1 jmcneill struct sun8i_codec_softc * const sc = audio_dai_private(dai); 212 1.1 jmcneill uint32_t val; 213 1.1 jmcneill 214 1.1 jmcneill const u_int fmt = __SHIFTOUT(format, AUDIO_DAI_FORMAT_MASK); 215 1.1 jmcneill const u_int pol = __SHIFTOUT(format, AUDIO_DAI_POLARITY_MASK); 216 1.1 jmcneill const u_int clk = __SHIFTOUT(format, AUDIO_DAI_CLOCK_MASK); 217 1.1 jmcneill 218 1.1 jmcneill val = RD4(sc, AIF1CLK_CTRL); 219 1.1 jmcneill 220 1.1 jmcneill val &= ~AIF1_DATA_FMT; 221 1.1 jmcneill switch (fmt) { 222 1.1 jmcneill case AUDIO_DAI_FORMAT_I2S: 223 1.1 jmcneill val |= __SHIFTIN(AIF1_DATA_FMT_I2S, AIF1_DATA_FMT); 224 1.1 jmcneill break; 225 1.1 jmcneill case AUDIO_DAI_FORMAT_RJ: 226 1.1 jmcneill val |= __SHIFTIN(AIF1_DATA_FMT_RJ, AIF1_DATA_FMT); 227 1.1 jmcneill break; 228 1.1 jmcneill case AUDIO_DAI_FORMAT_LJ: 229 1.1 jmcneill val |= __SHIFTIN(AIF1_DATA_FMT_LJ, AIF1_DATA_FMT); 230 1.1 jmcneill break; 231 1.1 jmcneill case AUDIO_DAI_FORMAT_DSPA: 232 1.1 jmcneill case AUDIO_DAI_FORMAT_DSPB: 233 1.1 jmcneill val |= __SHIFTIN(AIF1_DATA_FMT_DSP, AIF1_DATA_FMT); 234 1.1 jmcneill break; 235 1.1 jmcneill default: 236 1.1 jmcneill return EINVAL; 237 1.1 jmcneill } 238 1.1 jmcneill 239 1.1 jmcneill val &= ~(AIF1_BCLK_INV|AIF1_LRCK_INV); 240 1.1 jmcneill /* Codec LRCK polarity is inverted (datasheet is wrong) */ 241 1.1 jmcneill if (!AUDIO_DAI_POLARITY_F(pol)) 242 1.1 jmcneill val |= AIF1_LRCK_INV; 243 1.1 jmcneill if (AUDIO_DAI_POLARITY_B(pol)) 244 1.1 jmcneill val |= AIF1_BCLK_INV; 245 1.1 jmcneill 246 1.1 jmcneill switch (clk) { 247 1.1 jmcneill case AUDIO_DAI_CLOCK_CBM_CFM: 248 1.1 jmcneill val &= ~AIF1_MSTR_MOD; /* codec is master */ 249 1.1 jmcneill break; 250 1.1 jmcneill case AUDIO_DAI_CLOCK_CBS_CFS: 251 1.1 jmcneill val |= AIF1_MSTR_MOD; /* codec is slave */ 252 1.1 jmcneill break; 253 1.1 jmcneill default: 254 1.1 jmcneill return EINVAL; 255 1.1 jmcneill } 256 1.1 jmcneill 257 1.1 jmcneill val &= ~AIF1_LRCK_DIV; 258 1.1 jmcneill val |= __SHIFTIN(AIF1_LRCK_DIV_64, AIF1_LRCK_DIV); 259 1.1 jmcneill 260 1.1 jmcneill val &= ~AIF1_BCLK_DIV; 261 1.1 jmcneill val |= __SHIFTIN(AIF1_BCLK_DIV_16, AIF1_BCLK_DIV); 262 1.1 jmcneill 263 1.1 jmcneill WR4(sc, AIF1CLK_CTRL, val); 264 1.1 jmcneill 265 1.1 jmcneill return 0; 266 1.1 jmcneill } 267 1.1 jmcneill 268 1.2 jmcneill static int 269 1.2 jmcneill sun8i_codec_dai_add_device(audio_dai_tag_t dai, audio_dai_tag_t aux) 270 1.2 jmcneill { 271 1.2 jmcneill struct sun8i_codec_softc * const sc = audio_dai_private(dai); 272 1.2 jmcneill 273 1.2 jmcneill if (sc->sc_codec_analog != NULL) 274 1.2 jmcneill return 0; 275 1.2 jmcneill 276 1.2 jmcneill sc->sc_codec_analog = aux; 277 1.2 jmcneill 278 1.2 jmcneill return 0; 279 1.2 jmcneill } 280 1.2 jmcneill 281 1.2 jmcneill static void 282 1.2 jmcneill sun8i_codec_set_jackdet(struct sun8i_codec_softc *sc, bool enable) 283 1.2 jmcneill { 284 1.2 jmcneill const uint32_t mask = 285 1.2 jmcneill HMIC_CTRL1_JACK_IN_IRQ_EN | 286 1.2 jmcneill HMIC_CTRL1_JACK_OUT_IRQ_EN | 287 1.2 jmcneill HMIC_CTRL1_MIC_DET_IRQ_EN; 288 1.2 jmcneill uint32_t val; 289 1.2 jmcneill 290 1.2 jmcneill val = RD4(sc, HMIC_CTRL1); 291 1.2 jmcneill if (enable) 292 1.2 jmcneill val |= mask; 293 1.2 jmcneill else 294 1.2 jmcneill val &= ~mask; 295 1.2 jmcneill WR4(sc, HMIC_CTRL1, val); 296 1.2 jmcneill } 297 1.2 jmcneill 298 1.2 jmcneill static int 299 1.2 jmcneill sun8i_codec_intr(void *priv) 300 1.2 jmcneill { 301 1.2 jmcneill const uint32_t mask = 302 1.2 jmcneill HMIC_STS_JACK_DET_OIRQ | 303 1.2 jmcneill HMIC_STS_JACK_DET_IIRQ | 304 1.2 jmcneill HMIC_STS_MIC_DET_ST; 305 1.3 jmcneill struct sun8i_codec_softc * const sc = priv; 306 1.3 jmcneill uint32_t val; 307 1.2 jmcneill 308 1.3 jmcneill val = RD4(sc, HMIC_STS); 309 1.3 jmcneill if (val & mask) { 310 1.2 jmcneill /* Disable jack detect IRQ until work is complete */ 311 1.2 jmcneill sun8i_codec_set_jackdet(sc, false); 312 1.2 jmcneill 313 1.2 jmcneill /* Schedule pending jack detect task */ 314 1.2 jmcneill workqueue_enqueue(sc->sc_workq, &sc->sc_work, NULL); 315 1.2 jmcneill } 316 1.2 jmcneill 317 1.2 jmcneill return 1; 318 1.2 jmcneill } 319 1.2 jmcneill 320 1.2 jmcneill 321 1.2 jmcneill static void 322 1.2 jmcneill sun8i_codec_thread(struct work *wk, void *priv) 323 1.2 jmcneill { 324 1.2 jmcneill struct sun8i_codec_softc * const sc = priv; 325 1.2 jmcneill int hpdet = -1, micdet = -1; 326 1.3 jmcneill uint32_t val; 327 1.3 jmcneill 328 1.3 jmcneill val = RD4(sc, HMIC_STS); 329 1.2 jmcneill 330 1.2 jmcneill if (sc->sc_codec_analog) { 331 1.3 jmcneill if (val & HMIC_STS_JACK_DET_OIRQ) 332 1.2 jmcneill hpdet = 0 ^ sc->sc_jackdet_pol; 333 1.3 jmcneill else if (val & HMIC_STS_JACK_DET_IIRQ) 334 1.2 jmcneill hpdet = 1 ^ sc->sc_jackdet_pol; 335 1.2 jmcneill 336 1.3 jmcneill if (val & HMIC_STS_MIC_DET_ST) 337 1.3 jmcneill micdet = !!(val & HMIC_STS_MIC_PRESENT); 338 1.2 jmcneill 339 1.2 jmcneill if (hpdet != -1) { 340 1.2 jmcneill audio_dai_jack_detect(sc->sc_codec_analog, 341 1.2 jmcneill AUDIO_DAI_JACK_HP, hpdet); 342 1.2 jmcneill } 343 1.2 jmcneill if (micdet != -1) { 344 1.2 jmcneill audio_dai_jack_detect(sc->sc_codec_analog, 345 1.2 jmcneill AUDIO_DAI_JACK_MIC, micdet); 346 1.2 jmcneill } 347 1.2 jmcneill } 348 1.2 jmcneill 349 1.3 jmcneill WR4(sc, HMIC_STS, val); 350 1.3 jmcneill 351 1.2 jmcneill /* Re-enable jack detect IRQ */ 352 1.2 jmcneill sun8i_codec_set_jackdet(sc, true); 353 1.2 jmcneill } 354 1.2 jmcneill 355 1.9 thorpej static const struct device_compatible_entry compat_data[] = { 356 1.9 thorpej { .compat = "allwinner,sun8i-a33-codec" }, 357 1.9 thorpej DEVICE_COMPAT_EOL 358 1.1 jmcneill }; 359 1.1 jmcneill 360 1.1 jmcneill static int 361 1.1 jmcneill sun8i_codec_match(device_t parent, cfdata_t cf, void *aux) 362 1.1 jmcneill { 363 1.1 jmcneill struct fdt_attach_args * const faa = aux; 364 1.1 jmcneill 365 1.9 thorpej return of_compatible_match(faa->faa_phandle, compat_data); 366 1.1 jmcneill } 367 1.1 jmcneill 368 1.1 jmcneill static void 369 1.1 jmcneill sun8i_codec_attach(device_t parent, device_t self, void *aux) 370 1.1 jmcneill { 371 1.1 jmcneill struct sun8i_codec_softc * const sc = device_private(self); 372 1.1 jmcneill struct fdt_attach_args * const faa = aux; 373 1.1 jmcneill const int phandle = faa->faa_phandle; 374 1.2 jmcneill char intrstr[128]; 375 1.1 jmcneill bus_addr_t addr; 376 1.1 jmcneill bus_size_t size; 377 1.1 jmcneill uint32_t val; 378 1.2 jmcneill void *ih; 379 1.1 jmcneill 380 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) { 381 1.1 jmcneill aprint_error(": couldn't get registers\n"); 382 1.1 jmcneill return; 383 1.1 jmcneill } 384 1.2 jmcneill 385 1.2 jmcneill if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) { 386 1.2 jmcneill aprint_error(": couldn't decode interrupt\n"); 387 1.2 jmcneill return; 388 1.2 jmcneill } 389 1.2 jmcneill 390 1.2 jmcneill sc->sc_dev = self; 391 1.1 jmcneill sc->sc_bst = faa->faa_bst; 392 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) { 393 1.1 jmcneill aprint_error(": couldn't map registers\n"); 394 1.1 jmcneill return; 395 1.1 jmcneill } 396 1.2 jmcneill sc->sc_jackdet_pol = 1; 397 1.1 jmcneill 398 1.1 jmcneill sc->sc_clk_gate = fdtbus_clock_get(phandle, "bus"); 399 1.1 jmcneill sc->sc_clk_mod = fdtbus_clock_get(phandle, "mod"); 400 1.1 jmcneill if (!sc->sc_clk_gate || !sc->sc_clk_mod) { 401 1.1 jmcneill aprint_error(": couldn't get clocks\n"); 402 1.1 jmcneill return; 403 1.1 jmcneill } 404 1.1 jmcneill if (clk_enable(sc->sc_clk_gate) != 0) { 405 1.1 jmcneill aprint_error(": couldn't enable bus clock\n"); 406 1.1 jmcneill return; 407 1.1 jmcneill } 408 1.1 jmcneill 409 1.1 jmcneill sc->sc_phandle = phandle; 410 1.1 jmcneill 411 1.1 jmcneill aprint_naive("\n"); 412 1.1 jmcneill aprint_normal(": Audio Codec\n"); 413 1.1 jmcneill 414 1.2 jmcneill if (workqueue_create(&sc->sc_workq, "jackdet", sun8i_codec_thread, 415 1.2 jmcneill sc, PRI_NONE, IPL_VM, 0) != 0) { 416 1.2 jmcneill aprint_error_dev(self, "couldn't create jackdet workqueue\n"); 417 1.2 jmcneill return; 418 1.2 jmcneill } 419 1.2 jmcneill 420 1.1 jmcneill /* Enable clocks */ 421 1.1 jmcneill val = RD4(sc, SYSCLK_CTL); 422 1.1 jmcneill val |= AIF1CLK_ENA; 423 1.1 jmcneill val &= ~AIF1CLK_SRC; 424 1.1 jmcneill val |= __SHIFTIN(AIF1CLK_SRC_PLL, AIF1CLK_SRC); 425 1.1 jmcneill val |= SYSCLK_ENA; 426 1.1 jmcneill val &= ~SYSCLK_SRC; 427 1.1 jmcneill WR4(sc, SYSCLK_CTL, val); 428 1.1 jmcneill WR4(sc, MOD_CLK_ENA, MOD_AIF1 | MOD_ADC | MOD_DAC); 429 1.1 jmcneill WR4(sc, MOD_RST_CTL, MOD_AIF1 | MOD_ADC | MOD_DAC); 430 1.1 jmcneill 431 1.1 jmcneill /* Enable digital parts */ 432 1.1 jmcneill WR4(sc, DAC_DIG_CTRL, DAC_DIG_CTRL_ENDA); 433 1.5 jmcneill WR4(sc, ADC_DIG_CTRL, ADC_DIG_CTRL_ENAD); 434 1.1 jmcneill 435 1.1 jmcneill /* Set AIF1 to 48 kHz */ 436 1.1 jmcneill val = RD4(sc, SYS_SR_CTRL); 437 1.1 jmcneill val &= ~AIF1_FS; 438 1.1 jmcneill val |= __SHIFTIN(AIF_FS_48KHZ, AIF1_FS); 439 1.1 jmcneill WR4(sc, SYS_SR_CTRL, val); 440 1.1 jmcneill 441 1.1 jmcneill /* Set AIF1 to 16-bit */ 442 1.1 jmcneill val = RD4(sc, AIF1CLK_CTRL); 443 1.1 jmcneill val &= ~AIF1_WORD_SIZ; 444 1.1 jmcneill val |= __SHIFTIN(AIF1_WORD_SIZ_16, AIF1_WORD_SIZ); 445 1.1 jmcneill WR4(sc, AIF1CLK_CTRL, val); 446 1.1 jmcneill 447 1.1 jmcneill /* Enable AIF1 DAC timelot 0 */ 448 1.1 jmcneill val = RD4(sc, AIF1_DACDAT_CTRL); 449 1.1 jmcneill val |= AIF1_DAC0L_ENA; 450 1.1 jmcneill val |= AIF1_DAC0R_ENA; 451 1.1 jmcneill WR4(sc, AIF1_DACDAT_CTRL, val); 452 1.1 jmcneill 453 1.1 jmcneill /* DAC mixer source select */ 454 1.1 jmcneill val = RD4(sc, DAC_MXR_SRC); 455 1.1 jmcneill val &= ~DACL_MXR_SRC; 456 1.1 jmcneill val |= __SHIFTIN(DACL_MXR_SRC_AIF1_DAC0L, DACL_MXR_SRC); 457 1.1 jmcneill val &= ~DACR_MXR_SRC; 458 1.1 jmcneill val |= __SHIFTIN(DACR_MXR_SRC_AIF1_DAC0R, DACR_MXR_SRC); 459 1.1 jmcneill WR4(sc, DAC_MXR_SRC, val); 460 1.1 jmcneill 461 1.1 jmcneill /* Enable PA power */ 462 1.1 jmcneill sc->sc_pin_pa = fdtbus_gpio_acquire(phandle, "allwinner,pa-gpios", GPIO_PIN_OUTPUT); 463 1.1 jmcneill if (sc->sc_pin_pa) 464 1.1 jmcneill fdtbus_gpio_write(sc->sc_pin_pa, 1); 465 1.1 jmcneill 466 1.2 jmcneill /* Enable jack detect */ 467 1.2 jmcneill val = RD4(sc, HMIC_CTRL1); 468 1.2 jmcneill val |= __SHIFTIN(0xff, HMIC_CTRL1_N); 469 1.2 jmcneill WR4(sc, HMIC_CTRL1, val); 470 1.2 jmcneill 471 1.2 jmcneill val = RD4(sc, HMIC_CTRL2); 472 1.2 jmcneill val &= ~HMIC_CTRL2_MDATA_THRES; 473 1.2 jmcneill val |= __SHIFTIN(0x17, HMIC_CTRL2_MDATA_THRES); 474 1.2 jmcneill WR4(sc, HMIC_CTRL2, val); 475 1.2 jmcneill 476 1.2 jmcneill /* Schedule initial jack detect task */ 477 1.2 jmcneill workqueue_enqueue(sc->sc_workq, &sc->sc_work, NULL); 478 1.2 jmcneill 479 1.8 jmcneill ih = fdtbus_intr_establish_xname(phandle, 0, IPL_VM, FDT_INTR_MPSAFE, 480 1.8 jmcneill sun8i_codec_intr, sc, device_xname(self)); 481 1.2 jmcneill if (ih == NULL) { 482 1.2 jmcneill aprint_error_dev(self, "couldn't establish interrupt on %s\n", 483 1.2 jmcneill intrstr); 484 1.2 jmcneill return; 485 1.2 jmcneill } 486 1.2 jmcneill aprint_normal_dev(self, "interrupting on %s\n", intrstr); 487 1.2 jmcneill 488 1.1 jmcneill sc->sc_dai.dai_set_format = sun8i_codec_dai_set_format; 489 1.2 jmcneill sc->sc_dai.dai_add_device = sun8i_codec_dai_add_device; 490 1.1 jmcneill sc->sc_dai.dai_hw_if = &sun8i_codec_hw_if; 491 1.1 jmcneill sc->sc_dai.dai_dev = self; 492 1.1 jmcneill sc->sc_dai.dai_priv = sc; 493 1.1 jmcneill fdtbus_register_dai_controller(self, phandle, &sun8i_codec_dai_funcs); 494 1.1 jmcneill } 495 1.1 jmcneill 496 1.1 jmcneill CFATTACH_DECL_NEW(sun8i_codec, sizeof(struct sun8i_codec_softc), 497 1.1 jmcneill sun8i_codec_match, sun8i_codec_attach, NULL, NULL); 498