sun8i_codec.c revision 1.1 1 1.1 jmcneill /* $NetBSD: sun8i_codec.c,v 1.1 2018/05/10 00:00:21 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2018 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill __KERNEL_RCSID(0, "$NetBSD: sun8i_codec.c,v 1.1 2018/05/10 00:00:21 jmcneill Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/cpu.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/kmem.h>
37 1.1 jmcneill #include <sys/bitops.h>
38 1.1 jmcneill #include <sys/gpio.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/audio_dai.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <dev/fdt/fdtvar.h>
43 1.1 jmcneill
44 1.1 jmcneill #define SYSCLK_CTL 0x00c
45 1.1 jmcneill #define AIF1CLK_ENA __BIT(11)
46 1.1 jmcneill #define AIF1CLK_SRC __BITS(9,8)
47 1.1 jmcneill #define AIF1CLK_SRC_PLL 2
48 1.1 jmcneill #define SYSCLK_ENA __BIT(3)
49 1.1 jmcneill #define SYSCLK_SRC __BIT(0)
50 1.1 jmcneill
51 1.1 jmcneill #define MOD_CLK_ENA 0x010
52 1.1 jmcneill #define MOD_RST_CTL 0x014
53 1.1 jmcneill #define MOD_AIF1 __BIT(15)
54 1.1 jmcneill #define MOD_ADC __BIT(3)
55 1.1 jmcneill #define MOD_DAC __BIT(2)
56 1.1 jmcneill
57 1.1 jmcneill #define SYS_SR_CTRL 0x018
58 1.1 jmcneill #define AIF1_FS __BITS(15,12)
59 1.1 jmcneill #define AIF_FS_48KHZ 8
60 1.1 jmcneill
61 1.1 jmcneill #define AIF1CLK_CTRL 0x040
62 1.1 jmcneill #define AIF1_MSTR_MOD __BIT(15)
63 1.1 jmcneill #define AIF1_BCLK_INV __BIT(14)
64 1.1 jmcneill #define AIF1_LRCK_INV __BIT(13)
65 1.1 jmcneill #define AIF1_BCLK_DIV __BITS(12,9)
66 1.1 jmcneill #define AIF1_BCLK_DIV_16 6
67 1.1 jmcneill #define AIF1_LRCK_DIV __BITS(8,6)
68 1.1 jmcneill #define AIF1_LRCK_DIV_16 0
69 1.1 jmcneill #define AIF1_LRCK_DIV_64 2
70 1.1 jmcneill #define AIF1_WORD_SIZ __BITS(5,4)
71 1.1 jmcneill #define AIF1_WORD_SIZ_16 1
72 1.1 jmcneill #define AIF1_DATA_FMT __BITS(3,2)
73 1.1 jmcneill #define AIF1_DATA_FMT_I2S 0
74 1.1 jmcneill #define AIF1_DATA_FMT_LJ 1
75 1.1 jmcneill #define AIF1_DATA_FMT_RJ 2
76 1.1 jmcneill #define AIF1_DATA_FMT_DSP 3
77 1.1 jmcneill
78 1.1 jmcneill #define AIF1_DACDAT_CTRL 0x048
79 1.1 jmcneill #define AIF1_DAC0L_ENA __BIT(15)
80 1.1 jmcneill #define AIF1_DAC0R_ENA __BIT(14)
81 1.1 jmcneill
82 1.1 jmcneill #define ADC_DIG_CTRL 0x100
83 1.1 jmcneill #define ADC_DIG_CTRL_ENAD __BIT(15)
84 1.1 jmcneill
85 1.1 jmcneill #define DAC_DIG_CTRL 0x120
86 1.1 jmcneill #define DAC_DIG_CTRL_ENDA __BIT(15)
87 1.1 jmcneill
88 1.1 jmcneill #define DAC_MXR_SRC 0x130
89 1.1 jmcneill #define DACL_MXR_SRC __BITS(15,12)
90 1.1 jmcneill #define DACL_MXR_SRC_AIF1_DAC0L 0x8
91 1.1 jmcneill #define DACR_MXR_SRC __BITS(11,8)
92 1.1 jmcneill #define DACR_MXR_SRC_AIF1_DAC0R 0x8
93 1.1 jmcneill
94 1.1 jmcneill struct sun8i_codec_softc {
95 1.1 jmcneill device_t sc_dev;
96 1.1 jmcneill bus_space_tag_t sc_bst;
97 1.1 jmcneill bus_space_handle_t sc_bsh;
98 1.1 jmcneill int sc_phandle;
99 1.1 jmcneill
100 1.1 jmcneill struct audio_dai_device sc_dai;
101 1.1 jmcneill
102 1.1 jmcneill struct fdtbus_gpio_pin *sc_pin_pa;
103 1.1 jmcneill
104 1.1 jmcneill struct clk *sc_clk_gate;
105 1.1 jmcneill struct clk *sc_clk_mod;
106 1.1 jmcneill };
107 1.1 jmcneill
108 1.1 jmcneill #define RD4(sc, reg) \
109 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
110 1.1 jmcneill #define WR4(sc, reg, val) \
111 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
112 1.1 jmcneill
113 1.1 jmcneill static int
114 1.1 jmcneill sun8i_codec_set_params(void *priv, int setmode, int usemode,
115 1.1 jmcneill audio_params_t *play, audio_params_t *rec,
116 1.1 jmcneill stream_filter_list_t *pfil, stream_filter_list_t *rfil)
117 1.1 jmcneill {
118 1.1 jmcneill if (play && (setmode & AUMODE_PLAY))
119 1.1 jmcneill if (play->sample_rate != 48000)
120 1.1 jmcneill return EINVAL;
121 1.1 jmcneill
122 1.1 jmcneill if (rec && (setmode & AUMODE_RECORD))
123 1.1 jmcneill if (rec->sample_rate != 48000)
124 1.1 jmcneill return EINVAL;
125 1.1 jmcneill
126 1.1 jmcneill return 0;
127 1.1 jmcneill }
128 1.1 jmcneill
129 1.1 jmcneill static const struct audio_hw_if sun8i_codec_hw_if = {
130 1.1 jmcneill .set_params = sun8i_codec_set_params,
131 1.1 jmcneill };
132 1.1 jmcneill
133 1.1 jmcneill static audio_dai_tag_t
134 1.1 jmcneill sun8i_codec_dai_get_tag(device_t dev, const void *data, size_t len)
135 1.1 jmcneill {
136 1.1 jmcneill struct sun8i_codec_softc * const sc = device_private(dev);
137 1.1 jmcneill
138 1.1 jmcneill if (len != 4)
139 1.1 jmcneill return NULL;
140 1.1 jmcneill
141 1.1 jmcneill return &sc->sc_dai;
142 1.1 jmcneill }
143 1.1 jmcneill
144 1.1 jmcneill static struct fdtbus_dai_controller_func sun8i_codec_dai_funcs = {
145 1.1 jmcneill .get_tag = sun8i_codec_dai_get_tag
146 1.1 jmcneill };
147 1.1 jmcneill
148 1.1 jmcneill static int
149 1.1 jmcneill sun8i_codec_dai_set_format(audio_dai_tag_t dai, u_int format)
150 1.1 jmcneill {
151 1.1 jmcneill struct sun8i_codec_softc * const sc = audio_dai_private(dai);
152 1.1 jmcneill uint32_t val;
153 1.1 jmcneill
154 1.1 jmcneill const u_int fmt = __SHIFTOUT(format, AUDIO_DAI_FORMAT_MASK);
155 1.1 jmcneill const u_int pol = __SHIFTOUT(format, AUDIO_DAI_POLARITY_MASK);
156 1.1 jmcneill const u_int clk = __SHIFTOUT(format, AUDIO_DAI_CLOCK_MASK);
157 1.1 jmcneill
158 1.1 jmcneill val = RD4(sc, AIF1CLK_CTRL);
159 1.1 jmcneill
160 1.1 jmcneill val &= ~AIF1_DATA_FMT;
161 1.1 jmcneill switch (fmt) {
162 1.1 jmcneill case AUDIO_DAI_FORMAT_I2S:
163 1.1 jmcneill val |= __SHIFTIN(AIF1_DATA_FMT_I2S, AIF1_DATA_FMT);
164 1.1 jmcneill break;
165 1.1 jmcneill case AUDIO_DAI_FORMAT_RJ:
166 1.1 jmcneill val |= __SHIFTIN(AIF1_DATA_FMT_RJ, AIF1_DATA_FMT);
167 1.1 jmcneill break;
168 1.1 jmcneill case AUDIO_DAI_FORMAT_LJ:
169 1.1 jmcneill val |= __SHIFTIN(AIF1_DATA_FMT_LJ, AIF1_DATA_FMT);
170 1.1 jmcneill break;
171 1.1 jmcneill case AUDIO_DAI_FORMAT_DSPA:
172 1.1 jmcneill case AUDIO_DAI_FORMAT_DSPB:
173 1.1 jmcneill val |= __SHIFTIN(AIF1_DATA_FMT_DSP, AIF1_DATA_FMT);
174 1.1 jmcneill break;
175 1.1 jmcneill default:
176 1.1 jmcneill return EINVAL;
177 1.1 jmcneill }
178 1.1 jmcneill
179 1.1 jmcneill val &= ~(AIF1_BCLK_INV|AIF1_LRCK_INV);
180 1.1 jmcneill /* Codec LRCK polarity is inverted (datasheet is wrong) */
181 1.1 jmcneill if (!AUDIO_DAI_POLARITY_F(pol))
182 1.1 jmcneill val |= AIF1_LRCK_INV;
183 1.1 jmcneill if (AUDIO_DAI_POLARITY_B(pol))
184 1.1 jmcneill val |= AIF1_BCLK_INV;
185 1.1 jmcneill
186 1.1 jmcneill switch (clk) {
187 1.1 jmcneill case AUDIO_DAI_CLOCK_CBM_CFM:
188 1.1 jmcneill val &= ~AIF1_MSTR_MOD; /* codec is master */
189 1.1 jmcneill break;
190 1.1 jmcneill case AUDIO_DAI_CLOCK_CBS_CFS:
191 1.1 jmcneill val |= AIF1_MSTR_MOD; /* codec is slave */
192 1.1 jmcneill break;
193 1.1 jmcneill default:
194 1.1 jmcneill return EINVAL;
195 1.1 jmcneill }
196 1.1 jmcneill
197 1.1 jmcneill val &= ~AIF1_LRCK_DIV;
198 1.1 jmcneill val |= __SHIFTIN(AIF1_LRCK_DIV_64, AIF1_LRCK_DIV);
199 1.1 jmcneill
200 1.1 jmcneill val &= ~AIF1_BCLK_DIV;
201 1.1 jmcneill val |= __SHIFTIN(AIF1_BCLK_DIV_16, AIF1_BCLK_DIV);
202 1.1 jmcneill
203 1.1 jmcneill WR4(sc, AIF1CLK_CTRL, val);
204 1.1 jmcneill
205 1.1 jmcneill return 0;
206 1.1 jmcneill }
207 1.1 jmcneill
208 1.1 jmcneill static const char * compatible[] = {
209 1.1 jmcneill "allwinner,sun50i-a64-codec",
210 1.1 jmcneill NULL
211 1.1 jmcneill };
212 1.1 jmcneill
213 1.1 jmcneill static int
214 1.1 jmcneill sun8i_codec_match(device_t parent, cfdata_t cf, void *aux)
215 1.1 jmcneill {
216 1.1 jmcneill struct fdt_attach_args * const faa = aux;
217 1.1 jmcneill
218 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
219 1.1 jmcneill }
220 1.1 jmcneill
221 1.1 jmcneill static void
222 1.1 jmcneill sun8i_codec_attach(device_t parent, device_t self, void *aux)
223 1.1 jmcneill {
224 1.1 jmcneill struct sun8i_codec_softc * const sc = device_private(self);
225 1.1 jmcneill struct fdt_attach_args * const faa = aux;
226 1.1 jmcneill const int phandle = faa->faa_phandle;
227 1.1 jmcneill bus_addr_t addr;
228 1.1 jmcneill bus_size_t size;
229 1.1 jmcneill uint32_t val;
230 1.1 jmcneill
231 1.1 jmcneill sc->sc_dev = self;
232 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
233 1.1 jmcneill aprint_error(": couldn't get registers\n");
234 1.1 jmcneill return;
235 1.1 jmcneill }
236 1.1 jmcneill sc->sc_bst = faa->faa_bst;
237 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
238 1.1 jmcneill aprint_error(": couldn't map registers\n");
239 1.1 jmcneill return;
240 1.1 jmcneill }
241 1.1 jmcneill
242 1.1 jmcneill sc->sc_clk_gate = fdtbus_clock_get(phandle, "bus");
243 1.1 jmcneill sc->sc_clk_mod = fdtbus_clock_get(phandle, "mod");
244 1.1 jmcneill if (!sc->sc_clk_gate || !sc->sc_clk_mod) {
245 1.1 jmcneill aprint_error(": couldn't get clocks\n");
246 1.1 jmcneill return;
247 1.1 jmcneill }
248 1.1 jmcneill if (clk_enable(sc->sc_clk_gate) != 0) {
249 1.1 jmcneill aprint_error(": couldn't enable bus clock\n");
250 1.1 jmcneill return;
251 1.1 jmcneill }
252 1.1 jmcneill
253 1.1 jmcneill sc->sc_phandle = phandle;
254 1.1 jmcneill
255 1.1 jmcneill aprint_naive("\n");
256 1.1 jmcneill aprint_normal(": Audio Codec\n");
257 1.1 jmcneill
258 1.1 jmcneill /* Enable clocks */
259 1.1 jmcneill val = RD4(sc, SYSCLK_CTL);
260 1.1 jmcneill val |= AIF1CLK_ENA;
261 1.1 jmcneill val &= ~AIF1CLK_SRC;
262 1.1 jmcneill val |= __SHIFTIN(AIF1CLK_SRC_PLL, AIF1CLK_SRC);
263 1.1 jmcneill val |= SYSCLK_ENA;
264 1.1 jmcneill val &= ~SYSCLK_SRC;
265 1.1 jmcneill WR4(sc, SYSCLK_CTL, val);
266 1.1 jmcneill WR4(sc, MOD_CLK_ENA, MOD_AIF1 | MOD_ADC | MOD_DAC);
267 1.1 jmcneill WR4(sc, MOD_RST_CTL, MOD_AIF1 | MOD_ADC | MOD_DAC);
268 1.1 jmcneill
269 1.1 jmcneill /* Enable digital parts */
270 1.1 jmcneill WR4(sc, DAC_DIG_CTRL, DAC_DIG_CTRL_ENDA);
271 1.1 jmcneill WR4(sc, ADC_DIG_CTRL, ADC_DIG_CTRL_ENAD);
272 1.1 jmcneill
273 1.1 jmcneill /* Set AIF1 to 48 kHz */
274 1.1 jmcneill val = RD4(sc, SYS_SR_CTRL);
275 1.1 jmcneill val &= ~AIF1_FS;
276 1.1 jmcneill val |= __SHIFTIN(AIF_FS_48KHZ, AIF1_FS);
277 1.1 jmcneill WR4(sc, SYS_SR_CTRL, val);
278 1.1 jmcneill
279 1.1 jmcneill /* Set AIF1 to 16-bit */
280 1.1 jmcneill val = RD4(sc, AIF1CLK_CTRL);
281 1.1 jmcneill val &= ~AIF1_WORD_SIZ;
282 1.1 jmcneill val |= __SHIFTIN(AIF1_WORD_SIZ_16, AIF1_WORD_SIZ);
283 1.1 jmcneill WR4(sc, AIF1CLK_CTRL, val);
284 1.1 jmcneill
285 1.1 jmcneill /* Enable AIF1 DAC timelot 0 */
286 1.1 jmcneill val = RD4(sc, AIF1_DACDAT_CTRL);
287 1.1 jmcneill val |= AIF1_DAC0L_ENA;
288 1.1 jmcneill val |= AIF1_DAC0R_ENA;
289 1.1 jmcneill WR4(sc, AIF1_DACDAT_CTRL, val);
290 1.1 jmcneill
291 1.1 jmcneill /* DAC mixer source select */
292 1.1 jmcneill val = RD4(sc, DAC_MXR_SRC);
293 1.1 jmcneill val &= ~DACL_MXR_SRC;
294 1.1 jmcneill val |= __SHIFTIN(DACL_MXR_SRC_AIF1_DAC0L, DACL_MXR_SRC);
295 1.1 jmcneill val &= ~DACR_MXR_SRC;
296 1.1 jmcneill val |= __SHIFTIN(DACR_MXR_SRC_AIF1_DAC0R, DACR_MXR_SRC);
297 1.1 jmcneill WR4(sc, DAC_MXR_SRC, val);
298 1.1 jmcneill
299 1.1 jmcneill /* Enable PA power */
300 1.1 jmcneill sc->sc_pin_pa = fdtbus_gpio_acquire(phandle, "allwinner,pa-gpios", GPIO_PIN_OUTPUT);
301 1.1 jmcneill if (sc->sc_pin_pa)
302 1.1 jmcneill fdtbus_gpio_write(sc->sc_pin_pa, 1);
303 1.1 jmcneill
304 1.1 jmcneill sc->sc_dai.dai_set_format = sun8i_codec_dai_set_format;
305 1.1 jmcneill sc->sc_dai.dai_hw_if = &sun8i_codec_hw_if;
306 1.1 jmcneill sc->sc_dai.dai_dev = self;
307 1.1 jmcneill sc->sc_dai.dai_priv = sc;
308 1.1 jmcneill fdtbus_register_dai_controller(self, phandle, &sun8i_codec_dai_funcs);
309 1.1 jmcneill }
310 1.1 jmcneill
311 1.1 jmcneill CFATTACH_DECL_NEW(sun8i_codec, sizeof(struct sun8i_codec_softc),
312 1.1 jmcneill sun8i_codec_match, sun8i_codec_attach, NULL, NULL);
313