sun8i_h3_ccu.c revision 1.17 1 1.17 thorpej /* $NetBSD: sun8i_h3_ccu.c,v 1.17 2021/01/27 03:10:20 thorpej Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * Copyright (c) 2017 Emmanuel Vadot <manu (at) freebsd.org>
6 1.1 jmcneill * All rights reserved.
7 1.1 jmcneill *
8 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
9 1.1 jmcneill * modification, are permitted provided that the following conditions
10 1.1 jmcneill * are met:
11 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
12 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
13 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
15 1.1 jmcneill * documentation and/or other materials provided with the distribution.
16 1.1 jmcneill *
17 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
22 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
23 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
24 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 jmcneill * SUCH DAMAGE.
28 1.1 jmcneill */
29 1.1 jmcneill
30 1.1 jmcneill #include <sys/cdefs.h>
31 1.1 jmcneill
32 1.17 thorpej __KERNEL_RCSID(1, "$NetBSD: sun8i_h3_ccu.c,v 1.17 2021/01/27 03:10:20 thorpej Exp $");
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/param.h>
35 1.1 jmcneill #include <sys/bus.h>
36 1.1 jmcneill #include <sys/device.h>
37 1.1 jmcneill #include <sys/systm.h>
38 1.1 jmcneill
39 1.1 jmcneill #include <dev/fdt/fdtvar.h>
40 1.1 jmcneill
41 1.1 jmcneill #include <arm/sunxi/sunxi_ccu.h>
42 1.1 jmcneill #include <arm/sunxi/sun8i_h3_ccu.h>
43 1.1 jmcneill
44 1.11 jmcneill #define PLL_CPUX_CTRL_REG 0x000
45 1.10 jmcneill #define PLL_AUDIO_CTRL_REG 0x008
46 1.16 jmcneill #define PLL_VIDEO_CTRL_REG 0x010
47 1.2 jmcneill #define PLL_PERIPH0_CTRL_REG 0x028
48 1.16 jmcneill #define PLL_DE_CTRL_REG 0x048
49 1.2 jmcneill #define AHB1_APB1_CFG_REG 0x054
50 1.1 jmcneill #define APB2_CFG_REG 0x058
51 1.7 jmcneill #define AHB2_CFG_REG 0x05c
52 1.7 jmcneill #define AHB2_CLK_CFG __BITS(1,0)
53 1.7 jmcneill #define AHB2_CLK_CFG_PLL_PERIPH0_2 1
54 1.2 jmcneill #define BUS_CLK_GATING_REG0 0x060
55 1.16 jmcneill #define BUS_CLK_GATING_REG1 0x064
56 1.6 jmcneill #define BUS_CLK_GATING_REG2 0x068
57 1.1 jmcneill #define BUS_CLK_GATING_REG3 0x06c
58 1.12 jmcneill #define BUS_CLK_GATING_REG4 0x070
59 1.13 jmcneill #define THS_CLK_REG 0x074
60 1.2 jmcneill #define SDMMC0_CLK_REG 0x088
61 1.2 jmcneill #define SDMMC1_CLK_REG 0x08c
62 1.2 jmcneill #define SDMMC2_CLK_REG 0x090
63 1.15 jakllsch #define SPI0_CLK_REG 0x0a0
64 1.15 jakllsch #define SPI1_CLK_REG 0x0a4
65 1.4 jmcneill #define USBPHY_CFG_REG 0x0cc
66 1.4 jmcneill #define MBUS_RST_REG 0x0fc
67 1.16 jmcneill #define DE_CLK_REG 0x104
68 1.16 jmcneill #define TCON0_CLK_REG 0x118
69 1.10 jmcneill #define AC_DIG_CLK_REG 0x140
70 1.16 jmcneill #define HDMI_CLK_REG 0x150
71 1.16 jmcneill #define HDMI_SLOW_CLK_REG 0x154
72 1.4 jmcneill #define BUS_SOFT_RST_REG0 0x2c0
73 1.4 jmcneill #define BUS_SOFT_RST_REG1 0x2c4
74 1.4 jmcneill #define BUS_SOFT_RST_REG2 0x2c8
75 1.4 jmcneill #define BUS_SOFT_RST_REG3 0x2d0
76 1.4 jmcneill #define BUS_SOFT_RST_REG4 0x2d8
77 1.1 jmcneill
78 1.1 jmcneill static int sun8i_h3_ccu_match(device_t, cfdata_t, void *);
79 1.1 jmcneill static void sun8i_h3_ccu_attach(device_t, device_t, void *);
80 1.1 jmcneill
81 1.17 thorpej static const struct device_compatible_entry compat_data[] = {
82 1.17 thorpej { .compat = "allwinner,sun8i-h3-ccu" },
83 1.17 thorpej { .compat = "allwinner,sun50i-h5-ccu" },
84 1.17 thorpej DEVICE_COMPAT_EOL
85 1.1 jmcneill };
86 1.1 jmcneill
87 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_h3_ccu, sizeof(struct sunxi_ccu_softc),
88 1.1 jmcneill sun8i_h3_ccu_match, sun8i_h3_ccu_attach, NULL, NULL);
89 1.1 jmcneill
90 1.1 jmcneill static struct sunxi_ccu_reset sun8i_h3_ccu_resets[] = {
91 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_USB_PHY0, USBPHY_CFG_REG, 0),
92 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_USB_PHY1, USBPHY_CFG_REG, 1),
93 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_USB_PHY2, USBPHY_CFG_REG, 2),
94 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_USB_PHY3, USBPHY_CFG_REG, 3),
95 1.1 jmcneill
96 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_MBUS, MBUS_RST_REG, 31),
97 1.1 jmcneill
98 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_CE, BUS_SOFT_RST_REG0, 5),
99 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DMA, BUS_SOFT_RST_REG0, 6),
100 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_MMC0, BUS_SOFT_RST_REG0, 8),
101 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_MMC1, BUS_SOFT_RST_REG0, 9),
102 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_MMC2, BUS_SOFT_RST_REG0, 10),
103 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_NAND, BUS_SOFT_RST_REG0, 13),
104 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DRAM, BUS_SOFT_RST_REG0, 14),
105 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EMAC, BUS_SOFT_RST_REG0, 17),
106 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_TS, BUS_SOFT_RST_REG0, 18),
107 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_HSTIMER, BUS_SOFT_RST_REG0, 19),
108 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SPI0, BUS_SOFT_RST_REG0, 20),
109 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SPI1, BUS_SOFT_RST_REG0, 21),
110 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OTG, BUS_SOFT_RST_REG0, 23),
111 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EHCI0, BUS_SOFT_RST_REG0, 24),
112 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EHCI1, BUS_SOFT_RST_REG0, 25),
113 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EHCI2, BUS_SOFT_RST_REG0, 26),
114 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EHCI3, BUS_SOFT_RST_REG0, 27),
115 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OHCI0, BUS_SOFT_RST_REG0, 28),
116 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OHCI1, BUS_SOFT_RST_REG0, 29),
117 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OHCI2, BUS_SOFT_RST_REG0, 30),
118 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OHCI3, BUS_SOFT_RST_REG0, 31),
119 1.1 jmcneill
120 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_VE, BUS_SOFT_RST_REG1, 0),
121 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_TCON0, BUS_SOFT_RST_REG1, 3),
122 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_TCON1, BUS_SOFT_RST_REG1, 4),
123 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DEINTERLACE, BUS_SOFT_RST_REG1, 5),
124 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_CSI, BUS_SOFT_RST_REG1, 8),
125 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_TVE, BUS_SOFT_RST_REG1, 9),
126 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_HDMI0, BUS_SOFT_RST_REG1, 10),
127 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_HDMI1, BUS_SOFT_RST_REG1, 11),
128 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DE, BUS_SOFT_RST_REG1, 12),
129 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_GPU, BUS_SOFT_RST_REG1, 20),
130 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_MSGBOX, BUS_SOFT_RST_REG1, 21),
131 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SPINLOCK, BUS_SOFT_RST_REG1, 22),
132 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DBG, BUS_SOFT_RST_REG1, 31),
133 1.1 jmcneill
134 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EPHY, BUS_SOFT_RST_REG2, 2),
135 1.1 jmcneill
136 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_CODEC, BUS_SOFT_RST_REG3, 0),
137 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SPDIF, BUS_SOFT_RST_REG3, 1),
138 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_THS, BUS_SOFT_RST_REG3, 8),
139 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2S0, BUS_SOFT_RST_REG3, 12),
140 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2S1, BUS_SOFT_RST_REG3, 13),
141 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2S2, BUS_SOFT_RST_REG3, 14),
142 1.1 jmcneill
143 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2C0, BUS_SOFT_RST_REG4, 0),
144 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2C1, BUS_SOFT_RST_REG4, 1),
145 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2C2, BUS_SOFT_RST_REG4, 2),
146 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_UART0, BUS_SOFT_RST_REG4, 16),
147 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_UART1, BUS_SOFT_RST_REG4, 17),
148 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_UART2, BUS_SOFT_RST_REG4, 18),
149 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_UART3, BUS_SOFT_RST_REG4, 19),
150 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SCR, BUS_SOFT_RST_REG4, 20),
151 1.1 jmcneill };
152 1.1 jmcneill
153 1.2 jmcneill static const char *ahb1_parents[] = { "losc", "hosc", "axi", "pll_periph0" };
154 1.4 jmcneill static const char *ahb2_parents[] = { "ahb1", "pll_periph0" };
155 1.6 jmcneill static const char *apb1_parents[] = { "ahb1" };
156 1.1 jmcneill static const char *apb2_parents[] = { "losc", "hosc", "pll_periph0" };
157 1.2 jmcneill static const char *mod_parents[] = { "hosc", "pll_periph0", "pll_periph1" };
158 1.13 jmcneill static const char *ths_parents[] = { "hosc" };
159 1.16 jmcneill static const char *de_parents[] = { "pll_periph0_2x", "pll_de" };
160 1.16 jmcneill static const char *hdmi_parents[] = { "pll_video" };
161 1.16 jmcneill static const char *tcon0_parents[] = { "pll_video" };
162 1.1 jmcneill
163 1.11 jmcneill static const struct sunxi_ccu_nkmp_tbl sun8i_h3_cpux_table[] = {
164 1.11 jmcneill { 60000000, 9, 0, 0, 2 },
165 1.11 jmcneill { 66000000, 10, 0, 0, 2 },
166 1.11 jmcneill { 72000000, 11, 0, 0, 2 },
167 1.11 jmcneill { 78000000, 12, 0, 0, 2 },
168 1.11 jmcneill { 84000000, 13, 0, 0, 2 },
169 1.11 jmcneill { 90000000, 14, 0, 0, 2 },
170 1.11 jmcneill { 96000000, 15, 0, 0, 2 },
171 1.11 jmcneill { 102000000, 16, 0, 0, 2 },
172 1.11 jmcneill { 108000000, 17, 0, 0, 2 },
173 1.11 jmcneill { 114000000, 18, 0, 0, 2 },
174 1.11 jmcneill { 120000000, 9, 0, 0, 1 },
175 1.11 jmcneill { 132000000, 10, 0, 0, 1 },
176 1.11 jmcneill { 144000000, 11, 0, 0, 1 },
177 1.11 jmcneill { 156000000, 12, 0, 0, 1 },
178 1.11 jmcneill { 168000000, 13, 0, 0, 1 },
179 1.11 jmcneill { 180000000, 14, 0, 0, 1 },
180 1.11 jmcneill { 192000000, 15, 0, 0, 1 },
181 1.11 jmcneill { 204000000, 16, 0, 0, 1 },
182 1.11 jmcneill { 216000000, 17, 0, 0, 1 },
183 1.11 jmcneill { 228000000, 18, 0, 0, 1 },
184 1.11 jmcneill { 240000000, 9, 0, 0, 0 },
185 1.11 jmcneill { 264000000, 10, 0, 0, 0 },
186 1.11 jmcneill { 288000000, 11, 0, 0, 0 },
187 1.11 jmcneill { 312000000, 12, 0, 0, 0 },
188 1.11 jmcneill { 336000000, 13, 0, 0, 0 },
189 1.11 jmcneill { 360000000, 14, 0, 0, 0 },
190 1.11 jmcneill { 384000000, 15, 0, 0, 0 },
191 1.11 jmcneill { 408000000, 16, 0, 0, 0 },
192 1.11 jmcneill { 432000000, 17, 0, 0, 0 },
193 1.11 jmcneill { 456000000, 18, 0, 0, 0 },
194 1.11 jmcneill { 480000000, 19, 0, 0, 0 },
195 1.11 jmcneill { 504000000, 20, 0, 0, 0 },
196 1.11 jmcneill { 528000000, 21, 0, 0, 0 },
197 1.11 jmcneill { 552000000, 22, 0, 0, 0 },
198 1.11 jmcneill { 576000000, 23, 0, 0, 0 },
199 1.11 jmcneill { 600000000, 24, 0, 0, 0 },
200 1.11 jmcneill { 624000000, 25, 0, 0, 0 },
201 1.11 jmcneill { 648000000, 26, 0, 0, 0 },
202 1.11 jmcneill { 672000000, 27, 0, 0, 0 },
203 1.11 jmcneill { 696000000, 28, 0, 0, 0 },
204 1.11 jmcneill { 720000000, 29, 0, 0, 0 },
205 1.11 jmcneill { 768000000, 15, 1, 0, 0 },
206 1.11 jmcneill { 792000000, 10, 2, 0, 0 },
207 1.11 jmcneill { 816000000, 16, 1, 0, 0 },
208 1.11 jmcneill { 864000000, 17, 1, 0, 0 },
209 1.11 jmcneill { 912000000, 18, 1, 0, 0 },
210 1.11 jmcneill { 936000000, 12, 2, 0, 0 },
211 1.11 jmcneill { 960000000, 19, 1, 0, 0 },
212 1.11 jmcneill { 1008000000, 20, 1, 0, 0 },
213 1.11 jmcneill { 1056000000, 21, 1, 0, 0 },
214 1.11 jmcneill { 1080000000, 14, 2, 0, 0 },
215 1.11 jmcneill { 1104000000, 22, 1, 0, 0 },
216 1.11 jmcneill { 1152000000, 23, 1, 0, 0 },
217 1.11 jmcneill { 1200000000, 24, 1, 0, 0 },
218 1.11 jmcneill { 1224000000, 16, 2, 0, 0 },
219 1.11 jmcneill { 1248000000, 25, 1, 0, 0 },
220 1.11 jmcneill { 1296000000, 26, 1, 0, 0 },
221 1.11 jmcneill { 1344000000, 27, 1, 0, 0 },
222 1.11 jmcneill { 1368000000, 18, 2, 0, 0 },
223 1.11 jmcneill { 1392000000, 28, 1, 0, 0 },
224 1.11 jmcneill { 1440000000, 29, 1, 0, 0 },
225 1.11 jmcneill { 1512000000, 20, 2, 0, 0 },
226 1.11 jmcneill { 1536000000, 15, 3, 0, 0 },
227 1.11 jmcneill { 1584000000, 21, 2, 0, 0 },
228 1.11 jmcneill { 1632000000, 16, 3, 0, 0 },
229 1.11 jmcneill { 1656000000, 22, 2, 0, 0 },
230 1.11 jmcneill { 1728000000, 23, 2, 0, 0 },
231 1.11 jmcneill { 1800000000, 24, 2, 0, 0 },
232 1.11 jmcneill { 1824000000, 18, 3, 0, 0 },
233 1.11 jmcneill { 1872000000, 25, 2, 0, 0 },
234 1.11 jmcneill { 0 }
235 1.11 jmcneill };
236 1.11 jmcneill
237 1.11 jmcneill static const struct sunxi_ccu_nkmp_tbl sun8i_h3_ac_dig_table[] = {
238 1.10 jmcneill { 24576000, 13, 0, 0, 13 },
239 1.10 jmcneill { 0 }
240 1.10 jmcneill };
241 1.10 jmcneill
242 1.1 jmcneill static struct sunxi_ccu_clk sun8i_h3_ccu_clks[] = {
243 1.11 jmcneill SUNXI_CCU_NKMP_TABLE(H3_CLK_CPUX, "pll_cpux", "hosc",
244 1.11 jmcneill PLL_CPUX_CTRL_REG, /* reg */
245 1.11 jmcneill __BITS(12,8), /* n */
246 1.11 jmcneill __BITS(5,4), /* k */
247 1.11 jmcneill __BITS(1,0), /* m */
248 1.11 jmcneill __BITS(17,16), /* p */
249 1.11 jmcneill __BIT(31), /* enable */
250 1.11 jmcneill __BIT(28), /* lock */
251 1.11 jmcneill sun8i_h3_cpux_table, /* table */
252 1.11 jmcneill SUNXI_CCU_NKMP_SCALE_CLOCK | SUNXI_CCU_NKMP_FACTOR_P_POW2),
253 1.11 jmcneill
254 1.2 jmcneill SUNXI_CCU_NKMP(H3_CLK_PLL_PERIPH0, "pll_periph0", "hosc",
255 1.3 jmcneill PLL_PERIPH0_CTRL_REG, /* reg */
256 1.3 jmcneill __BITS(12,8), /* n */
257 1.3 jmcneill __BITS(5,4), /* k */
258 1.3 jmcneill 0, /* m */
259 1.3 jmcneill __BITS(17,16), /* p */
260 1.3 jmcneill __BIT(31), /* enable */
261 1.3 jmcneill SUNXI_CCU_NKMP_DIVIDE_BY_TWO),
262 1.2 jmcneill
263 1.16 jmcneill SUNXI_CCU_FIXED_FACTOR(H3_CLK_PLL_PERIPH0_2X, "pll_periph0_2x", "pll_periph0", 1, 2),
264 1.16 jmcneill
265 1.16 jmcneill SUNXI_CCU_FRACTIONAL(H3_CLK_PLL_VIDEO, "pll_video", "hosc",
266 1.16 jmcneill PLL_VIDEO_CTRL_REG, /* reg */
267 1.16 jmcneill __BITS(14,8), /* m */
268 1.16 jmcneill 16, /* m_min */
269 1.16 jmcneill 50, /* m_max */
270 1.16 jmcneill __BIT(24), /* div_en */
271 1.16 jmcneill __BIT(25), /* frac_sel */
272 1.16 jmcneill 270000000, 297000000, /* frac values */
273 1.16 jmcneill __BITS(3,0), /* prediv */
274 1.16 jmcneill 4, /* prediv_val */
275 1.16 jmcneill __BIT(31), /* enable */
276 1.16 jmcneill SUNXI_CCU_FRACTIONAL_PLUSONE | SUNXI_CCU_FRACTIONAL_SET_ENABLE),
277 1.16 jmcneill
278 1.10 jmcneill SUNXI_CCU_NKMP_TABLE(H3_CLK_PLL_AUDIO_BASE, "pll_audio", "hosc",
279 1.10 jmcneill PLL_AUDIO_CTRL_REG, /* reg */
280 1.10 jmcneill __BITS(14,8), /* n */
281 1.10 jmcneill 0, /* k */
282 1.10 jmcneill __BITS(4,0), /* m */
283 1.10 jmcneill __BITS(19,16), /* p */
284 1.10 jmcneill __BIT(31), /* enable */
285 1.10 jmcneill __BIT(28), /* lock */
286 1.11 jmcneill sun8i_h3_ac_dig_table, /* table */
287 1.10 jmcneill 0),
288 1.10 jmcneill
289 1.16 jmcneill SUNXI_CCU_FRACTIONAL(H3_CLK_PLL_DE, "pll_de", "hosc",
290 1.16 jmcneill PLL_DE_CTRL_REG, /* reg */
291 1.16 jmcneill __BITS(14,8), /* m */
292 1.16 jmcneill 16, /* m_min */
293 1.16 jmcneill 50, /* m_max */
294 1.16 jmcneill __BIT(24), /* div_en */
295 1.16 jmcneill __BIT(25), /* frac_sel */
296 1.16 jmcneill 270000000, 297000000, /* frac values */
297 1.16 jmcneill __BITS(3,0), /* prediv */
298 1.16 jmcneill 2, /* prediv_val */
299 1.16 jmcneill __BIT(31), /* enable */
300 1.16 jmcneill SUNXI_CCU_FRACTIONAL_PLUSONE | SUNXI_CCU_FRACTIONAL_SET_ENABLE),
301 1.16 jmcneill
302 1.2 jmcneill SUNXI_CCU_PREDIV(H3_CLK_AHB1, "ahb1", ahb1_parents,
303 1.2 jmcneill AHB1_APB1_CFG_REG, /* reg */
304 1.2 jmcneill __BITS(7,6), /* prediv */
305 1.2 jmcneill __BIT(3), /* prediv_sel */
306 1.2 jmcneill __BITS(5,4), /* div */
307 1.2 jmcneill __BITS(13,12), /* sel */
308 1.2 jmcneill SUNXI_CCU_PREDIV_POWER_OF_TWO),
309 1.6 jmcneill
310 1.4 jmcneill SUNXI_CCU_PREDIV(H3_CLK_AHB2, "ahb2", ahb2_parents,
311 1.7 jmcneill AHB2_CFG_REG, /* reg */
312 1.4 jmcneill 0, /* prediv */
313 1.4 jmcneill __BIT(1), /* prediv_sel */
314 1.4 jmcneill 0, /* div */
315 1.4 jmcneill __BITS(1,0), /* sel */
316 1.4 jmcneill SUNXI_CCU_PREDIV_DIVIDE_BY_TWO),
317 1.2 jmcneill
318 1.6 jmcneill SUNXI_CCU_DIV(H3_CLK_APB1, "apb1", apb1_parents,
319 1.6 jmcneill AHB1_APB1_CFG_REG, /* reg */
320 1.6 jmcneill __BITS(9,8), /* div */
321 1.6 jmcneill 0, /* sel */
322 1.6 jmcneill SUNXI_CCU_DIV_POWER_OF_TWO|SUNXI_CCU_DIV_ZERO_IS_ONE),
323 1.6 jmcneill
324 1.1 jmcneill SUNXI_CCU_NM(H3_CLK_APB2, "apb2", apb2_parents,
325 1.2 jmcneill APB2_CFG_REG, /* reg */
326 1.2 jmcneill __BITS(17,16), /* n */
327 1.2 jmcneill __BITS(4,0), /* m */
328 1.2 jmcneill __BITS(25,24), /* sel */
329 1.2 jmcneill 0, /* enable */
330 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
331 1.1 jmcneill
332 1.13 jmcneill SUNXI_CCU_DIV_GATE(H3_CLK_THS, "ths", ths_parents,
333 1.13 jmcneill THS_CLK_REG, /* reg */
334 1.13 jmcneill __BITS(1,0), /* div */
335 1.13 jmcneill __BITS(25,24), /* sel */
336 1.13 jmcneill __BIT(31), /* enable */
337 1.13 jmcneill SUNXI_CCU_DIV_TIMES_TWO),
338 1.13 jmcneill
339 1.16 jmcneill SUNXI_CCU_DIV_GATE(H3_CLK_DE, "de", de_parents,
340 1.16 jmcneill DE_CLK_REG, /* reg */
341 1.16 jmcneill __BITS(3,0), /* div */
342 1.16 jmcneill __BITS(26,24), /* sel */
343 1.16 jmcneill __BIT(31), /* enable */
344 1.16 jmcneill 0),
345 1.16 jmcneill
346 1.2 jmcneill SUNXI_CCU_NM(H3_CLK_MMC0, "mmc0", mod_parents,
347 1.2 jmcneill SDMMC0_CLK_REG, __BITS(17, 16), __BITS(3,0), __BITS(25, 24), __BIT(31),
348 1.2 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
349 1.8 jmcneill SUNXI_CCU_PHASE(H3_CLK_MMC0_SAMPLE, "mmc0_sample", "mmc0",
350 1.8 jmcneill SDMMC0_CLK_REG, __BITS(22,20)),
351 1.8 jmcneill SUNXI_CCU_PHASE(H3_CLK_MMC0_OUTPUT, "mmc0_output", "mmc0",
352 1.8 jmcneill SDMMC0_CLK_REG, __BITS(10,8)),
353 1.2 jmcneill SUNXI_CCU_NM(H3_CLK_MMC1, "mmc1", mod_parents,
354 1.2 jmcneill SDMMC1_CLK_REG, __BITS(17, 16), __BITS(3,0), __BITS(25, 24), __BIT(31),
355 1.2 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
356 1.8 jmcneill SUNXI_CCU_PHASE(H3_CLK_MMC1_SAMPLE, "mmc1_sample", "mmc1",
357 1.8 jmcneill SDMMC1_CLK_REG, __BITS(22,20)),
358 1.8 jmcneill SUNXI_CCU_PHASE(H3_CLK_MMC1_OUTPUT, "mmc1_output", "mmc1",
359 1.8 jmcneill SDMMC1_CLK_REG, __BITS(10,8)),
360 1.2 jmcneill SUNXI_CCU_NM(H3_CLK_MMC2, "mmc2", mod_parents,
361 1.2 jmcneill SDMMC2_CLK_REG, __BITS(17, 16), __BITS(3,0), __BITS(25, 24), __BIT(31),
362 1.2 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
363 1.8 jmcneill SUNXI_CCU_PHASE(H3_CLK_MMC2_SAMPLE, "mmc2_sample", "mmc2",
364 1.8 jmcneill SDMMC2_CLK_REG, __BITS(22,20)),
365 1.8 jmcneill SUNXI_CCU_PHASE(H3_CLK_MMC2_OUTPUT, "mmc2_output", "mmc2",
366 1.8 jmcneill SDMMC2_CLK_REG, __BITS(10,8)),
367 1.2 jmcneill
368 1.15 jakllsch SUNXI_CCU_NM(H3_CLK_SPI0, "spi0", mod_parents,
369 1.15 jakllsch SPI0_CLK_REG, /* reg */
370 1.15 jakllsch __BITS(17,16), /* n */
371 1.15 jakllsch __BITS(3,0), /* m */
372 1.15 jakllsch __BITS(25,24), /* sel */
373 1.15 jakllsch __BIT(31), /* enable */
374 1.15 jakllsch SUNXI_CCU_NM_ROUND_DOWN),
375 1.15 jakllsch SUNXI_CCU_NM(H3_CLK_SPI1, "spi1", mod_parents,
376 1.15 jakllsch SPI1_CLK_REG, /* reg */
377 1.15 jakllsch __BITS(17,16), /* n */
378 1.15 jakllsch __BITS(3,0), /* m */
379 1.15 jakllsch __BITS(25,24), /* sel */
380 1.15 jakllsch __BIT(31), /* enable */
381 1.15 jakllsch SUNXI_CCU_NM_ROUND_DOWN),
382 1.15 jakllsch
383 1.10 jmcneill SUNXI_CCU_GATE(H3_CLK_AC_DIG, "ac_dig", "pll_audio",
384 1.10 jmcneill AC_DIG_CLK_REG, 31),
385 1.10 jmcneill
386 1.16 jmcneill SUNXI_CCU_DIV_GATE(H3_CLK_HDMI, "hdmi", hdmi_parents,
387 1.16 jmcneill HDMI_CLK_REG, /* reg */
388 1.16 jmcneill __BITS(3,0), /* div */
389 1.16 jmcneill __BITS(25,24), /* sel */
390 1.16 jmcneill __BIT(31), /* enable */
391 1.16 jmcneill 0),
392 1.16 jmcneill
393 1.16 jmcneill SUNXI_CCU_GATE(H3_CLK_HDMI_DDC, "hdmi-ddc", "hosc",
394 1.16 jmcneill HDMI_SLOW_CLK_REG, 31),
395 1.16 jmcneill
396 1.16 jmcneill SUNXI_CCU_DIV_GATE(H3_CLK_TCON0, "tcon0", tcon0_parents,
397 1.16 jmcneill TCON0_CLK_REG, /* reg */
398 1.16 jmcneill __BITS(3,0), /* div */
399 1.16 jmcneill __BITS(26,24), /* sel */
400 1.16 jmcneill __BIT(31), /* enable */
401 1.16 jmcneill 0),
402 1.16 jmcneill
403 1.9 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_DMA, "bus-dma", "ahb1",
404 1.9 jmcneill BUS_CLK_GATING_REG0, 6),
405 1.2 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_MMC0, "bus-mmc0", "ahb1",
406 1.2 jmcneill BUS_CLK_GATING_REG0, 8),
407 1.2 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_MMC1, "bus-mmc1", "ahb1",
408 1.2 jmcneill BUS_CLK_GATING_REG0, 9),
409 1.2 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_MMC2, "bus-mmc2", "ahb1",
410 1.2 jmcneill BUS_CLK_GATING_REG0, 10),
411 1.5 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_EMAC, "bus-emac", "ahb2",
412 1.5 jmcneill BUS_CLK_GATING_REG0, 17),
413 1.15 jakllsch SUNXI_CCU_GATE(H3_CLK_BUS_SPI0, "bus-spi0", "ahb1",
414 1.15 jakllsch BUS_CLK_GATING_REG0, 20),
415 1.15 jakllsch SUNXI_CCU_GATE(H3_CLK_BUS_SPI1, "bus-spi1", "ahb1",
416 1.15 jakllsch BUS_CLK_GATING_REG0, 21),
417 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_OTG, "bus-otg", "ahb1",
418 1.4 jmcneill BUS_CLK_GATING_REG0, 23),
419 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_EHCI0, "bus-ehci0", "ahb1",
420 1.4 jmcneill BUS_CLK_GATING_REG0, 24),
421 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_EHCI1, "bus-ehci1", "ahb2",
422 1.4 jmcneill BUS_CLK_GATING_REG0, 25),
423 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_EHCI2, "bus-ehci2", "ahb2",
424 1.4 jmcneill BUS_CLK_GATING_REG0, 26),
425 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_EHCI3, "bus-ehci3", "ahb2",
426 1.4 jmcneill BUS_CLK_GATING_REG0, 27),
427 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_OHCI0, "bus-ohci0", "ahb1",
428 1.4 jmcneill BUS_CLK_GATING_REG0, 28),
429 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_OHCI1, "bus-ohci1", "ahb2",
430 1.4 jmcneill BUS_CLK_GATING_REG0, 29),
431 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_OHCI2, "bus-ohci2", "ahb2",
432 1.4 jmcneill BUS_CLK_GATING_REG0, 30),
433 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_OHCI3, "bus-ohci3", "ahb2",
434 1.4 jmcneill BUS_CLK_GATING_REG0, 31),
435 1.4 jmcneill
436 1.16 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_GPU, "bus-gpu", "ahb1",
437 1.16 jmcneill BUS_CLK_GATING_REG1, 20),
438 1.16 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_DE, "bus-de", "ahb1",
439 1.16 jmcneill BUS_CLK_GATING_REG1, 12),
440 1.16 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_HDMI, "bus-hdmi", "ahb1",
441 1.16 jmcneill BUS_CLK_GATING_REG1, 11),
442 1.16 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_TVE, "bus-tve", "ahb1",
443 1.16 jmcneill BUS_CLK_GATING_REG1, 9),
444 1.16 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_DEINTERLACE, "bus-deinterlace", "ahb1",
445 1.16 jmcneill BUS_CLK_GATING_REG1, 5),
446 1.16 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_TCON1, "bus-tcon1", "ahb1",
447 1.16 jmcneill BUS_CLK_GATING_REG1, 4),
448 1.16 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_TCON0, "bus-tcon0", "ahb1",
449 1.16 jmcneill BUS_CLK_GATING_REG1, 3),
450 1.16 jmcneill
451 1.10 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_CODEC, "bus-codec", "apb1",
452 1.10 jmcneill BUS_CLK_GATING_REG2, 0),
453 1.6 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_PIO, "bus-pio", "apb1",
454 1.6 jmcneill BUS_CLK_GATING_REG2, 5),
455 1.13 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_THS, "bus-ths", "apb2",
456 1.13 jmcneill BUS_CLK_GATING_REG2, 8),
457 1.6 jmcneill
458 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_I2C0, "bus-i2c0", "apb2",
459 1.4 jmcneill BUS_CLK_GATING_REG3, 0),
460 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_I2C1, "bus-i2c1", "apb2",
461 1.4 jmcneill BUS_CLK_GATING_REG3, 1),
462 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_I2C2, "bus-i2c2", "apb2",
463 1.4 jmcneill BUS_CLK_GATING_REG3, 2),
464 1.1 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_UART0, "bus-uart0", "apb2",
465 1.4 jmcneill BUS_CLK_GATING_REG3, 16),
466 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_UART1, "bus-uart1", "apb2",
467 1.4 jmcneill BUS_CLK_GATING_REG3, 17),
468 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_UART2, "bus-uart2", "apb2",
469 1.4 jmcneill BUS_CLK_GATING_REG3, 18),
470 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_UART3, "bus-uart3", "apb2",
471 1.1 jmcneill BUS_CLK_GATING_REG3, 19),
472 1.4 jmcneill
473 1.12 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_EPHY, "bus-ephy", "ahb1",
474 1.12 jmcneill BUS_CLK_GATING_REG4, 0),
475 1.12 jmcneill
476 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBPHY0, "usb-phy0", "hosc",
477 1.4 jmcneill USBPHY_CFG_REG, 8),
478 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBPHY1, "usb-phy1", "hosc",
479 1.4 jmcneill USBPHY_CFG_REG, 9),
480 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBPHY2, "usb-phy2", "hosc",
481 1.4 jmcneill USBPHY_CFG_REG, 10),
482 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBPHY3, "usb-phy3", "hosc",
483 1.4 jmcneill USBPHY_CFG_REG, 11),
484 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBOHCI0, "usb-ohci0", "hosc",
485 1.4 jmcneill USBPHY_CFG_REG, 16),
486 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBOHCI1, "usb-ohci1", "hosc",
487 1.4 jmcneill USBPHY_CFG_REG, 17),
488 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBOHCI2, "usb-ohci2", "hosc",
489 1.4 jmcneill USBPHY_CFG_REG, 18),
490 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBOHCI3, "usb-ohci3", "hosc",
491 1.4 jmcneill USBPHY_CFG_REG, 19),
492 1.1 jmcneill };
493 1.1 jmcneill
494 1.7 jmcneill static void
495 1.7 jmcneill sun8i_h3_ccu_init(struct sunxi_ccu_softc *sc)
496 1.7 jmcneill {
497 1.7 jmcneill uint32_t val;
498 1.7 jmcneill
499 1.7 jmcneill /* Set AHB2 source to PLL_PERIPH/2 */
500 1.7 jmcneill val = CCU_READ(sc, AHB2_CFG_REG);
501 1.7 jmcneill val &= ~AHB2_CLK_CFG;
502 1.7 jmcneill val |= __SHIFTIN(AHB2_CLK_CFG_PLL_PERIPH0_2, AHB2_CLK_CFG);
503 1.7 jmcneill CCU_WRITE(sc, AHB2_CFG_REG, val);
504 1.7 jmcneill }
505 1.7 jmcneill
506 1.1 jmcneill static int
507 1.1 jmcneill sun8i_h3_ccu_match(device_t parent, cfdata_t cf, void *aux)
508 1.1 jmcneill {
509 1.1 jmcneill struct fdt_attach_args * const faa = aux;
510 1.1 jmcneill
511 1.17 thorpej return of_compatible_match(faa->faa_phandle, compat_data);
512 1.1 jmcneill }
513 1.1 jmcneill
514 1.1 jmcneill static void
515 1.1 jmcneill sun8i_h3_ccu_attach(device_t parent, device_t self, void *aux)
516 1.1 jmcneill {
517 1.1 jmcneill struct sunxi_ccu_softc * const sc = device_private(self);
518 1.1 jmcneill struct fdt_attach_args * const faa = aux;
519 1.1 jmcneill
520 1.1 jmcneill sc->sc_dev = self;
521 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
522 1.1 jmcneill sc->sc_bst = faa->faa_bst;
523 1.1 jmcneill
524 1.1 jmcneill sc->sc_resets = sun8i_h3_ccu_resets;
525 1.1 jmcneill sc->sc_nresets = __arraycount(sun8i_h3_ccu_resets);
526 1.1 jmcneill
527 1.1 jmcneill sc->sc_clks = sun8i_h3_ccu_clks;
528 1.1 jmcneill sc->sc_nclks = __arraycount(sun8i_h3_ccu_clks);
529 1.1 jmcneill
530 1.1 jmcneill if (sunxi_ccu_attach(sc) != 0)
531 1.1 jmcneill return;
532 1.1 jmcneill
533 1.1 jmcneill aprint_naive("\n");
534 1.1 jmcneill aprint_normal(": H3 CCU\n");
535 1.1 jmcneill
536 1.7 jmcneill sun8i_h3_ccu_init(sc);
537 1.7 jmcneill
538 1.1 jmcneill sunxi_ccu_print(sc);
539 1.1 jmcneill }
540