sun8i_h3_ccu.c revision 1.2 1 1.2 jmcneill /* $NetBSD: sun8i_h3_ccu.c,v 1.2 2017/06/29 09:26:06 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * Copyright (c) 2017 Emmanuel Vadot <manu (at) freebsd.org>
6 1.1 jmcneill * All rights reserved.
7 1.1 jmcneill *
8 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
9 1.1 jmcneill * modification, are permitted provided that the following conditions
10 1.1 jmcneill * are met:
11 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
12 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
13 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
15 1.1 jmcneill * documentation and/or other materials provided with the distribution.
16 1.1 jmcneill *
17 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
22 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
23 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
24 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 jmcneill * SUCH DAMAGE.
28 1.1 jmcneill */
29 1.1 jmcneill
30 1.1 jmcneill #include <sys/cdefs.h>
31 1.1 jmcneill
32 1.2 jmcneill __KERNEL_RCSID(1, "$NetBSD: sun8i_h3_ccu.c,v 1.2 2017/06/29 09:26:06 jmcneill Exp $");
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/param.h>
35 1.1 jmcneill #include <sys/bus.h>
36 1.1 jmcneill #include <sys/device.h>
37 1.1 jmcneill #include <sys/systm.h>
38 1.1 jmcneill
39 1.1 jmcneill #include <dev/fdt/fdtvar.h>
40 1.1 jmcneill
41 1.1 jmcneill #include <arm/sunxi/sunxi_ccu.h>
42 1.1 jmcneill #include <arm/sunxi/sun8i_h3_ccu.h>
43 1.1 jmcneill
44 1.1 jmcneill #define USBPHY_CFG_REG 0x0cc
45 1.1 jmcneill #define MBUS_RST_REG 0x0fc
46 1.1 jmcneill #define BUS_SOFT_RST_REG0 0x2c0
47 1.1 jmcneill #define BUS_SOFT_RST_REG1 0x2c4
48 1.1 jmcneill #define BUS_SOFT_RST_REG2 0x2c8
49 1.1 jmcneill #define BUS_SOFT_RST_REG3 0x2d0
50 1.1 jmcneill #define BUS_SOFT_RST_REG4 0x2d8
51 1.1 jmcneill
52 1.2 jmcneill #define PLL_PERIPH0_CTRL_REG 0x028
53 1.2 jmcneill #define AHB1_APB1_CFG_REG 0x054
54 1.1 jmcneill #define APB2_CFG_REG 0x058
55 1.2 jmcneill #define BUS_CLK_GATING_REG0 0x060
56 1.1 jmcneill #define BUS_CLK_GATING_REG3 0x06c
57 1.2 jmcneill #define SDMMC0_CLK_REG 0x088
58 1.2 jmcneill #define SDMMC1_CLK_REG 0x08c
59 1.2 jmcneill #define SDMMC2_CLK_REG 0x090
60 1.1 jmcneill
61 1.1 jmcneill static int sun8i_h3_ccu_match(device_t, cfdata_t, void *);
62 1.1 jmcneill static void sun8i_h3_ccu_attach(device_t, device_t, void *);
63 1.1 jmcneill
64 1.1 jmcneill static const char * const compatible[] = {
65 1.1 jmcneill "allwinner,sun8i-h3-ccu",
66 1.1 jmcneill NULL
67 1.1 jmcneill };
68 1.1 jmcneill
69 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_h3_ccu, sizeof(struct sunxi_ccu_softc),
70 1.1 jmcneill sun8i_h3_ccu_match, sun8i_h3_ccu_attach, NULL, NULL);
71 1.1 jmcneill
72 1.1 jmcneill static struct sunxi_ccu_reset sun8i_h3_ccu_resets[] = {
73 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_USB_PHY0, USBPHY_CFG_REG, 0),
74 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_USB_PHY1, USBPHY_CFG_REG, 1),
75 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_USB_PHY2, USBPHY_CFG_REG, 2),
76 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_USB_PHY3, USBPHY_CFG_REG, 3),
77 1.1 jmcneill
78 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_MBUS, MBUS_RST_REG, 31),
79 1.1 jmcneill
80 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_CE, BUS_SOFT_RST_REG0, 5),
81 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DMA, BUS_SOFT_RST_REG0, 6),
82 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_MMC0, BUS_SOFT_RST_REG0, 8),
83 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_MMC1, BUS_SOFT_RST_REG0, 9),
84 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_MMC2, BUS_SOFT_RST_REG0, 10),
85 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_NAND, BUS_SOFT_RST_REG0, 13),
86 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DRAM, BUS_SOFT_RST_REG0, 14),
87 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EMAC, BUS_SOFT_RST_REG0, 17),
88 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_TS, BUS_SOFT_RST_REG0, 18),
89 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_HSTIMER, BUS_SOFT_RST_REG0, 19),
90 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SPI0, BUS_SOFT_RST_REG0, 20),
91 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SPI1, BUS_SOFT_RST_REG0, 21),
92 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OTG, BUS_SOFT_RST_REG0, 23),
93 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EHCI0, BUS_SOFT_RST_REG0, 24),
94 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EHCI1, BUS_SOFT_RST_REG0, 25),
95 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EHCI2, BUS_SOFT_RST_REG0, 26),
96 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EHCI3, BUS_SOFT_RST_REG0, 27),
97 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OHCI0, BUS_SOFT_RST_REG0, 28),
98 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OHCI1, BUS_SOFT_RST_REG0, 29),
99 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OHCI2, BUS_SOFT_RST_REG0, 30),
100 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OHCI3, BUS_SOFT_RST_REG0, 31),
101 1.1 jmcneill
102 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_VE, BUS_SOFT_RST_REG1, 0),
103 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_TCON0, BUS_SOFT_RST_REG1, 3),
104 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_TCON1, BUS_SOFT_RST_REG1, 4),
105 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DEINTERLACE, BUS_SOFT_RST_REG1, 5),
106 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_CSI, BUS_SOFT_RST_REG1, 8),
107 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_TVE, BUS_SOFT_RST_REG1, 9),
108 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_HDMI0, BUS_SOFT_RST_REG1, 10),
109 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_HDMI1, BUS_SOFT_RST_REG1, 11),
110 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DE, BUS_SOFT_RST_REG1, 12),
111 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_GPU, BUS_SOFT_RST_REG1, 20),
112 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_MSGBOX, BUS_SOFT_RST_REG1, 21),
113 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SPINLOCK, BUS_SOFT_RST_REG1, 22),
114 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DBG, BUS_SOFT_RST_REG1, 31),
115 1.1 jmcneill
116 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EPHY, BUS_SOFT_RST_REG2, 2),
117 1.1 jmcneill
118 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_CODEC, BUS_SOFT_RST_REG3, 0),
119 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SPDIF, BUS_SOFT_RST_REG3, 1),
120 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_THS, BUS_SOFT_RST_REG3, 8),
121 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2S0, BUS_SOFT_RST_REG3, 12),
122 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2S1, BUS_SOFT_RST_REG3, 13),
123 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2S2, BUS_SOFT_RST_REG3, 14),
124 1.1 jmcneill
125 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2C0, BUS_SOFT_RST_REG4, 0),
126 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2C1, BUS_SOFT_RST_REG4, 1),
127 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2C2, BUS_SOFT_RST_REG4, 2),
128 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_UART0, BUS_SOFT_RST_REG4, 16),
129 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_UART1, BUS_SOFT_RST_REG4, 17),
130 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_UART2, BUS_SOFT_RST_REG4, 18),
131 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_UART3, BUS_SOFT_RST_REG4, 19),
132 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SCR, BUS_SOFT_RST_REG4, 20),
133 1.1 jmcneill };
134 1.1 jmcneill
135 1.2 jmcneill static const char *ahb1_parents[] = { "losc", "hosc", "axi", "pll_periph0" };
136 1.1 jmcneill static const char *apb2_parents[] = { "losc", "hosc", "pll_periph0" };
137 1.2 jmcneill static const char *mod_parents[] = { "hosc", "pll_periph0", "pll_periph1" };
138 1.1 jmcneill
139 1.1 jmcneill static struct sunxi_ccu_clk sun8i_h3_ccu_clks[] = {
140 1.2 jmcneill SUNXI_CCU_NKMP(H3_CLK_PLL_PERIPH0, "pll_periph0", "hosc",
141 1.2 jmcneill PLL_PERIPH0_CTRL_REG, __BITS(12,8), __BITS(5,3), 0, __BITS(17,16), __BIT(31),
142 1.2 jmcneill 0),
143 1.2 jmcneill
144 1.2 jmcneill SUNXI_CCU_PREDIV(H3_CLK_AHB1, "ahb1", ahb1_parents,
145 1.2 jmcneill AHB1_APB1_CFG_REG, /* reg */
146 1.2 jmcneill __BITS(7,6), /* prediv */
147 1.2 jmcneill __BIT(3), /* prediv_sel */
148 1.2 jmcneill __BITS(5,4), /* div */
149 1.2 jmcneill __BITS(13,12), /* sel */
150 1.2 jmcneill SUNXI_CCU_PREDIV_POWER_OF_TWO),
151 1.2 jmcneill
152 1.1 jmcneill SUNXI_CCU_NM(H3_CLK_APB2, "apb2", apb2_parents,
153 1.2 jmcneill APB2_CFG_REG, /* reg */
154 1.2 jmcneill __BITS(17,16), /* n */
155 1.2 jmcneill __BITS(4,0), /* m */
156 1.2 jmcneill __BITS(25,24), /* sel */
157 1.2 jmcneill 0, /* enable */
158 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
159 1.1 jmcneill
160 1.2 jmcneill SUNXI_CCU_NM(H3_CLK_MMC0, "mmc0", mod_parents,
161 1.2 jmcneill SDMMC0_CLK_REG, __BITS(17, 16), __BITS(3,0), __BITS(25, 24), __BIT(31),
162 1.2 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
163 1.2 jmcneill SUNXI_CCU_NM(H3_CLK_MMC1, "mmc1", mod_parents,
164 1.2 jmcneill SDMMC1_CLK_REG, __BITS(17, 16), __BITS(3,0), __BITS(25, 24), __BIT(31),
165 1.2 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
166 1.2 jmcneill SUNXI_CCU_NM(H3_CLK_MMC2, "mmc2", mod_parents,
167 1.2 jmcneill SDMMC2_CLK_REG, __BITS(17, 16), __BITS(3,0), __BITS(25, 24), __BIT(31),
168 1.2 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
169 1.2 jmcneill
170 1.2 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_MMC0, "bus-mmc0", "ahb1",
171 1.2 jmcneill BUS_CLK_GATING_REG0, 8),
172 1.2 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_MMC1, "bus-mmc1", "ahb1",
173 1.2 jmcneill BUS_CLK_GATING_REG0, 9),
174 1.2 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_MMC2, "bus-mmc2", "ahb1",
175 1.2 jmcneill BUS_CLK_GATING_REG0, 10),
176 1.2 jmcneill
177 1.1 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_UART0, "bus-uart0", "apb2",
178 1.1 jmcneill BUS_CLK_GATING_REG3, 19),
179 1.1 jmcneill };
180 1.1 jmcneill
181 1.1 jmcneill static int
182 1.1 jmcneill sun8i_h3_ccu_match(device_t parent, cfdata_t cf, void *aux)
183 1.1 jmcneill {
184 1.1 jmcneill struct fdt_attach_args * const faa = aux;
185 1.1 jmcneill
186 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
187 1.1 jmcneill }
188 1.1 jmcneill
189 1.1 jmcneill static void
190 1.1 jmcneill sun8i_h3_ccu_attach(device_t parent, device_t self, void *aux)
191 1.1 jmcneill {
192 1.1 jmcneill struct sunxi_ccu_softc * const sc = device_private(self);
193 1.1 jmcneill struct fdt_attach_args * const faa = aux;
194 1.1 jmcneill
195 1.1 jmcneill sc->sc_dev = self;
196 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
197 1.1 jmcneill sc->sc_bst = faa->faa_bst;
198 1.1 jmcneill
199 1.1 jmcneill sc->sc_resets = sun8i_h3_ccu_resets;
200 1.1 jmcneill sc->sc_nresets = __arraycount(sun8i_h3_ccu_resets);
201 1.1 jmcneill
202 1.1 jmcneill sc->sc_clks = sun8i_h3_ccu_clks;
203 1.1 jmcneill sc->sc_nclks = __arraycount(sun8i_h3_ccu_clks);
204 1.1 jmcneill
205 1.1 jmcneill if (sunxi_ccu_attach(sc) != 0)
206 1.1 jmcneill return;
207 1.1 jmcneill
208 1.1 jmcneill aprint_naive("\n");
209 1.1 jmcneill aprint_normal(": H3 CCU\n");
210 1.1 jmcneill
211 1.1 jmcneill sunxi_ccu_print(sc);
212 1.1 jmcneill }
213