sun8i_h3_ccu.c revision 1.7 1 1.7 jmcneill /* $NetBSD: sun8i_h3_ccu.c,v 1.7 2017/07/07 21:19:50 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * Copyright (c) 2017 Emmanuel Vadot <manu (at) freebsd.org>
6 1.1 jmcneill * All rights reserved.
7 1.1 jmcneill *
8 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
9 1.1 jmcneill * modification, are permitted provided that the following conditions
10 1.1 jmcneill * are met:
11 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
12 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
13 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
15 1.1 jmcneill * documentation and/or other materials provided with the distribution.
16 1.1 jmcneill *
17 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
22 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
23 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
24 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 jmcneill * SUCH DAMAGE.
28 1.1 jmcneill */
29 1.1 jmcneill
30 1.1 jmcneill #include <sys/cdefs.h>
31 1.1 jmcneill
32 1.7 jmcneill __KERNEL_RCSID(1, "$NetBSD: sun8i_h3_ccu.c,v 1.7 2017/07/07 21:19:50 jmcneill Exp $");
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/param.h>
35 1.1 jmcneill #include <sys/bus.h>
36 1.1 jmcneill #include <sys/device.h>
37 1.1 jmcneill #include <sys/systm.h>
38 1.1 jmcneill
39 1.1 jmcneill #include <dev/fdt/fdtvar.h>
40 1.1 jmcneill
41 1.1 jmcneill #include <arm/sunxi/sunxi_ccu.h>
42 1.1 jmcneill #include <arm/sunxi/sun8i_h3_ccu.h>
43 1.1 jmcneill
44 1.2 jmcneill #define PLL_PERIPH0_CTRL_REG 0x028
45 1.2 jmcneill #define AHB1_APB1_CFG_REG 0x054
46 1.1 jmcneill #define APB2_CFG_REG 0x058
47 1.7 jmcneill #define AHB2_CFG_REG 0x05c
48 1.7 jmcneill #define AHB2_CLK_CFG __BITS(1,0)
49 1.7 jmcneill #define AHB2_CLK_CFG_PLL_PERIPH0_2 1
50 1.2 jmcneill #define BUS_CLK_GATING_REG0 0x060
51 1.6 jmcneill #define BUS_CLK_GATING_REG2 0x068
52 1.1 jmcneill #define BUS_CLK_GATING_REG3 0x06c
53 1.2 jmcneill #define SDMMC0_CLK_REG 0x088
54 1.2 jmcneill #define SDMMC1_CLK_REG 0x08c
55 1.2 jmcneill #define SDMMC2_CLK_REG 0x090
56 1.4 jmcneill #define USBPHY_CFG_REG 0x0cc
57 1.4 jmcneill #define MBUS_RST_REG 0x0fc
58 1.4 jmcneill #define BUS_SOFT_RST_REG0 0x2c0
59 1.4 jmcneill #define BUS_SOFT_RST_REG1 0x2c4
60 1.4 jmcneill #define BUS_SOFT_RST_REG2 0x2c8
61 1.4 jmcneill #define BUS_SOFT_RST_REG3 0x2d0
62 1.4 jmcneill #define BUS_SOFT_RST_REG4 0x2d8
63 1.1 jmcneill
64 1.1 jmcneill static int sun8i_h3_ccu_match(device_t, cfdata_t, void *);
65 1.1 jmcneill static void sun8i_h3_ccu_attach(device_t, device_t, void *);
66 1.1 jmcneill
67 1.1 jmcneill static const char * const compatible[] = {
68 1.1 jmcneill "allwinner,sun8i-h3-ccu",
69 1.1 jmcneill NULL
70 1.1 jmcneill };
71 1.1 jmcneill
72 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_h3_ccu, sizeof(struct sunxi_ccu_softc),
73 1.1 jmcneill sun8i_h3_ccu_match, sun8i_h3_ccu_attach, NULL, NULL);
74 1.1 jmcneill
75 1.1 jmcneill static struct sunxi_ccu_reset sun8i_h3_ccu_resets[] = {
76 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_USB_PHY0, USBPHY_CFG_REG, 0),
77 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_USB_PHY1, USBPHY_CFG_REG, 1),
78 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_USB_PHY2, USBPHY_CFG_REG, 2),
79 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_USB_PHY3, USBPHY_CFG_REG, 3),
80 1.1 jmcneill
81 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_MBUS, MBUS_RST_REG, 31),
82 1.1 jmcneill
83 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_CE, BUS_SOFT_RST_REG0, 5),
84 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DMA, BUS_SOFT_RST_REG0, 6),
85 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_MMC0, BUS_SOFT_RST_REG0, 8),
86 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_MMC1, BUS_SOFT_RST_REG0, 9),
87 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_MMC2, BUS_SOFT_RST_REG0, 10),
88 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_NAND, BUS_SOFT_RST_REG0, 13),
89 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DRAM, BUS_SOFT_RST_REG0, 14),
90 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EMAC, BUS_SOFT_RST_REG0, 17),
91 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_TS, BUS_SOFT_RST_REG0, 18),
92 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_HSTIMER, BUS_SOFT_RST_REG0, 19),
93 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SPI0, BUS_SOFT_RST_REG0, 20),
94 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SPI1, BUS_SOFT_RST_REG0, 21),
95 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OTG, BUS_SOFT_RST_REG0, 23),
96 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EHCI0, BUS_SOFT_RST_REG0, 24),
97 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EHCI1, BUS_SOFT_RST_REG0, 25),
98 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EHCI2, BUS_SOFT_RST_REG0, 26),
99 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EHCI3, BUS_SOFT_RST_REG0, 27),
100 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OHCI0, BUS_SOFT_RST_REG0, 28),
101 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OHCI1, BUS_SOFT_RST_REG0, 29),
102 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OHCI2, BUS_SOFT_RST_REG0, 30),
103 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_OHCI3, BUS_SOFT_RST_REG0, 31),
104 1.1 jmcneill
105 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_VE, BUS_SOFT_RST_REG1, 0),
106 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_TCON0, BUS_SOFT_RST_REG1, 3),
107 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_TCON1, BUS_SOFT_RST_REG1, 4),
108 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DEINTERLACE, BUS_SOFT_RST_REG1, 5),
109 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_CSI, BUS_SOFT_RST_REG1, 8),
110 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_TVE, BUS_SOFT_RST_REG1, 9),
111 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_HDMI0, BUS_SOFT_RST_REG1, 10),
112 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_HDMI1, BUS_SOFT_RST_REG1, 11),
113 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DE, BUS_SOFT_RST_REG1, 12),
114 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_GPU, BUS_SOFT_RST_REG1, 20),
115 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_MSGBOX, BUS_SOFT_RST_REG1, 21),
116 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SPINLOCK, BUS_SOFT_RST_REG1, 22),
117 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_DBG, BUS_SOFT_RST_REG1, 31),
118 1.1 jmcneill
119 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_EPHY, BUS_SOFT_RST_REG2, 2),
120 1.1 jmcneill
121 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_CODEC, BUS_SOFT_RST_REG3, 0),
122 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SPDIF, BUS_SOFT_RST_REG3, 1),
123 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_THS, BUS_SOFT_RST_REG3, 8),
124 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2S0, BUS_SOFT_RST_REG3, 12),
125 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2S1, BUS_SOFT_RST_REG3, 13),
126 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2S2, BUS_SOFT_RST_REG3, 14),
127 1.1 jmcneill
128 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2C0, BUS_SOFT_RST_REG4, 0),
129 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2C1, BUS_SOFT_RST_REG4, 1),
130 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_I2C2, BUS_SOFT_RST_REG4, 2),
131 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_UART0, BUS_SOFT_RST_REG4, 16),
132 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_UART1, BUS_SOFT_RST_REG4, 17),
133 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_UART2, BUS_SOFT_RST_REG4, 18),
134 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_UART3, BUS_SOFT_RST_REG4, 19),
135 1.1 jmcneill SUNXI_CCU_RESET(H3_RST_BUS_SCR, BUS_SOFT_RST_REG4, 20),
136 1.1 jmcneill };
137 1.1 jmcneill
138 1.2 jmcneill static const char *ahb1_parents[] = { "losc", "hosc", "axi", "pll_periph0" };
139 1.4 jmcneill static const char *ahb2_parents[] = { "ahb1", "pll_periph0" };
140 1.6 jmcneill static const char *apb1_parents[] = { "ahb1" };
141 1.1 jmcneill static const char *apb2_parents[] = { "losc", "hosc", "pll_periph0" };
142 1.2 jmcneill static const char *mod_parents[] = { "hosc", "pll_periph0", "pll_periph1" };
143 1.1 jmcneill
144 1.1 jmcneill static struct sunxi_ccu_clk sun8i_h3_ccu_clks[] = {
145 1.2 jmcneill SUNXI_CCU_NKMP(H3_CLK_PLL_PERIPH0, "pll_periph0", "hosc",
146 1.3 jmcneill PLL_PERIPH0_CTRL_REG, /* reg */
147 1.3 jmcneill __BITS(12,8), /* n */
148 1.3 jmcneill __BITS(5,4), /* k */
149 1.3 jmcneill 0, /* m */
150 1.3 jmcneill __BITS(17,16), /* p */
151 1.3 jmcneill __BIT(31), /* enable */
152 1.3 jmcneill SUNXI_CCU_NKMP_DIVIDE_BY_TWO),
153 1.2 jmcneill
154 1.2 jmcneill SUNXI_CCU_PREDIV(H3_CLK_AHB1, "ahb1", ahb1_parents,
155 1.2 jmcneill AHB1_APB1_CFG_REG, /* reg */
156 1.2 jmcneill __BITS(7,6), /* prediv */
157 1.2 jmcneill __BIT(3), /* prediv_sel */
158 1.2 jmcneill __BITS(5,4), /* div */
159 1.2 jmcneill __BITS(13,12), /* sel */
160 1.2 jmcneill SUNXI_CCU_PREDIV_POWER_OF_TWO),
161 1.6 jmcneill
162 1.4 jmcneill SUNXI_CCU_PREDIV(H3_CLK_AHB2, "ahb2", ahb2_parents,
163 1.7 jmcneill AHB2_CFG_REG, /* reg */
164 1.4 jmcneill 0, /* prediv */
165 1.4 jmcneill __BIT(1), /* prediv_sel */
166 1.4 jmcneill 0, /* div */
167 1.4 jmcneill __BITS(1,0), /* sel */
168 1.4 jmcneill SUNXI_CCU_PREDIV_DIVIDE_BY_TWO),
169 1.2 jmcneill
170 1.6 jmcneill SUNXI_CCU_DIV(H3_CLK_APB1, "apb1", apb1_parents,
171 1.6 jmcneill AHB1_APB1_CFG_REG, /* reg */
172 1.6 jmcneill __BITS(9,8), /* div */
173 1.6 jmcneill 0, /* sel */
174 1.6 jmcneill SUNXI_CCU_DIV_POWER_OF_TWO|SUNXI_CCU_DIV_ZERO_IS_ONE),
175 1.6 jmcneill
176 1.1 jmcneill SUNXI_CCU_NM(H3_CLK_APB2, "apb2", apb2_parents,
177 1.2 jmcneill APB2_CFG_REG, /* reg */
178 1.2 jmcneill __BITS(17,16), /* n */
179 1.2 jmcneill __BITS(4,0), /* m */
180 1.2 jmcneill __BITS(25,24), /* sel */
181 1.2 jmcneill 0, /* enable */
182 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
183 1.1 jmcneill
184 1.2 jmcneill SUNXI_CCU_NM(H3_CLK_MMC0, "mmc0", mod_parents,
185 1.2 jmcneill SDMMC0_CLK_REG, __BITS(17, 16), __BITS(3,0), __BITS(25, 24), __BIT(31),
186 1.2 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
187 1.2 jmcneill SUNXI_CCU_NM(H3_CLK_MMC1, "mmc1", mod_parents,
188 1.2 jmcneill SDMMC1_CLK_REG, __BITS(17, 16), __BITS(3,0), __BITS(25, 24), __BIT(31),
189 1.2 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
190 1.2 jmcneill SUNXI_CCU_NM(H3_CLK_MMC2, "mmc2", mod_parents,
191 1.2 jmcneill SDMMC2_CLK_REG, __BITS(17, 16), __BITS(3,0), __BITS(25, 24), __BIT(31),
192 1.2 jmcneill SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
193 1.2 jmcneill
194 1.2 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_MMC0, "bus-mmc0", "ahb1",
195 1.2 jmcneill BUS_CLK_GATING_REG0, 8),
196 1.2 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_MMC1, "bus-mmc1", "ahb1",
197 1.2 jmcneill BUS_CLK_GATING_REG0, 9),
198 1.2 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_MMC2, "bus-mmc2", "ahb1",
199 1.2 jmcneill BUS_CLK_GATING_REG0, 10),
200 1.5 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_EMAC, "bus-emac", "ahb2",
201 1.5 jmcneill BUS_CLK_GATING_REG0, 17),
202 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_OTG, "bus-otg", "ahb1",
203 1.4 jmcneill BUS_CLK_GATING_REG0, 23),
204 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_EHCI0, "bus-ehci0", "ahb1",
205 1.4 jmcneill BUS_CLK_GATING_REG0, 24),
206 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_EHCI1, "bus-ehci1", "ahb2",
207 1.4 jmcneill BUS_CLK_GATING_REG0, 25),
208 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_EHCI2, "bus-ehci2", "ahb2",
209 1.4 jmcneill BUS_CLK_GATING_REG0, 26),
210 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_EHCI3, "bus-ehci3", "ahb2",
211 1.4 jmcneill BUS_CLK_GATING_REG0, 27),
212 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_OHCI0, "bus-ohci0", "ahb1",
213 1.4 jmcneill BUS_CLK_GATING_REG0, 28),
214 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_OHCI1, "bus-ohci1", "ahb2",
215 1.4 jmcneill BUS_CLK_GATING_REG0, 29),
216 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_OHCI2, "bus-ohci2", "ahb2",
217 1.4 jmcneill BUS_CLK_GATING_REG0, 30),
218 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_OHCI3, "bus-ohci3", "ahb2",
219 1.4 jmcneill BUS_CLK_GATING_REG0, 31),
220 1.4 jmcneill
221 1.6 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_PIO, "bus-pio", "apb1",
222 1.6 jmcneill BUS_CLK_GATING_REG2, 5),
223 1.6 jmcneill
224 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_I2C0, "bus-i2c0", "apb2",
225 1.4 jmcneill BUS_CLK_GATING_REG3, 0),
226 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_I2C1, "bus-i2c1", "apb2",
227 1.4 jmcneill BUS_CLK_GATING_REG3, 1),
228 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_I2C2, "bus-i2c2", "apb2",
229 1.4 jmcneill BUS_CLK_GATING_REG3, 2),
230 1.1 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_UART0, "bus-uart0", "apb2",
231 1.4 jmcneill BUS_CLK_GATING_REG3, 16),
232 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_UART1, "bus-uart1", "apb2",
233 1.4 jmcneill BUS_CLK_GATING_REG3, 17),
234 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_UART2, "bus-uart2", "apb2",
235 1.4 jmcneill BUS_CLK_GATING_REG3, 18),
236 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_BUS_UART3, "bus-uart3", "apb2",
237 1.1 jmcneill BUS_CLK_GATING_REG3, 19),
238 1.4 jmcneill
239 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBPHY0, "usb-phy0", "hosc",
240 1.4 jmcneill USBPHY_CFG_REG, 8),
241 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBPHY1, "usb-phy1", "hosc",
242 1.4 jmcneill USBPHY_CFG_REG, 9),
243 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBPHY2, "usb-phy2", "hosc",
244 1.4 jmcneill USBPHY_CFG_REG, 10),
245 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBPHY3, "usb-phy3", "hosc",
246 1.4 jmcneill USBPHY_CFG_REG, 11),
247 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBOHCI0, "usb-ohci0", "hosc",
248 1.4 jmcneill USBPHY_CFG_REG, 16),
249 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBOHCI1, "usb-ohci1", "hosc",
250 1.4 jmcneill USBPHY_CFG_REG, 17),
251 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBOHCI2, "usb-ohci2", "hosc",
252 1.4 jmcneill USBPHY_CFG_REG, 18),
253 1.4 jmcneill SUNXI_CCU_GATE(H3_CLK_USBOHCI3, "usb-ohci3", "hosc",
254 1.4 jmcneill USBPHY_CFG_REG, 19),
255 1.1 jmcneill };
256 1.1 jmcneill
257 1.7 jmcneill static void
258 1.7 jmcneill sun8i_h3_ccu_init(struct sunxi_ccu_softc *sc)
259 1.7 jmcneill {
260 1.7 jmcneill uint32_t val;
261 1.7 jmcneill
262 1.7 jmcneill /* Set AHB2 source to PLL_PERIPH/2 */
263 1.7 jmcneill val = CCU_READ(sc, AHB2_CFG_REG);
264 1.7 jmcneill val &= ~AHB2_CLK_CFG;
265 1.7 jmcneill val |= __SHIFTIN(AHB2_CLK_CFG_PLL_PERIPH0_2, AHB2_CLK_CFG);
266 1.7 jmcneill CCU_WRITE(sc, AHB2_CFG_REG, val);
267 1.7 jmcneill }
268 1.7 jmcneill
269 1.1 jmcneill static int
270 1.1 jmcneill sun8i_h3_ccu_match(device_t parent, cfdata_t cf, void *aux)
271 1.1 jmcneill {
272 1.1 jmcneill struct fdt_attach_args * const faa = aux;
273 1.1 jmcneill
274 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
275 1.1 jmcneill }
276 1.1 jmcneill
277 1.1 jmcneill static void
278 1.1 jmcneill sun8i_h3_ccu_attach(device_t parent, device_t self, void *aux)
279 1.1 jmcneill {
280 1.1 jmcneill struct sunxi_ccu_softc * const sc = device_private(self);
281 1.1 jmcneill struct fdt_attach_args * const faa = aux;
282 1.1 jmcneill
283 1.1 jmcneill sc->sc_dev = self;
284 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
285 1.1 jmcneill sc->sc_bst = faa->faa_bst;
286 1.1 jmcneill
287 1.1 jmcneill sc->sc_resets = sun8i_h3_ccu_resets;
288 1.1 jmcneill sc->sc_nresets = __arraycount(sun8i_h3_ccu_resets);
289 1.1 jmcneill
290 1.1 jmcneill sc->sc_clks = sun8i_h3_ccu_clks;
291 1.1 jmcneill sc->sc_nclks = __arraycount(sun8i_h3_ccu_clks);
292 1.1 jmcneill
293 1.1 jmcneill if (sunxi_ccu_attach(sc) != 0)
294 1.1 jmcneill return;
295 1.1 jmcneill
296 1.1 jmcneill aprint_naive("\n");
297 1.1 jmcneill aprint_normal(": H3 CCU\n");
298 1.1 jmcneill
299 1.7 jmcneill sun8i_h3_ccu_init(sc);
300 1.7 jmcneill
301 1.1 jmcneill sunxi_ccu_print(sc);
302 1.1 jmcneill }
303