sun9i_a80_ccu.c revision 1.4 1 1.4 thorpej /* $NetBSD: sun9i_a80_ccu.c,v 1.4 2021/01/27 03:10:20 thorpej Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill
31 1.4 thorpej __KERNEL_RCSID(1, "$NetBSD: sun9i_a80_ccu.c,v 1.4 2021/01/27 03:10:20 thorpej Exp $");
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/param.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill
38 1.1 jmcneill #include <dev/fdt/fdtvar.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <arm/sunxi/sunxi_ccu.h>
41 1.1 jmcneill #include <arm/sunxi/sun9i_a80_ccu.h>
42 1.1 jmcneill
43 1.1 jmcneill /* CCU */
44 1.2 jmcneill #define PLL_C0CPUX_CTRL_REG 0x000
45 1.2 jmcneill #define PLL_C1CPUX_CTRL_REG 0x004
46 1.1 jmcneill #define PLL_PERIPH0_CTRL_REG 0x00c
47 1.1 jmcneill #define PLL_PERIPH1_CTRL_REG 0x02c
48 1.2 jmcneill #define CPU_CLK_SRC_REG 0x050
49 1.2 jmcneill #define CPU_CLK_SRC_SELECT(cluster) __BIT((cluster) * 8)
50 1.1 jmcneill #define GTBUS_CLK_CFG_REG 0x05c
51 1.1 jmcneill #define AHB0_CLK_CFG_REG 0x060
52 1.1 jmcneill #define AHB1_CLK_CFG_REG 0x064
53 1.1 jmcneill #define AHB2_CLK_CFG_REG 0x068
54 1.1 jmcneill #define APB0_CLK_CFG_REG 0x070
55 1.1 jmcneill #define APB1_CLK_CFG_REG 0x074
56 1.2 jmcneill #define PLL_STABLE_STATUS_REG 0x09c
57 1.1 jmcneill
58 1.1 jmcneill /* CCU_SCLK */
59 1.1 jmcneill #define SDMMC0_CLK_REG 0x410
60 1.1 jmcneill #define SDMMC1_CLK_REG 0x414
61 1.1 jmcneill #define SDMMC2_CLK_REG 0x418
62 1.1 jmcneill #define BUS_CLK_GATING_REG0 0x580
63 1.1 jmcneill #define BUS_CLK_GATING_REG1 0x584
64 1.1 jmcneill #define BUS_CLK_GATING_REG2 0x588
65 1.1 jmcneill #define BUS_CLK_GATING_REG3 0x590
66 1.1 jmcneill #define BUS_CLK_GATING_REG4 0x594
67 1.1 jmcneill #define BUS_SOFT_RST_REG0 0x5a0
68 1.1 jmcneill #define BUS_SOFT_RST_REG1 0x5a4
69 1.1 jmcneill #define BUS_SOFT_RST_REG2 0x5a8
70 1.1 jmcneill #define BUS_SOFT_RST_REG3 0x5b0
71 1.1 jmcneill #define BUS_SOFT_RST_REG4 0x5b4
72 1.1 jmcneill
73 1.1 jmcneill static int sun9i_a80_ccu_match(device_t, cfdata_t, void *);
74 1.1 jmcneill static void sun9i_a80_ccu_attach(device_t, device_t, void *);
75 1.1 jmcneill
76 1.4 thorpej static const struct device_compatible_entry compat_data[] = {
77 1.4 thorpej { .compat = "allwinner,sun9i-a80-ccu" },
78 1.4 thorpej DEVICE_COMPAT_EOL
79 1.1 jmcneill };
80 1.1 jmcneill
81 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_a80_ccu, sizeof(struct sunxi_ccu_softc),
82 1.1 jmcneill sun9i_a80_ccu_match, sun9i_a80_ccu_attach, NULL, NULL);
83 1.1 jmcneill
84 1.1 jmcneill static struct sunxi_ccu_reset sun9i_a80_ccu_resets[] = {
85 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_FD, BUS_SOFT_RST_REG0, 0),
86 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_GPU_CTRL, BUS_SOFT_RST_REG0, 3),
87 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_SS, BUS_SOFT_RST_REG0, 5),
88 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_MMC, BUS_SOFT_RST_REG0, 8),
89 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_NAND1, BUS_SOFT_RST_REG0, 12),
90 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_NAND0, BUS_SOFT_RST_REG0, 13),
91 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_TS, BUS_SOFT_RST_REG0, 18),
92 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_SPI0, BUS_SOFT_RST_REG0, 20),
93 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_SPI1, BUS_SOFT_RST_REG0, 21),
94 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_SPI2, BUS_SOFT_RST_REG0, 22),
95 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_SPI3, BUS_SOFT_RST_REG0, 23),
96 1.1 jmcneill
97 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_OTG_PHY, BUS_SOFT_RST_REG1, 1),
98 1.3 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_GMAC, BUS_SOFT_RST_REG1, 17),
99 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_MSGBOX, BUS_SOFT_RST_REG1, 21),
100 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_SPINLOCK, BUS_SOFT_RST_REG1, 22),
101 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_HSTIMER, BUS_SOFT_RST_REG1, 23),
102 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_DMA, BUS_SOFT_RST_REG1, 24),
103 1.1 jmcneill
104 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_LCD0, BUS_SOFT_RST_REG2, 0),
105 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_LCD1, BUS_SOFT_RST_REG2, 1),
106 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_CSI, BUS_SOFT_RST_REG2, 4),
107 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_DE, BUS_SOFT_RST_REG2, 7),
108 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_MP, BUS_SOFT_RST_REG2, 8),
109 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_GPU, BUS_SOFT_RST_REG2, 9),
110 1.1 jmcneill
111 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_LRADC, BUS_SOFT_RST_REG3, 15),
112 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_GPADC, BUS_SOFT_RST_REG3, 17),
113 1.1 jmcneill
114 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_I2C0, BUS_SOFT_RST_REG4, 0),
115 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_I2C1, BUS_SOFT_RST_REG4, 1),
116 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_I2C2, BUS_SOFT_RST_REG4, 2),
117 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_I2C3, BUS_SOFT_RST_REG4, 3),
118 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_I2C4, BUS_SOFT_RST_REG4, 4),
119 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_UART0, BUS_SOFT_RST_REG4, 16),
120 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_UART1, BUS_SOFT_RST_REG4, 17),
121 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_UART2, BUS_SOFT_RST_REG4, 18),
122 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_UART3, BUS_SOFT_RST_REG4, 19),
123 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_UART4, BUS_SOFT_RST_REG4, 20),
124 1.1 jmcneill SUNXI_CCU_RESET(A80_RST_BUS_UART5, BUS_SOFT_RST_REG4, 21),
125 1.1 jmcneill };
126 1.1 jmcneill
127 1.1 jmcneill static const char *gtbus_parents[] = { "hosc", "pll_periph0", "pll_periph1" };
128 1.1 jmcneill static const char *ahb0_parents[] = { "gtbus", "pll_periph0", "pll_periph1" };
129 1.1 jmcneill static const char *ahb1_parents[] = { "gtbus", "pll_periph0", "pll_periph1" };
130 1.1 jmcneill static const char *ahb2_parents[] = { "hosc", "pll_periph0", "pll_periph1" };
131 1.1 jmcneill static const char *apb_parents[] = { "hosc", "pll_periph0" };
132 1.1 jmcneill static const char *mmc_parents[] = { "hosc", "pll_periph0" };
133 1.1 jmcneill
134 1.2 jmcneill static kmutex_t cpux_axi_cfg_lock;
135 1.2 jmcneill
136 1.2 jmcneill static int
137 1.2 jmcneill sun9i_a80_ccu_cpux_set_rate(struct sunxi_ccu_softc *sc,
138 1.2 jmcneill struct sunxi_ccu_clk *clk, u_int rate)
139 1.2 jmcneill {
140 1.2 jmcneill const int cluster = clk->u.nkmp.reg == PLL_C0CPUX_CTRL_REG ? 0 : 1;
141 1.2 jmcneill struct sunxi_ccu_nkmp *nkmp = &clk->u.nkmp;
142 1.2 jmcneill uint32_t val;
143 1.2 jmcneill u_int n;
144 1.2 jmcneill
145 1.2 jmcneill n = rate / 24000000;
146 1.2 jmcneill if (n < 0x11 || n > 0xff)
147 1.2 jmcneill return EINVAL;
148 1.2 jmcneill
149 1.2 jmcneill /* Switch cluster to OSC24M clock */
150 1.2 jmcneill mutex_enter(&cpux_axi_cfg_lock);
151 1.2 jmcneill val = CCU_READ(sc, CPU_CLK_SRC_REG);
152 1.2 jmcneill val &= ~CPU_CLK_SRC_SELECT(cluster);
153 1.2 jmcneill CCU_WRITE(sc, CPU_CLK_SRC_REG, val);
154 1.2 jmcneill mutex_exit(&cpux_axi_cfg_lock);
155 1.2 jmcneill
156 1.2 jmcneill /* Set new PLL rate */
157 1.2 jmcneill val = CCU_READ(sc, nkmp->reg);
158 1.2 jmcneill val &= ~nkmp->n;
159 1.2 jmcneill val |= __SHIFTIN(n, nkmp->n);
160 1.2 jmcneill CCU_WRITE(sc, nkmp->reg, val);
161 1.2 jmcneill
162 1.2 jmcneill /* Wait for PLL lock */
163 1.2 jmcneill while ((CCU_READ(sc, PLL_STABLE_STATUS_REG) & nkmp->lock) == 0)
164 1.2 jmcneill ;
165 1.2 jmcneill
166 1.2 jmcneill /* Switch cluster back to CPUX PLL */
167 1.2 jmcneill mutex_enter(&cpux_axi_cfg_lock);
168 1.2 jmcneill val = CCU_READ(sc, CPU_CLK_SRC_REG);
169 1.2 jmcneill val |= CPU_CLK_SRC_SELECT(cluster);
170 1.2 jmcneill CCU_WRITE(sc, CPU_CLK_SRC_SELECT(cluster), val);
171 1.2 jmcneill mutex_exit(&cpux_axi_cfg_lock);
172 1.2 jmcneill
173 1.2 jmcneill return 0;
174 1.2 jmcneill }
175 1.2 jmcneill
176 1.1 jmcneill static struct sunxi_ccu_clk sun9i_a80_ccu_clks[] = {
177 1.2 jmcneill [A80_CLK_C0CPUX] = {
178 1.2 jmcneill .type = SUNXI_CCU_NKMP,
179 1.2 jmcneill .base.name = "pll_c0cpux",
180 1.2 jmcneill .u.nkmp.reg = PLL_C0CPUX_CTRL_REG,
181 1.2 jmcneill .u.nkmp.parent = "hosc",
182 1.2 jmcneill .u.nkmp.n = __BITS(15,8),
183 1.2 jmcneill .u.nkmp.k = 0,
184 1.2 jmcneill .u.nkmp.m = __BITS(1,0),
185 1.2 jmcneill .u.nkmp.p = __BIT(16),
186 1.2 jmcneill .u.nkmp.enable = __BIT(31),
187 1.2 jmcneill .u.nkmp.flags = SUNXI_CCU_NKMP_SCALE_CLOCK |
188 1.2 jmcneill SUNXI_CCU_NKMP_FACTOR_N_EXACT |
189 1.2 jmcneill SUNXI_CCU_NKMP_FACTOR_P_X4,
190 1.2 jmcneill .u.nkmp.lock = __BIT(1), /* PLL_STABLE_STATUS_REG */
191 1.2 jmcneill .u.nkmp.table = NULL,
192 1.2 jmcneill .enable = sunxi_ccu_nkmp_enable,
193 1.2 jmcneill .get_rate = sunxi_ccu_nkmp_get_rate,
194 1.2 jmcneill .set_rate = sun9i_a80_ccu_cpux_set_rate,
195 1.2 jmcneill .get_parent = sunxi_ccu_nkmp_get_parent,
196 1.2 jmcneill },
197 1.2 jmcneill
198 1.2 jmcneill [A80_CLK_C1CPUX] = {
199 1.2 jmcneill .type = SUNXI_CCU_NKMP,
200 1.2 jmcneill .base.name = "pll_c1cpux",
201 1.2 jmcneill .u.nkmp.reg = PLL_C1CPUX_CTRL_REG,
202 1.2 jmcneill .u.nkmp.parent = "hosc",
203 1.2 jmcneill .u.nkmp.n = __BITS(15,8),
204 1.2 jmcneill .u.nkmp.k = 0,
205 1.2 jmcneill .u.nkmp.m = __BITS(1,0),
206 1.2 jmcneill .u.nkmp.p = __BIT(16),
207 1.2 jmcneill .u.nkmp.enable = __BIT(31),
208 1.2 jmcneill .u.nkmp.flags = SUNXI_CCU_NKMP_SCALE_CLOCK |
209 1.2 jmcneill SUNXI_CCU_NKMP_FACTOR_N_EXACT |
210 1.2 jmcneill SUNXI_CCU_NKMP_FACTOR_P_X4,
211 1.2 jmcneill .u.nkmp.lock = __BIT(1), /* PLL_STABLE_STATUS_REG */
212 1.2 jmcneill .u.nkmp.table = NULL,
213 1.2 jmcneill .enable = sunxi_ccu_nkmp_enable,
214 1.2 jmcneill .get_rate = sunxi_ccu_nkmp_get_rate,
215 1.2 jmcneill .set_rate = sun9i_a80_ccu_cpux_set_rate,
216 1.2 jmcneill .get_parent = sunxi_ccu_nkmp_get_parent,
217 1.2 jmcneill },
218 1.2 jmcneill
219 1.1 jmcneill SUNXI_CCU_NKMP(A80_CLK_PLL_PERIPH0, "pll_periph0", "hosc",
220 1.1 jmcneill PLL_PERIPH0_CTRL_REG, /* reg */
221 1.1 jmcneill __BITS(15,8), /* n */
222 1.1 jmcneill __BIT(16), /* k */
223 1.1 jmcneill 0, /* m */
224 1.1 jmcneill __BIT(18), /* p */
225 1.1 jmcneill __BIT(31), /* enable */
226 1.1 jmcneill SUNXI_CCU_NKMP_FACTOR_N_EXACT),
227 1.1 jmcneill SUNXI_CCU_NKMP(A80_CLK_PLL_PERIPH1, "pll_periph1", "hosc",
228 1.1 jmcneill PLL_PERIPH1_CTRL_REG, /* reg */
229 1.1 jmcneill __BITS(15,8), /* n */
230 1.1 jmcneill __BIT(16), /* k */
231 1.1 jmcneill 0, /* m */
232 1.1 jmcneill __BIT(18), /* p */
233 1.1 jmcneill __BIT(31), /* enable */
234 1.1 jmcneill SUNXI_CCU_NKMP_FACTOR_N_EXACT),
235 1.1 jmcneill
236 1.1 jmcneill SUNXI_CCU_DIV(A80_CLK_GTBUS, "gtbus", gtbus_parents,
237 1.1 jmcneill GTBUS_CLK_CFG_REG, /* reg */
238 1.1 jmcneill __BITS(1,0), /* div */
239 1.1 jmcneill __BITS(25,24), /* sel */
240 1.1 jmcneill 0),
241 1.1 jmcneill
242 1.1 jmcneill SUNXI_CCU_DIV(A80_CLK_AHB0, "ahb0", ahb0_parents,
243 1.1 jmcneill AHB0_CLK_CFG_REG, /* reg */
244 1.1 jmcneill __BITS(1,0), /* div */
245 1.1 jmcneill __BITS(25,24), /* sel */
246 1.1 jmcneill SUNXI_CCU_DIV_POWER_OF_TWO),
247 1.1 jmcneill
248 1.1 jmcneill SUNXI_CCU_DIV(A80_CLK_AHB1, "ahb1", ahb1_parents,
249 1.1 jmcneill AHB1_CLK_CFG_REG, /* reg */
250 1.1 jmcneill __BITS(1,0), /* div */
251 1.1 jmcneill __BITS(25,24), /* sel */
252 1.1 jmcneill SUNXI_CCU_DIV_POWER_OF_TWO),
253 1.1 jmcneill
254 1.1 jmcneill SUNXI_CCU_DIV(A80_CLK_AHB2, "ahb2", ahb2_parents,
255 1.1 jmcneill AHB2_CLK_CFG_REG, /* reg */
256 1.1 jmcneill __BITS(1,0), /* div */
257 1.1 jmcneill __BITS(25,24), /* sel */
258 1.1 jmcneill SUNXI_CCU_DIV_POWER_OF_TWO),
259 1.1 jmcneill
260 1.1 jmcneill SUNXI_CCU_DIV(A80_CLK_APB0, "apb0", apb_parents,
261 1.1 jmcneill APB0_CLK_CFG_REG, /* reg */
262 1.1 jmcneill __BITS(1,0), /* div */
263 1.1 jmcneill __BIT(24), /* sel */
264 1.1 jmcneill SUNXI_CCU_DIV_POWER_OF_TWO),
265 1.1 jmcneill
266 1.1 jmcneill SUNXI_CCU_NM(A80_CLK_APB1, "apb1", apb_parents,
267 1.1 jmcneill APB1_CLK_CFG_REG, /* reg */
268 1.1 jmcneill __BITS(17,16), /* n */
269 1.1 jmcneill __BITS(4,0), /* m */
270 1.1 jmcneill __BIT(24), /* sel */
271 1.1 jmcneill 0, /* enable */
272 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
273 1.1 jmcneill
274 1.1 jmcneill SUNXI_CCU_NM(A80_CLK_MMC0, "mmc0", mmc_parents,
275 1.1 jmcneill SDMMC0_CLK_REG, /* reg */
276 1.1 jmcneill __BITS(17,16), /* n */
277 1.1 jmcneill __BITS(3,0), /* m */
278 1.1 jmcneill __BITS(27,24), /* sel */
279 1.1 jmcneill __BIT(31), /* enable */
280 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
281 1.1 jmcneill SUNXI_CCU_PHASE(A80_CLK_MMC0_SAMPLE, "mmc0_sample", "mmc0",
282 1.1 jmcneill SDMMC0_CLK_REG, __BITS(22,20)),
283 1.1 jmcneill SUNXI_CCU_PHASE(A80_CLK_MMC0_OUTPUT, "mmc0_output", "mmc0",
284 1.1 jmcneill SDMMC0_CLK_REG, __BITS(10,8)),
285 1.1 jmcneill SUNXI_CCU_NM(A80_CLK_MMC1, "mmc1", mmc_parents,
286 1.1 jmcneill SDMMC1_CLK_REG, /* reg */
287 1.1 jmcneill __BITS(17,16), /* n */
288 1.1 jmcneill __BITS(3,0), /* m */
289 1.1 jmcneill __BITS(27,24), /* sel */
290 1.1 jmcneill __BIT(31), /* enable */
291 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
292 1.1 jmcneill SUNXI_CCU_PHASE(A80_CLK_MMC1_SAMPLE, "mmc1_sample", "mmc1",
293 1.1 jmcneill SDMMC1_CLK_REG, __BITS(22,20)),
294 1.1 jmcneill SUNXI_CCU_PHASE(A80_CLK_MMC1_OUTPUT, "mmc1_output", "mmc1",
295 1.1 jmcneill SDMMC1_CLK_REG, __BITS(10,8)),
296 1.1 jmcneill SUNXI_CCU_NM(A80_CLK_MMC2, "mmc2", mmc_parents,
297 1.1 jmcneill SDMMC2_CLK_REG, /* reg */
298 1.1 jmcneill __BITS(17,16), /* n */
299 1.1 jmcneill __BITS(3,0), /* m */
300 1.1 jmcneill __BITS(27,24), /* sel */
301 1.1 jmcneill __BIT(31), /* enable */
302 1.1 jmcneill SUNXI_CCU_NM_POWER_OF_TWO),
303 1.1 jmcneill SUNXI_CCU_PHASE(A80_CLK_MMC2_SAMPLE, "mmc2_sample", "mmc2",
304 1.1 jmcneill SDMMC2_CLK_REG, __BITS(22,20)),
305 1.1 jmcneill SUNXI_CCU_PHASE(A80_CLK_MMC2_OUTPUT, "mmc2_output", "mmc2",
306 1.1 jmcneill SDMMC2_CLK_REG, __BITS(10,8)),
307 1.1 jmcneill
308 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_FD, "ahb0-fd", "ahb0",
309 1.1 jmcneill BUS_CLK_GATING_REG0, 0),
310 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_GPU_CTRL, "ahb0-gpu-ctrl", "ahb0",
311 1.1 jmcneill BUS_CLK_GATING_REG0, 3),
312 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_SS, "ahb0-ss", "ahb0",
313 1.1 jmcneill BUS_CLK_GATING_REG0, 5),
314 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_MMC, "ahb0-mmc", "ahb0",
315 1.1 jmcneill BUS_CLK_GATING_REG0, 8),
316 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_NAND1, "ahb0-nand1", "ahb0",
317 1.1 jmcneill BUS_CLK_GATING_REG0, 12),
318 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_NAND0, "ahb0-nand0", "ahb0",
319 1.1 jmcneill BUS_CLK_GATING_REG0, 13),
320 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_TS, "ahb0-ts", "ahb0",
321 1.1 jmcneill BUS_CLK_GATING_REG0, 18),
322 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_SPI0, "ahb0-spi0", "ahb0",
323 1.1 jmcneill BUS_CLK_GATING_REG0, 20),
324 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_SPI1, "ahb0-spi1", "ahb0",
325 1.1 jmcneill BUS_CLK_GATING_REG0, 21),
326 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_SPI2, "ahb0-spi2", "ahb0",
327 1.1 jmcneill BUS_CLK_GATING_REG0, 22),
328 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_SPI3, "ahb0-spi3", "ahb0",
329 1.1 jmcneill BUS_CLK_GATING_REG0, 23),
330 1.1 jmcneill
331 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_USB, "ahb1-usb", "ahb1",
332 1.1 jmcneill BUS_CLK_GATING_REG1, 1),
333 1.3 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_GMAC, "ahb1-gmac", "ahb1",
334 1.3 jmcneill BUS_CLK_GATING_REG1, 17),
335 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_MSGBOX, "ahb1-msgbox", "ahb1",
336 1.1 jmcneill BUS_CLK_GATING_REG1, 21),
337 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_SPINLOCK, "ahb1-spinlock", "ahb1",
338 1.1 jmcneill BUS_CLK_GATING_REG1, 22),
339 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_HSTIMER, "ahb1-hstimer", "ahb1",
340 1.1 jmcneill BUS_CLK_GATING_REG1, 23),
341 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_DMA, "ahb1-dma", "ahb1",
342 1.1 jmcneill BUS_CLK_GATING_REG1, 24),
343 1.1 jmcneill
344 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_LCD0, "ahb2-lcd0", "ahb2",
345 1.1 jmcneill BUS_CLK_GATING_REG2, 0),
346 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_LCD1, "ahb2-lcd1", "ahb2",
347 1.1 jmcneill BUS_CLK_GATING_REG2, 1),
348 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_CSI, "ahb2-csi", "ahb2",
349 1.1 jmcneill BUS_CLK_GATING_REG2, 4),
350 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_DE, "ahb2-de", "ahb2",
351 1.1 jmcneill BUS_CLK_GATING_REG2, 7),
352 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_MP, "ahb2-mp", "ahb2",
353 1.1 jmcneill BUS_CLK_GATING_REG2, 8),
354 1.1 jmcneill
355 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_PIO, "apb0-pio", "apb0",
356 1.1 jmcneill BUS_CLK_GATING_REG3, 5),
357 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_LRADC, "apb0-lradc", "apb0",
358 1.1 jmcneill BUS_CLK_GATING_REG3, 15),
359 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_GPADC, "apb0-gpadc", "apb0",
360 1.1 jmcneill BUS_CLK_GATING_REG3, 17),
361 1.1 jmcneill
362 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_I2C0, "apb1-i2c0", "apb1",
363 1.1 jmcneill BUS_CLK_GATING_REG4, 0),
364 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_I2C1, "apb1-i2c1", "apb1",
365 1.1 jmcneill BUS_CLK_GATING_REG4, 1),
366 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_I2C2, "apb1-i2c2", "apb1",
367 1.1 jmcneill BUS_CLK_GATING_REG4, 2),
368 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_I2C3, "apb1-i2c3", "apb1",
369 1.1 jmcneill BUS_CLK_GATING_REG4, 3),
370 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_I2C4, "apb1-i2c4", "apb1",
371 1.1 jmcneill BUS_CLK_GATING_REG4, 4),
372 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_UART0, "apb1-uart0", "apb1",
373 1.1 jmcneill BUS_CLK_GATING_REG4, 16),
374 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_UART1, "apb1-uart1", "apb1",
375 1.1 jmcneill BUS_CLK_GATING_REG4, 17),
376 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_UART2, "apb1-uart2", "apb1",
377 1.1 jmcneill BUS_CLK_GATING_REG4, 18),
378 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_UART3, "apb1-uart3", "apb1",
379 1.1 jmcneill BUS_CLK_GATING_REG4, 19),
380 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_UART4, "apb1-uart4", "apb1",
381 1.1 jmcneill BUS_CLK_GATING_REG4, 20),
382 1.1 jmcneill SUNXI_CCU_GATE(A80_CLK_BUS_UART5, "apb1-uart5", "apb1",
383 1.1 jmcneill BUS_CLK_GATING_REG4, 21),
384 1.1 jmcneill };
385 1.1 jmcneill
386 1.1 jmcneill static int
387 1.1 jmcneill sun9i_a80_ccu_match(device_t parent, cfdata_t cf, void *aux)
388 1.1 jmcneill {
389 1.1 jmcneill struct fdt_attach_args * const faa = aux;
390 1.1 jmcneill
391 1.4 thorpej return of_compatible_match(faa->faa_phandle, compat_data);
392 1.1 jmcneill }
393 1.1 jmcneill
394 1.1 jmcneill static void
395 1.1 jmcneill sun9i_a80_ccu_attach(device_t parent, device_t self, void *aux)
396 1.1 jmcneill {
397 1.1 jmcneill struct sunxi_ccu_softc * const sc = device_private(self);
398 1.1 jmcneill struct fdt_attach_args * const faa = aux;
399 1.1 jmcneill
400 1.1 jmcneill sc->sc_dev = self;
401 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
402 1.1 jmcneill sc->sc_bst = faa->faa_bst;
403 1.1 jmcneill
404 1.1 jmcneill sc->sc_resets = sun9i_a80_ccu_resets;
405 1.1 jmcneill sc->sc_nresets = __arraycount(sun9i_a80_ccu_resets);
406 1.1 jmcneill
407 1.1 jmcneill sc->sc_clks = sun9i_a80_ccu_clks;
408 1.1 jmcneill sc->sc_nclks = __arraycount(sun9i_a80_ccu_clks);
409 1.1 jmcneill
410 1.2 jmcneill mutex_init(&cpux_axi_cfg_lock, MUTEX_DEFAULT, IPL_HIGH);
411 1.2 jmcneill
412 1.1 jmcneill if (sunxi_ccu_attach(sc) != 0)
413 1.1 jmcneill return;
414 1.1 jmcneill
415 1.1 jmcneill aprint_naive("\n");
416 1.1 jmcneill aprint_normal(": A80 CCU\n");
417 1.1 jmcneill
418 1.1 jmcneill sunxi_ccu_print(sc);
419 1.1 jmcneill }
420