Home | History | Annotate | Line # | Download | only in sunxi
sunxi_ccu.c revision 1.7.4.4
      1  1.7.4.4  pgoyette /* $NetBSD: sunxi_ccu.c,v 1.7.4.4 2018/09/30 01:45:39 pgoyette Exp $ */
      2      1.1  jmcneill 
      3      1.1  jmcneill /*-
      4      1.1  jmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5      1.1  jmcneill  * All rights reserved.
      6      1.1  jmcneill  *
      7      1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8      1.1  jmcneill  * modification, are permitted provided that the following conditions
      9      1.1  jmcneill  * are met:
     10      1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11      1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12      1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14      1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15      1.1  jmcneill  *
     16      1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17      1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18      1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19      1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20      1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21      1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22      1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23      1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24      1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25      1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26      1.1  jmcneill  * SUCH DAMAGE.
     27      1.1  jmcneill  */
     28      1.1  jmcneill 
     29      1.1  jmcneill #include "opt_soc.h"
     30      1.1  jmcneill #include "opt_multiprocessor.h"
     31  1.7.4.4  pgoyette #include "opt_console.h"
     32      1.1  jmcneill 
     33      1.1  jmcneill #include <sys/cdefs.h>
     34  1.7.4.4  pgoyette __KERNEL_RCSID(0, "$NetBSD: sunxi_ccu.c,v 1.7.4.4 2018/09/30 01:45:39 pgoyette Exp $");
     35      1.1  jmcneill 
     36      1.1  jmcneill #include <sys/param.h>
     37      1.1  jmcneill #include <sys/bus.h>
     38      1.1  jmcneill #include <sys/cpu.h>
     39      1.1  jmcneill #include <sys/device.h>
     40      1.1  jmcneill 
     41      1.1  jmcneill #include <dev/fdt/fdtvar.h>
     42      1.1  jmcneill 
     43      1.1  jmcneill #include <dev/clk/clk_backend.h>
     44      1.1  jmcneill 
     45      1.1  jmcneill #include <arm/sunxi/sunxi_ccu.h>
     46      1.1  jmcneill 
     47      1.1  jmcneill static void *
     48      1.1  jmcneill sunxi_ccu_reset_acquire(device_t dev, const void *data, size_t len)
     49      1.1  jmcneill {
     50      1.1  jmcneill 	struct sunxi_ccu_softc * const sc = device_private(dev);
     51      1.1  jmcneill 	struct sunxi_ccu_reset *reset;
     52      1.1  jmcneill 
     53      1.1  jmcneill 	if (len != 4)
     54      1.1  jmcneill 		return NULL;
     55      1.1  jmcneill 
     56      1.1  jmcneill 	const u_int reset_id = be32dec(data);
     57      1.1  jmcneill 
     58      1.1  jmcneill 	if (reset_id >= sc->sc_nresets)
     59      1.1  jmcneill 		return NULL;
     60      1.1  jmcneill 
     61      1.1  jmcneill 	reset = &sc->sc_resets[reset_id];
     62      1.1  jmcneill 	if (reset->mask == 0)
     63      1.1  jmcneill 		return NULL;
     64      1.1  jmcneill 
     65      1.1  jmcneill 	return reset;
     66      1.1  jmcneill }
     67      1.1  jmcneill 
     68      1.1  jmcneill static void
     69      1.1  jmcneill sunxi_ccu_reset_release(device_t dev, void *priv)
     70      1.1  jmcneill {
     71      1.1  jmcneill }
     72      1.1  jmcneill 
     73      1.1  jmcneill static int
     74      1.1  jmcneill sunxi_ccu_reset_assert(device_t dev, void *priv)
     75      1.1  jmcneill {
     76      1.1  jmcneill 	struct sunxi_ccu_softc * const sc = device_private(dev);
     77      1.1  jmcneill 	struct sunxi_ccu_reset * const reset = priv;
     78      1.1  jmcneill 
     79      1.1  jmcneill 	const uint32_t val = CCU_READ(sc, reset->reg);
     80      1.1  jmcneill 	CCU_WRITE(sc, reset->reg, val & ~reset->mask);
     81      1.1  jmcneill 
     82      1.1  jmcneill 	return 0;
     83      1.1  jmcneill }
     84      1.1  jmcneill 
     85      1.1  jmcneill static int
     86      1.1  jmcneill sunxi_ccu_reset_deassert(device_t dev, void *priv)
     87      1.1  jmcneill {
     88      1.1  jmcneill 	struct sunxi_ccu_softc * const sc = device_private(dev);
     89      1.1  jmcneill 	struct sunxi_ccu_reset * const reset = priv;
     90      1.1  jmcneill 
     91      1.1  jmcneill 	const uint32_t val = CCU_READ(sc, reset->reg);
     92      1.1  jmcneill 	CCU_WRITE(sc, reset->reg, val | reset->mask);
     93      1.1  jmcneill 
     94      1.1  jmcneill 	return 0;
     95      1.1  jmcneill }
     96      1.1  jmcneill 
     97      1.1  jmcneill static const struct fdtbus_reset_controller_func sunxi_ccu_fdtreset_funcs = {
     98      1.1  jmcneill 	.acquire = sunxi_ccu_reset_acquire,
     99      1.1  jmcneill 	.release = sunxi_ccu_reset_release,
    100      1.1  jmcneill 	.reset_assert = sunxi_ccu_reset_assert,
    101      1.1  jmcneill 	.reset_deassert = sunxi_ccu_reset_deassert,
    102      1.1  jmcneill };
    103      1.1  jmcneill 
    104      1.1  jmcneill static struct clk *
    105  1.7.4.4  pgoyette sunxi_ccu_clock_decode(device_t dev, int cc_phandle, const void *data,
    106  1.7.4.4  pgoyette 		       size_t len)
    107      1.1  jmcneill {
    108      1.1  jmcneill 	struct sunxi_ccu_softc * const sc = device_private(dev);
    109      1.1  jmcneill 	struct sunxi_ccu_clk *clk;
    110      1.1  jmcneill 
    111      1.1  jmcneill 	if (len != 4)
    112      1.1  jmcneill 		return NULL;
    113      1.1  jmcneill 
    114      1.1  jmcneill 	const u_int clock_id = be32dec(data);
    115      1.1  jmcneill 	if (clock_id >= sc->sc_nclks)
    116      1.1  jmcneill 		return NULL;
    117      1.1  jmcneill 
    118      1.1  jmcneill 	clk = &sc->sc_clks[clock_id];
    119      1.1  jmcneill 	if (clk->type == SUNXI_CCU_UNKNOWN)
    120      1.1  jmcneill 		return NULL;
    121      1.1  jmcneill 
    122      1.1  jmcneill 	return &clk->base;
    123      1.1  jmcneill }
    124      1.1  jmcneill 
    125      1.1  jmcneill static const struct fdtbus_clock_controller_func sunxi_ccu_fdtclock_funcs = {
    126      1.1  jmcneill 	.decode = sunxi_ccu_clock_decode,
    127      1.1  jmcneill };
    128      1.1  jmcneill 
    129      1.1  jmcneill static struct clk *
    130      1.1  jmcneill sunxi_ccu_clock_get(void *priv, const char *name)
    131      1.1  jmcneill {
    132      1.1  jmcneill 	struct sunxi_ccu_softc * const sc = priv;
    133      1.1  jmcneill 	struct sunxi_ccu_clk *clk;
    134      1.1  jmcneill 
    135      1.1  jmcneill 	clk = sunxi_ccu_clock_find(sc, name);
    136      1.1  jmcneill 	if (clk == NULL)
    137      1.1  jmcneill 		return NULL;
    138      1.1  jmcneill 
    139      1.1  jmcneill 	return &clk->base;
    140      1.1  jmcneill }
    141      1.1  jmcneill 
    142      1.1  jmcneill static void
    143      1.1  jmcneill sunxi_ccu_clock_put(void *priv, struct clk *clk)
    144      1.1  jmcneill {
    145      1.1  jmcneill }
    146      1.1  jmcneill 
    147      1.1  jmcneill static u_int
    148      1.1  jmcneill sunxi_ccu_clock_get_rate(void *priv, struct clk *clkp)
    149      1.1  jmcneill {
    150      1.1  jmcneill 	struct sunxi_ccu_softc * const sc = priv;
    151      1.1  jmcneill 	struct sunxi_ccu_clk *clk = (struct sunxi_ccu_clk *)clkp;
    152      1.1  jmcneill 	struct clk *clkp_parent;
    153      1.1  jmcneill 
    154      1.1  jmcneill 	if (clk->get_rate)
    155      1.1  jmcneill 		return clk->get_rate(sc, clk);
    156      1.1  jmcneill 
    157      1.1  jmcneill 	clkp_parent = clk_get_parent(clkp);
    158      1.1  jmcneill 	if (clkp_parent == NULL) {
    159      1.1  jmcneill 		aprint_error("%s: no parent for %s\n", __func__, clk->base.name);
    160      1.1  jmcneill 		return 0;
    161      1.1  jmcneill 	}
    162      1.1  jmcneill 
    163      1.1  jmcneill 	return clk_get_rate(clkp_parent);
    164      1.1  jmcneill }
    165      1.1  jmcneill 
    166      1.1  jmcneill static int
    167      1.1  jmcneill sunxi_ccu_clock_set_rate(void *priv, struct clk *clkp, u_int rate)
    168      1.1  jmcneill {
    169      1.1  jmcneill 	struct sunxi_ccu_softc * const sc = priv;
    170      1.1  jmcneill 	struct sunxi_ccu_clk *clk = (struct sunxi_ccu_clk *)clkp;
    171      1.1  jmcneill 	struct clk *clkp_parent;
    172      1.1  jmcneill 
    173      1.1  jmcneill 	if (clkp->flags & CLK_SET_RATE_PARENT) {
    174      1.1  jmcneill 		clkp_parent = clk_get_parent(clkp);
    175      1.1  jmcneill 		if (clkp_parent == NULL) {
    176      1.1  jmcneill 			aprint_error("%s: no parent for %s\n", __func__, clk->base.name);
    177      1.1  jmcneill 			return ENXIO;
    178      1.1  jmcneill 		}
    179      1.1  jmcneill 		return clk_set_rate(clkp_parent, rate);
    180      1.1  jmcneill 	}
    181      1.1  jmcneill 
    182      1.1  jmcneill 	if (clk->set_rate)
    183      1.1  jmcneill 		return clk->set_rate(sc, clk, rate);
    184      1.1  jmcneill 
    185      1.1  jmcneill 	return ENXIO;
    186      1.1  jmcneill }
    187      1.1  jmcneill 
    188  1.7.4.2  pgoyette static u_int
    189  1.7.4.2  pgoyette sunxi_ccu_clock_round_rate(void *priv, struct clk *clkp, u_int rate)
    190  1.7.4.2  pgoyette {
    191  1.7.4.2  pgoyette 	struct sunxi_ccu_softc * const sc = priv;
    192  1.7.4.2  pgoyette 	struct sunxi_ccu_clk *clk = (struct sunxi_ccu_clk *)clkp;
    193  1.7.4.2  pgoyette 	struct clk *clkp_parent;
    194  1.7.4.2  pgoyette 
    195  1.7.4.2  pgoyette 	if (clkp->flags & CLK_SET_RATE_PARENT) {
    196  1.7.4.2  pgoyette 		clkp_parent = clk_get_parent(clkp);
    197  1.7.4.2  pgoyette 		if (clkp_parent == NULL) {
    198  1.7.4.2  pgoyette 			aprint_error("%s: no parent for %s\n", __func__, clk->base.name);
    199  1.7.4.2  pgoyette 			return 0;
    200  1.7.4.2  pgoyette 		}
    201  1.7.4.2  pgoyette 		return clk_round_rate(clkp_parent, rate);
    202  1.7.4.2  pgoyette 	}
    203  1.7.4.2  pgoyette 
    204  1.7.4.2  pgoyette 	if (clk->round_rate)
    205  1.7.4.2  pgoyette 		return clk->round_rate(sc, clk, rate);
    206  1.7.4.2  pgoyette 
    207  1.7.4.2  pgoyette 	return 0;
    208  1.7.4.2  pgoyette }
    209  1.7.4.2  pgoyette 
    210      1.1  jmcneill static int
    211      1.1  jmcneill sunxi_ccu_clock_enable(void *priv, struct clk *clkp)
    212      1.1  jmcneill {
    213      1.1  jmcneill 	struct sunxi_ccu_softc * const sc = priv;
    214      1.1  jmcneill 	struct sunxi_ccu_clk *clk = (struct sunxi_ccu_clk *)clkp;
    215      1.1  jmcneill 	struct clk *clkp_parent;
    216      1.1  jmcneill 	int error = 0;
    217      1.1  jmcneill 
    218      1.1  jmcneill 	clkp_parent = clk_get_parent(clkp);
    219      1.1  jmcneill 	if (clkp_parent != NULL) {
    220      1.1  jmcneill 		error = clk_enable(clkp_parent);
    221      1.1  jmcneill 		if (error != 0)
    222      1.1  jmcneill 			return error;
    223      1.1  jmcneill 	}
    224      1.1  jmcneill 
    225      1.1  jmcneill 	if (clk->enable)
    226      1.1  jmcneill 		error = clk->enable(sc, clk, 1);
    227      1.1  jmcneill 
    228      1.1  jmcneill 	return error;
    229      1.1  jmcneill }
    230      1.1  jmcneill 
    231      1.1  jmcneill static int
    232      1.1  jmcneill sunxi_ccu_clock_disable(void *priv, struct clk *clkp)
    233      1.1  jmcneill {
    234      1.1  jmcneill 	struct sunxi_ccu_softc * const sc = priv;
    235      1.1  jmcneill 	struct sunxi_ccu_clk *clk = (struct sunxi_ccu_clk *)clkp;
    236      1.1  jmcneill 	int error = EINVAL;
    237      1.1  jmcneill 
    238      1.1  jmcneill 	if (clk->enable)
    239      1.1  jmcneill 		error = clk->enable(sc, clk, 0);
    240      1.1  jmcneill 
    241      1.1  jmcneill 	return error;
    242      1.1  jmcneill }
    243      1.1  jmcneill 
    244      1.1  jmcneill static int
    245      1.1  jmcneill sunxi_ccu_clock_set_parent(void *priv, struct clk *clkp,
    246      1.1  jmcneill     struct clk *clkp_parent)
    247      1.1  jmcneill {
    248      1.1  jmcneill 	struct sunxi_ccu_softc * const sc = priv;
    249      1.1  jmcneill 	struct sunxi_ccu_clk *clk = (struct sunxi_ccu_clk *)clkp;
    250      1.1  jmcneill 
    251      1.1  jmcneill 	if (clk->set_parent == NULL)
    252      1.1  jmcneill 		return EINVAL;
    253      1.1  jmcneill 
    254      1.1  jmcneill 	return clk->set_parent(sc, clk, clkp_parent->name);
    255      1.1  jmcneill }
    256      1.1  jmcneill 
    257      1.1  jmcneill static struct clk *
    258      1.1  jmcneill sunxi_ccu_clock_get_parent(void *priv, struct clk *clkp)
    259      1.1  jmcneill {
    260      1.1  jmcneill 	struct sunxi_ccu_softc * const sc = priv;
    261      1.1  jmcneill 	struct sunxi_ccu_clk *clk = (struct sunxi_ccu_clk *)clkp;
    262      1.1  jmcneill 	struct sunxi_ccu_clk *clk_parent;
    263      1.1  jmcneill 	const char *parent;
    264      1.1  jmcneill 
    265      1.1  jmcneill 	if (clk->get_parent == NULL)
    266      1.1  jmcneill 		return NULL;
    267      1.1  jmcneill 
    268      1.1  jmcneill 	parent = clk->get_parent(sc, clk);
    269      1.1  jmcneill 	if (parent == NULL)
    270      1.1  jmcneill 		return NULL;
    271      1.1  jmcneill 
    272      1.1  jmcneill 	clk_parent = sunxi_ccu_clock_find(sc, parent);
    273      1.1  jmcneill 	if (clk_parent != NULL)
    274      1.1  jmcneill 		return &clk_parent->base;
    275      1.1  jmcneill 
    276      1.1  jmcneill 	/* No parent in this domain, try FDT */
    277      1.1  jmcneill 	return fdtbus_clock_get(sc->sc_phandle, parent);
    278      1.1  jmcneill }
    279      1.1  jmcneill 
    280      1.1  jmcneill static const struct clk_funcs sunxi_ccu_clock_funcs = {
    281      1.1  jmcneill 	.get = sunxi_ccu_clock_get,
    282      1.1  jmcneill 	.put = sunxi_ccu_clock_put,
    283      1.1  jmcneill 	.get_rate = sunxi_ccu_clock_get_rate,
    284      1.1  jmcneill 	.set_rate = sunxi_ccu_clock_set_rate,
    285  1.7.4.2  pgoyette 	.round_rate = sunxi_ccu_clock_round_rate,
    286      1.1  jmcneill 	.enable = sunxi_ccu_clock_enable,
    287      1.1  jmcneill 	.disable = sunxi_ccu_clock_disable,
    288      1.1  jmcneill 	.set_parent = sunxi_ccu_clock_set_parent,
    289      1.1  jmcneill 	.get_parent = sunxi_ccu_clock_get_parent,
    290      1.1  jmcneill };
    291      1.1  jmcneill 
    292      1.1  jmcneill struct sunxi_ccu_clk *
    293      1.1  jmcneill sunxi_ccu_clock_find(struct sunxi_ccu_softc *sc, const char *name)
    294      1.1  jmcneill {
    295      1.1  jmcneill 	for (int i = 0; i < sc->sc_nclks; i++) {
    296      1.1  jmcneill 		if (sc->sc_clks[i].base.name == NULL)
    297      1.1  jmcneill 			continue;
    298      1.1  jmcneill 		if (strcmp(sc->sc_clks[i].base.name, name) == 0)
    299      1.1  jmcneill 			return &sc->sc_clks[i];
    300      1.1  jmcneill 	}
    301      1.1  jmcneill 
    302      1.1  jmcneill 	return NULL;
    303      1.1  jmcneill }
    304      1.1  jmcneill 
    305      1.1  jmcneill int
    306      1.1  jmcneill sunxi_ccu_attach(struct sunxi_ccu_softc *sc)
    307      1.1  jmcneill {
    308      1.1  jmcneill 	bus_addr_t addr;
    309      1.1  jmcneill 	bus_size_t size;
    310      1.1  jmcneill 	int i;
    311      1.1  jmcneill 
    312      1.1  jmcneill 	if (fdtbus_get_reg(sc->sc_phandle, 0, &addr, &size) != 0) {
    313      1.1  jmcneill 		aprint_error(": couldn't get registers\n");
    314      1.1  jmcneill 		return ENXIO;
    315      1.1  jmcneill 	}
    316      1.1  jmcneill 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
    317      1.1  jmcneill 		aprint_error(": couldn't map registers\n");
    318      1.1  jmcneill 		return ENXIO;
    319      1.1  jmcneill 	}
    320      1.1  jmcneill 
    321  1.7.4.3  pgoyette 	sc->sc_clkdom.name = device_xname(sc->sc_dev);
    322      1.1  jmcneill 	sc->sc_clkdom.funcs = &sunxi_ccu_clock_funcs;
    323      1.1  jmcneill 	sc->sc_clkdom.priv = sc;
    324  1.7.4.3  pgoyette 	for (i = 0; i < sc->sc_nclks; i++) {
    325      1.1  jmcneill 		sc->sc_clks[i].base.domain = &sc->sc_clkdom;
    326  1.7.4.3  pgoyette 		clk_attach(&sc->sc_clks[i].base);
    327  1.7.4.3  pgoyette 	}
    328      1.1  jmcneill 
    329      1.1  jmcneill 	fdtbus_register_clock_controller(sc->sc_dev, sc->sc_phandle,
    330      1.1  jmcneill 	    &sunxi_ccu_fdtclock_funcs);
    331      1.1  jmcneill 
    332      1.1  jmcneill 	fdtbus_register_reset_controller(sc->sc_dev, sc->sc_phandle,
    333      1.1  jmcneill 	    &sunxi_ccu_fdtreset_funcs);
    334      1.1  jmcneill 
    335      1.1  jmcneill 	return 0;
    336      1.1  jmcneill }
    337      1.1  jmcneill 
    338      1.1  jmcneill void
    339      1.1  jmcneill sunxi_ccu_print(struct sunxi_ccu_softc *sc)
    340      1.1  jmcneill {
    341      1.1  jmcneill 	struct sunxi_ccu_clk *clk;
    342      1.1  jmcneill 	struct clk *clkp_parent;
    343      1.1  jmcneill 	const char *type;
    344      1.1  jmcneill 	int i;
    345      1.1  jmcneill 
    346      1.1  jmcneill 	for (i = 0; i < sc->sc_nclks; i++) {
    347      1.1  jmcneill 		clk = &sc->sc_clks[i];
    348      1.1  jmcneill 		if (clk->type == SUNXI_CCU_UNKNOWN)
    349      1.1  jmcneill 			continue;
    350      1.1  jmcneill 
    351      1.1  jmcneill 		clkp_parent = clk_get_parent(&clk->base);
    352      1.1  jmcneill 
    353      1.1  jmcneill 		switch (clk->type) {
    354      1.7  jmcneill 		case SUNXI_CCU_GATE:		type = "gate"; break;
    355      1.7  jmcneill 		case SUNXI_CCU_NM:		type = "nm"; break;
    356      1.7  jmcneill 		case SUNXI_CCU_NKMP:		type = "nkmp"; break;
    357      1.7  jmcneill 		case SUNXI_CCU_PREDIV:		type = "prediv"; break;
    358      1.7  jmcneill 		case SUNXI_CCU_DIV:		type = "div"; break;
    359      1.7  jmcneill 		case SUNXI_CCU_PHASE:		type = "phase"; break;
    360      1.7  jmcneill 		case SUNXI_CCU_FIXED_FACTOR:	type = "fixed-factor"; break;
    361  1.7.4.1  pgoyette 		case SUNXI_CCU_FRACTIONAL:	type = "fractional"; break;
    362      1.7  jmcneill 		default:			type = "???"; break;
    363      1.1  jmcneill 		}
    364      1.1  jmcneill 
    365      1.4  jmcneill         	aprint_debug_dev(sc->sc_dev,
    366      1.5  jmcneill 		    "%3d %-12s %2s %-12s %-7s ",
    367      1.4  jmcneill 		    i,
    368      1.1  jmcneill         	    clk->base.name,
    369      1.1  jmcneill         	    clkp_parent ? "<-" : "",
    370      1.1  jmcneill         	    clkp_parent ? clkp_parent->name : "",
    371      1.5  jmcneill         	    type);
    372      1.5  jmcneill 		aprint_debug("%10d Hz\n", clk_get_rate(&clk->base));
    373      1.1  jmcneill 	}
    374      1.1  jmcneill }
    375