sunxi_ccu.h revision 1.1 1 1.1 jmcneill /* $NetBSD: sunxi_ccu.h,v 1.1 2017/06/28 23:51:29 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #ifndef _ARM_SUNXI_CCU_H
30 1.1 jmcneill #define _ARM_SUNXI_CCU_H
31 1.1 jmcneill
32 1.1 jmcneill #include <dev/clk/clk_backend.h>
33 1.1 jmcneill
34 1.1 jmcneill struct sunxi_ccu_softc;
35 1.1 jmcneill struct sunxi_ccu_clk;
36 1.1 jmcneill struct sunxi_ccu_reset;
37 1.1 jmcneill
38 1.1 jmcneill /*
39 1.1 jmcneill * Resets
40 1.1 jmcneill */
41 1.1 jmcneill
42 1.1 jmcneill struct sunxi_ccu_reset {
43 1.1 jmcneill bus_size_t reg;
44 1.1 jmcneill uint32_t mask;
45 1.1 jmcneill };
46 1.1 jmcneill
47 1.1 jmcneill #define SUNXI_CCU_RESET(_id, _reg, _bit) \
48 1.1 jmcneill [_id] = { \
49 1.1 jmcneill .reg = (_reg), \
50 1.1 jmcneill .mask = __BIT(_bit), \
51 1.1 jmcneill }
52 1.1 jmcneill
53 1.1 jmcneill /*
54 1.1 jmcneill * Clocks
55 1.1 jmcneill */
56 1.1 jmcneill
57 1.1 jmcneill enum sunxi_ccu_clktype {
58 1.1 jmcneill SUNXI_CCU_UNKNOWN,
59 1.1 jmcneill SUNXI_CCU_GATE,
60 1.1 jmcneill SUNXI_CCU_NM,
61 1.1 jmcneill };
62 1.1 jmcneill
63 1.1 jmcneill struct sunxi_ccu_gate {
64 1.1 jmcneill bus_size_t reg;
65 1.1 jmcneill uint32_t mask;
66 1.1 jmcneill const char *parent;
67 1.1 jmcneill };
68 1.1 jmcneill
69 1.1 jmcneill int sunxi_ccu_gate_enable(struct sunxi_ccu_softc *,
70 1.1 jmcneill struct sunxi_ccu_clk *, int);
71 1.1 jmcneill const char *sunxi_ccu_gate_get_parent(struct sunxi_ccu_softc *,
72 1.1 jmcneill struct sunxi_ccu_clk *);
73 1.1 jmcneill
74 1.1 jmcneill #define SUNXI_CCU_GATE(_id, _name, _pname, _reg, _bit) \
75 1.1 jmcneill [_id] = { \
76 1.1 jmcneill .type = SUNXI_CCU_GATE, \
77 1.1 jmcneill .base.name = (_name), \
78 1.1 jmcneill .u.gate.parent = (_pname), \
79 1.1 jmcneill .u.gate.reg = (_reg), \
80 1.1 jmcneill .u.gate.mask = __BIT(_bit), \
81 1.1 jmcneill .enable = sunxi_ccu_gate_enable, \
82 1.1 jmcneill .get_parent = sunxi_ccu_gate_get_parent, \
83 1.1 jmcneill }
84 1.1 jmcneill
85 1.1 jmcneill struct sunxi_ccu_nm {
86 1.1 jmcneill bus_size_t reg;
87 1.1 jmcneill const char **parents;
88 1.1 jmcneill u_int nparents;
89 1.1 jmcneill uint32_t n;
90 1.1 jmcneill uint32_t m;
91 1.1 jmcneill uint32_t sel;
92 1.1 jmcneill uint32_t flags;
93 1.1 jmcneill #define SUNXI_CCU_NM_POWER_OF_TWO __BIT(0)
94 1.1 jmcneill };
95 1.1 jmcneill
96 1.1 jmcneill u_int sunxi_ccu_nm_get_rate(struct sunxi_ccu_softc *,
97 1.1 jmcneill struct sunxi_ccu_clk *);
98 1.1 jmcneill int sunxi_ccu_nm_set_rate(struct sunxi_ccu_softc *,
99 1.1 jmcneill struct sunxi_ccu_clk *, u_int);
100 1.1 jmcneill int sunxi_ccu_nm_set_parent(struct sunxi_ccu_softc *,
101 1.1 jmcneill struct sunxi_ccu_clk *,
102 1.1 jmcneill const char *);
103 1.1 jmcneill const char *sunxi_ccu_nm_get_parent(struct sunxi_ccu_softc *,
104 1.1 jmcneill struct sunxi_ccu_clk *);
105 1.1 jmcneill
106 1.1 jmcneill #define SUNXI_CCU_NM(_id, _name, _parents, _reg, _n, _m, _sel, \
107 1.1 jmcneill _flags) \
108 1.1 jmcneill [_id] = { \
109 1.1 jmcneill .type = SUNXI_CCU_NM, \
110 1.1 jmcneill .base.name = (_name), \
111 1.1 jmcneill .u.nm.reg = (_reg), \
112 1.1 jmcneill .u.nm.parents = (_parents), \
113 1.1 jmcneill .u.nm.nparents = __arraycount(_parents), \
114 1.1 jmcneill .u.nm.n = (_n), \
115 1.1 jmcneill .u.nm.m = (_m), \
116 1.1 jmcneill .u.nm.sel = (_sel), \
117 1.1 jmcneill .u.nm.flags = (_flags), \
118 1.1 jmcneill .set_parent = sunxi_ccu_nm_set_parent, \
119 1.1 jmcneill .get_parent = sunxi_ccu_nm_get_parent, \
120 1.1 jmcneill }
121 1.1 jmcneill
122 1.1 jmcneill struct sunxi_ccu_clk {
123 1.1 jmcneill struct clk base;
124 1.1 jmcneill enum sunxi_ccu_clktype type;
125 1.1 jmcneill union {
126 1.1 jmcneill struct sunxi_ccu_gate gate;
127 1.1 jmcneill struct sunxi_ccu_nm nm;
128 1.1 jmcneill } u;
129 1.1 jmcneill
130 1.1 jmcneill int (*enable)(struct sunxi_ccu_softc *,
131 1.1 jmcneill struct sunxi_ccu_clk *, int);
132 1.1 jmcneill u_int (*get_rate)(struct sunxi_ccu_softc *,
133 1.1 jmcneill struct sunxi_ccu_clk *);
134 1.1 jmcneill int (*set_rate)(struct sunxi_ccu_softc *,
135 1.1 jmcneill struct sunxi_ccu_clk *, u_int);
136 1.1 jmcneill const char * (*get_parent)(struct sunxi_ccu_softc *,
137 1.1 jmcneill struct sunxi_ccu_clk *);
138 1.1 jmcneill int (*set_parent)(struct sunxi_ccu_softc *,
139 1.1 jmcneill struct sunxi_ccu_clk *,
140 1.1 jmcneill const char *);
141 1.1 jmcneill };
142 1.1 jmcneill
143 1.1 jmcneill struct sunxi_ccu_softc {
144 1.1 jmcneill device_t sc_dev;
145 1.1 jmcneill int sc_phandle;
146 1.1 jmcneill bus_space_tag_t sc_bst;
147 1.1 jmcneill bus_space_handle_t sc_bsh;
148 1.1 jmcneill
149 1.1 jmcneill struct clk_domain sc_clkdom;
150 1.1 jmcneill
151 1.1 jmcneill struct sunxi_ccu_reset *sc_resets;
152 1.1 jmcneill u_int sc_nresets;
153 1.1 jmcneill
154 1.1 jmcneill struct sunxi_ccu_clk *sc_clks;
155 1.1 jmcneill u_int sc_nclks;
156 1.1 jmcneill };
157 1.1 jmcneill
158 1.1 jmcneill int sunxi_ccu_attach(struct sunxi_ccu_softc *);
159 1.1 jmcneill struct sunxi_ccu_clk *sunxi_ccu_clock_find(struct sunxi_ccu_softc *,
160 1.1 jmcneill const char *);
161 1.1 jmcneill void sunxi_ccu_print(struct sunxi_ccu_softc *);
162 1.1 jmcneill
163 1.1 jmcneill #define CCU_READ(sc, reg) \
164 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
165 1.1 jmcneill #define CCU_WRITE(sc, reg, val) \
166 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
167 1.1 jmcneill
168 1.1 jmcneill #endif /* _ARM_SUNXI_CCU_H */
169