Home | History | Annotate | Line # | Download | only in sunxi
sunxi_ccu.h revision 1.14
      1  1.14  jmcneill /* $NetBSD: sunxi_ccu.h,v 1.14 2017/10/09 14:01:59 jmcneill Exp $ */
      2   1.1  jmcneill 
      3   1.1  jmcneill /*-
      4   1.1  jmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5   1.1  jmcneill  * All rights reserved.
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8   1.1  jmcneill  * modification, are permitted provided that the following conditions
      9   1.1  jmcneill  * are met:
     10   1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15   1.1  jmcneill  *
     16   1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19   1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21   1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22   1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23   1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24   1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25   1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26   1.1  jmcneill  * SUCH DAMAGE.
     27   1.1  jmcneill  */
     28   1.1  jmcneill 
     29   1.1  jmcneill #ifndef _ARM_SUNXI_CCU_H
     30   1.1  jmcneill #define _ARM_SUNXI_CCU_H
     31   1.1  jmcneill 
     32   1.1  jmcneill #include <dev/clk/clk_backend.h>
     33   1.1  jmcneill 
     34   1.1  jmcneill struct sunxi_ccu_softc;
     35   1.1  jmcneill struct sunxi_ccu_clk;
     36   1.1  jmcneill struct sunxi_ccu_reset;
     37   1.1  jmcneill 
     38   1.1  jmcneill /*
     39   1.1  jmcneill  * Resets
     40   1.1  jmcneill  */
     41   1.1  jmcneill 
     42   1.1  jmcneill struct sunxi_ccu_reset {
     43   1.1  jmcneill 	bus_size_t	reg;
     44   1.1  jmcneill 	uint32_t	mask;
     45   1.1  jmcneill };
     46   1.1  jmcneill 
     47   1.1  jmcneill #define	SUNXI_CCU_RESET(_id, _reg, _bit)	\
     48   1.1  jmcneill 	[_id] = {				\
     49   1.1  jmcneill 		.reg = (_reg),			\
     50   1.1  jmcneill 		.mask = __BIT(_bit),		\
     51   1.1  jmcneill 	}
     52   1.1  jmcneill 
     53   1.1  jmcneill /*
     54   1.1  jmcneill  * Clocks
     55   1.1  jmcneill  */
     56   1.1  jmcneill 
     57   1.1  jmcneill enum sunxi_ccu_clktype {
     58   1.1  jmcneill 	SUNXI_CCU_UNKNOWN,
     59   1.1  jmcneill 	SUNXI_CCU_GATE,
     60   1.1  jmcneill 	SUNXI_CCU_NM,
     61   1.2  jmcneill 	SUNXI_CCU_NKMP,
     62   1.2  jmcneill 	SUNXI_CCU_PREDIV,
     63   1.5  jmcneill 	SUNXI_CCU_DIV,
     64   1.7  jmcneill 	SUNXI_CCU_PHASE,
     65  1.11  jmcneill 	SUNXI_CCU_FIXED_FACTOR,
     66   1.1  jmcneill };
     67   1.1  jmcneill 
     68   1.1  jmcneill struct sunxi_ccu_gate {
     69   1.1  jmcneill 	bus_size_t	reg;
     70   1.1  jmcneill 	uint32_t	mask;
     71   1.1  jmcneill 	const char	*parent;
     72   1.1  jmcneill };
     73   1.1  jmcneill 
     74   1.1  jmcneill int	sunxi_ccu_gate_enable(struct sunxi_ccu_softc *,
     75   1.1  jmcneill 			      struct sunxi_ccu_clk *, int);
     76   1.1  jmcneill const char *sunxi_ccu_gate_get_parent(struct sunxi_ccu_softc *,
     77   1.1  jmcneill 				      struct sunxi_ccu_clk *);
     78   1.1  jmcneill 
     79   1.1  jmcneill #define	SUNXI_CCU_GATE(_id, _name, _pname, _reg, _bit)		\
     80   1.1  jmcneill 	[_id] = {						\
     81   1.1  jmcneill 		.type = SUNXI_CCU_GATE,				\
     82   1.1  jmcneill 		.base.name = (_name),				\
     83   1.8  jmcneill 		.base.flags = CLK_SET_RATE_PARENT,		\
     84   1.1  jmcneill 		.u.gate.parent = (_pname),			\
     85   1.1  jmcneill 		.u.gate.reg = (_reg),				\
     86   1.1  jmcneill 		.u.gate.mask = __BIT(_bit),			\
     87   1.1  jmcneill 		.enable = sunxi_ccu_gate_enable,		\
     88   1.1  jmcneill 		.get_parent = sunxi_ccu_gate_get_parent,	\
     89   1.1  jmcneill 	}
     90   1.1  jmcneill 
     91   1.8  jmcneill struct sunxi_ccu_nkmp_tbl {
     92   1.8  jmcneill 	u_int		rate;
     93   1.8  jmcneill 	uint32_t	n;
     94   1.8  jmcneill 	uint32_t	k;
     95   1.8  jmcneill 	uint32_t	m;
     96   1.8  jmcneill 	uint32_t	p;
     97   1.8  jmcneill };
     98   1.8  jmcneill 
     99   1.2  jmcneill struct sunxi_ccu_nkmp {
    100   1.2  jmcneill 	bus_size_t	reg;
    101   1.2  jmcneill 	const char	*parent;
    102   1.2  jmcneill 	uint32_t	n;
    103   1.2  jmcneill 	uint32_t	k;
    104   1.2  jmcneill 	uint32_t	m;
    105   1.2  jmcneill 	uint32_t	p;
    106   1.2  jmcneill 	uint32_t	lock;
    107   1.2  jmcneill 	uint32_t	enable;
    108   1.2  jmcneill 	uint32_t	flags;
    109   1.8  jmcneill 	const struct sunxi_ccu_nkmp_tbl *table;
    110  1.13  jmcneill #define	SUNXI_CCU_NKMP_DIVIDE_BY_TWO		__BIT(0)
    111  1.13  jmcneill #define	SUNXI_CCU_NKMP_FACTOR_N_EXACT		__BIT(1)
    112  1.13  jmcneill #define	SUNXI_CCU_NKMP_SCALE_CLOCK		__BIT(2)
    113  1.13  jmcneill #define	SUNXI_CCU_NKMP_FACTOR_P_POW2		__BIT(3)
    114  1.13  jmcneill #define	SUNXI_CCU_NKMP_FACTOR_N_ZERO_IS_ONE	__BIT(4)
    115   1.2  jmcneill };
    116   1.2  jmcneill 
    117   1.2  jmcneill int	sunxi_ccu_nkmp_enable(struct sunxi_ccu_softc *,
    118   1.2  jmcneill 			      struct sunxi_ccu_clk *, int);
    119   1.2  jmcneill u_int	sunxi_ccu_nkmp_get_rate(struct sunxi_ccu_softc *,
    120   1.2  jmcneill 				struct sunxi_ccu_clk *);
    121   1.2  jmcneill int	sunxi_ccu_nkmp_set_rate(struct sunxi_ccu_softc *,
    122   1.2  jmcneill 				struct sunxi_ccu_clk *, u_int);
    123   1.2  jmcneill const char *sunxi_ccu_nkmp_get_parent(struct sunxi_ccu_softc *,
    124   1.2  jmcneill 				      struct sunxi_ccu_clk *);
    125   1.2  jmcneill 
    126   1.8  jmcneill #define	SUNXI_CCU_NKMP_TABLE(_id, _name, _parent, _reg, _n, _k, _m, \
    127   1.8  jmcneill 		       _p, _enable, _lock, _tbl, _flags)	\
    128   1.2  jmcneill 	[_id] = {						\
    129   1.2  jmcneill 		.type = SUNXI_CCU_NKMP,				\
    130   1.2  jmcneill 		.base.name = (_name),				\
    131   1.2  jmcneill 		.u.nkmp.reg = (_reg),				\
    132   1.2  jmcneill 		.u.nkmp.parent = (_parent),			\
    133   1.2  jmcneill 		.u.nkmp.n = (_n),				\
    134   1.2  jmcneill 		.u.nkmp.k = (_k),				\
    135   1.2  jmcneill 		.u.nkmp.m = (_m),				\
    136   1.2  jmcneill 		.u.nkmp.p = (_p),				\
    137   1.2  jmcneill 		.u.nkmp.enable = (_enable),			\
    138   1.2  jmcneill 		.u.nkmp.flags = (_flags),			\
    139   1.8  jmcneill 		.u.nkmp.lock = (_lock),				\
    140   1.8  jmcneill 		.u.nkmp.table = (_tbl),				\
    141   1.2  jmcneill 		.enable = sunxi_ccu_nkmp_enable,		\
    142   1.2  jmcneill 		.get_rate = sunxi_ccu_nkmp_get_rate,		\
    143   1.2  jmcneill 		.set_rate = sunxi_ccu_nkmp_set_rate,		\
    144   1.2  jmcneill 		.get_parent = sunxi_ccu_nkmp_get_parent,	\
    145   1.2  jmcneill 	}
    146   1.2  jmcneill 
    147   1.8  jmcneill #define	SUNXI_CCU_NKMP(_id, _name, _parent, _reg, _n, _k, _m,	\
    148   1.8  jmcneill 		       _p, _enable, _flags)			\
    149   1.8  jmcneill 	SUNXI_CCU_NKMP_TABLE(_id, _name, _parent, _reg, _n, _k, _m, \
    150   1.8  jmcneill 			     _p, _enable, 0, NULL, _flags)
    151   1.8  jmcneill 
    152   1.8  jmcneill 
    153   1.1  jmcneill struct sunxi_ccu_nm {
    154   1.1  jmcneill 	bus_size_t	reg;
    155   1.1  jmcneill 	const char	**parents;
    156   1.1  jmcneill 	u_int		nparents;
    157   1.1  jmcneill 	uint32_t	n;
    158   1.1  jmcneill 	uint32_t	m;
    159   1.1  jmcneill 	uint32_t	sel;
    160   1.2  jmcneill 	uint32_t	enable;
    161   1.1  jmcneill 	uint32_t	flags;
    162   1.1  jmcneill #define	SUNXI_CCU_NM_POWER_OF_TWO	__BIT(0)
    163   1.2  jmcneill #define	SUNXI_CCU_NM_ROUND_DOWN		__BIT(1)
    164   1.1  jmcneill };
    165   1.1  jmcneill 
    166   1.2  jmcneill int	sunxi_ccu_nm_enable(struct sunxi_ccu_softc *,
    167   1.2  jmcneill 			    struct sunxi_ccu_clk *, int);
    168   1.1  jmcneill u_int	sunxi_ccu_nm_get_rate(struct sunxi_ccu_softc *,
    169   1.1  jmcneill 			      struct sunxi_ccu_clk *);
    170   1.1  jmcneill int	sunxi_ccu_nm_set_rate(struct sunxi_ccu_softc *,
    171   1.1  jmcneill 			      struct sunxi_ccu_clk *, u_int);
    172   1.1  jmcneill int	sunxi_ccu_nm_set_parent(struct sunxi_ccu_softc *,
    173   1.1  jmcneill 				struct sunxi_ccu_clk *,
    174   1.1  jmcneill 				const char *);
    175   1.1  jmcneill const char *sunxi_ccu_nm_get_parent(struct sunxi_ccu_softc *,
    176   1.1  jmcneill 				    struct sunxi_ccu_clk *);
    177   1.1  jmcneill 
    178   1.1  jmcneill #define	SUNXI_CCU_NM(_id, _name, _parents, _reg, _n, _m, _sel,	\
    179   1.2  jmcneill 		     _enable, _flags)				\
    180   1.1  jmcneill 	[_id] = {						\
    181   1.1  jmcneill 		.type = SUNXI_CCU_NM,				\
    182   1.1  jmcneill 		.base.name = (_name),				\
    183   1.1  jmcneill 		.u.nm.reg = (_reg),				\
    184   1.1  jmcneill 		.u.nm.parents = (_parents),			\
    185   1.1  jmcneill 		.u.nm.nparents = __arraycount(_parents),	\
    186   1.1  jmcneill 		.u.nm.n = (_n),					\
    187   1.1  jmcneill 		.u.nm.m = (_m),					\
    188   1.1  jmcneill 		.u.nm.sel = (_sel),				\
    189   1.2  jmcneill 		.u.nm.enable = (_enable),			\
    190   1.1  jmcneill 		.u.nm.flags = (_flags),				\
    191   1.2  jmcneill 		.enable = sunxi_ccu_nm_enable,			\
    192   1.2  jmcneill 		.get_rate = sunxi_ccu_nm_get_rate,		\
    193   1.2  jmcneill 		.set_rate = sunxi_ccu_nm_set_rate,		\
    194   1.1  jmcneill 		.set_parent = sunxi_ccu_nm_set_parent,		\
    195   1.1  jmcneill 		.get_parent = sunxi_ccu_nm_get_parent,		\
    196   1.1  jmcneill 	}
    197   1.1  jmcneill 
    198   1.5  jmcneill struct sunxi_ccu_div {
    199   1.5  jmcneill 	bus_size_t	reg;
    200   1.5  jmcneill 	const char	**parents;
    201   1.5  jmcneill 	u_int		nparents;
    202   1.5  jmcneill 	uint32_t	div;
    203   1.5  jmcneill 	uint32_t	sel;
    204  1.12  jmcneill 	uint32_t	enable;
    205   1.5  jmcneill 	uint32_t	flags;
    206   1.5  jmcneill #define	SUNXI_CCU_DIV_POWER_OF_TWO	__BIT(0)
    207   1.5  jmcneill #define	SUNXI_CCU_DIV_ZERO_IS_ONE	__BIT(1)
    208  1.12  jmcneill #define	SUNXI_CCU_DIV_TIMES_TWO		__BIT(2)
    209  1.14  jmcneill #define	SUNXI_CCU_DIV_SET_RATE_PARENT	__BIT(3)
    210   1.5  jmcneill };
    211   1.5  jmcneill 
    212  1.12  jmcneill int	sunxi_ccu_div_enable(struct sunxi_ccu_softc *,
    213  1.12  jmcneill 			     struct sunxi_ccu_clk *, int);
    214   1.5  jmcneill u_int	sunxi_ccu_div_get_rate(struct sunxi_ccu_softc *,
    215   1.5  jmcneill 			       struct sunxi_ccu_clk *);
    216   1.5  jmcneill int	sunxi_ccu_div_set_rate(struct sunxi_ccu_softc *,
    217   1.5  jmcneill 			       struct sunxi_ccu_clk *, u_int);
    218   1.5  jmcneill int	sunxi_ccu_div_set_parent(struct sunxi_ccu_softc *,
    219   1.5  jmcneill 			         struct sunxi_ccu_clk *,
    220   1.5  jmcneill 			         const char *);
    221   1.5  jmcneill const char *sunxi_ccu_div_get_parent(struct sunxi_ccu_softc *,
    222   1.5  jmcneill 				     struct sunxi_ccu_clk *);
    223   1.5  jmcneill 
    224   1.5  jmcneill #define	SUNXI_CCU_DIV(_id, _name, _parents, _reg, _div,		\
    225   1.5  jmcneill 		      _sel, _flags)				\
    226  1.12  jmcneill 	SUNXI_CCU_DIV_GATE(_id, _name, _parents, _reg, _div,	\
    227  1.12  jmcneill 			   _sel, 0, _flags)
    228  1.12  jmcneill 
    229  1.12  jmcneill #define	SUNXI_CCU_DIV_GATE(_id, _name, _parents, _reg, _div,	\
    230  1.12  jmcneill 		      _sel, _enable, _flags)			\
    231   1.5  jmcneill 	[_id] = {						\
    232   1.5  jmcneill 		.type = SUNXI_CCU_DIV,				\
    233   1.5  jmcneill 		.base.name = (_name),				\
    234   1.5  jmcneill 		.u.div.reg = (_reg),				\
    235   1.5  jmcneill 		.u.div.parents = (_parents),			\
    236   1.5  jmcneill 		.u.div.nparents = __arraycount(_parents),	\
    237   1.5  jmcneill 		.u.div.div = (_div),				\
    238   1.5  jmcneill 		.u.div.sel = (_sel),				\
    239  1.12  jmcneill 		.u.div.enable = (_enable),			\
    240   1.5  jmcneill 		.u.div.flags = (_flags),			\
    241  1.12  jmcneill 		.enable = sunxi_ccu_div_enable,			\
    242   1.5  jmcneill 		.get_rate = sunxi_ccu_div_get_rate,		\
    243   1.5  jmcneill 		.set_rate = sunxi_ccu_div_set_rate,		\
    244   1.5  jmcneill 		.set_parent = sunxi_ccu_div_set_parent,		\
    245   1.5  jmcneill 		.get_parent = sunxi_ccu_div_get_parent,		\
    246   1.5  jmcneill 	}
    247   1.5  jmcneill 
    248   1.2  jmcneill struct sunxi_ccu_prediv {
    249   1.2  jmcneill 	bus_size_t	reg;
    250   1.2  jmcneill 	const char	**parents;
    251   1.2  jmcneill 	u_int		nparents;
    252   1.2  jmcneill 	uint32_t	prediv;
    253   1.2  jmcneill 	uint32_t	prediv_sel;
    254  1.10  jmcneill 	uint32_t	prediv_fixed;
    255   1.2  jmcneill 	uint32_t	div;
    256   1.2  jmcneill 	uint32_t	sel;
    257   1.2  jmcneill 	uint32_t	flags;
    258   1.2  jmcneill #define	SUNXI_CCU_PREDIV_POWER_OF_TWO	__BIT(0)
    259   1.4  jmcneill #define	SUNXI_CCU_PREDIV_DIVIDE_BY_TWO	__BIT(1)
    260   1.2  jmcneill };
    261   1.2  jmcneill 
    262   1.2  jmcneill u_int	sunxi_ccu_prediv_get_rate(struct sunxi_ccu_softc *,
    263   1.2  jmcneill 				  struct sunxi_ccu_clk *);
    264   1.2  jmcneill int	sunxi_ccu_prediv_set_rate(struct sunxi_ccu_softc *,
    265   1.2  jmcneill 				  struct sunxi_ccu_clk *, u_int);
    266   1.2  jmcneill int	sunxi_ccu_prediv_set_parent(struct sunxi_ccu_softc *,
    267   1.2  jmcneill 				    struct sunxi_ccu_clk *,
    268   1.2  jmcneill 				    const char *);
    269   1.2  jmcneill const char *sunxi_ccu_prediv_get_parent(struct sunxi_ccu_softc *,
    270   1.2  jmcneill 					struct sunxi_ccu_clk *);
    271   1.2  jmcneill 
    272   1.2  jmcneill #define	SUNXI_CCU_PREDIV(_id, _name, _parents, _reg, _prediv,	\
    273   1.2  jmcneill 		     _prediv_sel, _div, _sel, _flags)		\
    274  1.10  jmcneill 	SUNXI_CCU_PREDIV_FIXED(_id, _name, _parents, _reg, _prediv, \
    275  1.10  jmcneill 		     _prediv_sel, 0, _div, _sel, _flags)
    276  1.10  jmcneill 
    277  1.10  jmcneill #define	SUNXI_CCU_PREDIV_FIXED(_id, _name, _parents, _reg, _prediv, \
    278  1.10  jmcneill 		     _prediv_sel, _prediv_fixed, _div, _sel, _flags) \
    279   1.2  jmcneill 	[_id] = {						\
    280   1.2  jmcneill 		.type = SUNXI_CCU_PREDIV,			\
    281   1.2  jmcneill 		.base.name = (_name),				\
    282   1.2  jmcneill 		.u.prediv.reg = (_reg),				\
    283   1.2  jmcneill 		.u.prediv.parents = (_parents),			\
    284   1.2  jmcneill 		.u.prediv.nparents = __arraycount(_parents),	\
    285   1.2  jmcneill 		.u.prediv.prediv = (_prediv),			\
    286   1.2  jmcneill 		.u.prediv.prediv_sel = (_prediv_sel),		\
    287  1.10  jmcneill 		.u.prediv.prediv_fixed = (_prediv_fixed),	\
    288   1.2  jmcneill 		.u.prediv.div = (_div),				\
    289   1.2  jmcneill 		.u.prediv.sel = (_sel),				\
    290   1.2  jmcneill 		.u.prediv.flags = (_flags),			\
    291   1.2  jmcneill 		.get_rate = sunxi_ccu_prediv_get_rate,		\
    292   1.2  jmcneill 		.set_rate = sunxi_ccu_prediv_set_rate,		\
    293   1.2  jmcneill 		.set_parent = sunxi_ccu_prediv_set_parent,	\
    294   1.2  jmcneill 		.get_parent = sunxi_ccu_prediv_get_parent,	\
    295   1.2  jmcneill 	}
    296   1.2  jmcneill 
    297   1.7  jmcneill struct sunxi_ccu_phase {
    298   1.7  jmcneill 	bus_size_t	reg;
    299   1.7  jmcneill 	const char	*parent;
    300   1.7  jmcneill 	uint32_t	mask;
    301   1.7  jmcneill };
    302   1.7  jmcneill 
    303   1.7  jmcneill u_int	sunxi_ccu_phase_get_rate(struct sunxi_ccu_softc *,
    304   1.7  jmcneill 				 struct sunxi_ccu_clk *);
    305   1.7  jmcneill int	sunxi_ccu_phase_set_rate(struct sunxi_ccu_softc *,
    306   1.7  jmcneill 				 struct sunxi_ccu_clk *, u_int);
    307   1.7  jmcneill const char *sunxi_ccu_phase_get_parent(struct sunxi_ccu_softc *,
    308   1.7  jmcneill 				       struct sunxi_ccu_clk *);
    309   1.7  jmcneill 
    310   1.7  jmcneill #define	SUNXI_CCU_PHASE(_id, _name, _parent, _reg, _mask)	\
    311   1.7  jmcneill 	[_id] = {						\
    312   1.7  jmcneill 		.type = SUNXI_CCU_PHASE,			\
    313   1.7  jmcneill 		.base.name = (_name),				\
    314   1.7  jmcneill 		.u.phase.reg = (_reg),				\
    315   1.7  jmcneill 		.u.phase.parent = (_parent),			\
    316   1.7  jmcneill 		.u.phase.mask = (_mask),			\
    317   1.7  jmcneill 		.get_rate = sunxi_ccu_phase_get_rate,		\
    318   1.7  jmcneill 		.set_rate = sunxi_ccu_phase_set_rate,		\
    319   1.7  jmcneill 		.get_parent = sunxi_ccu_phase_get_parent,	\
    320   1.7  jmcneill 	}
    321   1.7  jmcneill 
    322  1.11  jmcneill struct sunxi_ccu_fixed_factor {
    323  1.11  jmcneill 	const char	*parent;
    324  1.11  jmcneill 	u_int		div;
    325  1.11  jmcneill 	u_int		mult;
    326  1.11  jmcneill };
    327  1.11  jmcneill 
    328  1.11  jmcneill u_int	sunxi_ccu_fixed_factor_get_rate(struct sunxi_ccu_softc *,
    329  1.11  jmcneill 					struct sunxi_ccu_clk *);
    330  1.11  jmcneill const char *sunxi_ccu_fixed_factor_get_parent(struct sunxi_ccu_softc *,
    331  1.11  jmcneill 					      struct sunxi_ccu_clk *);
    332  1.11  jmcneill 
    333  1.11  jmcneill #define	SUNXI_CCU_FIXED_FACTOR(_id, _name, _parent, _div, _mult)	\
    334  1.11  jmcneill 	[_id] = {							\
    335  1.11  jmcneill 		.type = SUNXI_CCU_FIXED_FACTOR,				\
    336  1.11  jmcneill 		.base.name = (_name),					\
    337  1.11  jmcneill 		.u.fixed_factor.parent = (_parent),			\
    338  1.11  jmcneill 		.u.fixed_factor.div = (_div),				\
    339  1.11  jmcneill 		.u.fixed_factor.mult = (_mult),				\
    340  1.11  jmcneill 		.get_rate = sunxi_ccu_fixed_factor_get_rate,		\
    341  1.11  jmcneill 		.get_parent = sunxi_ccu_fixed_factor_get_parent,	\
    342  1.11  jmcneill 	}
    343  1.11  jmcneill 
    344   1.1  jmcneill struct sunxi_ccu_clk {
    345   1.1  jmcneill 	struct clk	base;
    346   1.1  jmcneill 	enum sunxi_ccu_clktype type;
    347   1.1  jmcneill 	union {
    348   1.1  jmcneill 		struct sunxi_ccu_gate gate;
    349   1.1  jmcneill 		struct sunxi_ccu_nm nm;
    350   1.2  jmcneill 		struct sunxi_ccu_nkmp nkmp;
    351   1.2  jmcneill 		struct sunxi_ccu_prediv prediv;
    352   1.5  jmcneill 		struct sunxi_ccu_div div;
    353   1.7  jmcneill 		struct sunxi_ccu_phase phase;
    354  1.11  jmcneill 		struct sunxi_ccu_fixed_factor fixed_factor;
    355   1.1  jmcneill 	} u;
    356   1.1  jmcneill 
    357   1.1  jmcneill 	int		(*enable)(struct sunxi_ccu_softc *,
    358   1.1  jmcneill 				  struct sunxi_ccu_clk *, int);
    359   1.1  jmcneill 	u_int		(*get_rate)(struct sunxi_ccu_softc *,
    360   1.1  jmcneill 				    struct sunxi_ccu_clk *);
    361   1.1  jmcneill 	int		(*set_rate)(struct sunxi_ccu_softc *,
    362   1.1  jmcneill 				    struct sunxi_ccu_clk *, u_int);
    363   1.1  jmcneill 	const char *	(*get_parent)(struct sunxi_ccu_softc *,
    364   1.1  jmcneill 				      struct sunxi_ccu_clk *);
    365   1.1  jmcneill 	int		(*set_parent)(struct sunxi_ccu_softc *,
    366   1.1  jmcneill 				      struct sunxi_ccu_clk *,
    367   1.1  jmcneill 				      const char *);
    368   1.1  jmcneill };
    369   1.1  jmcneill 
    370   1.1  jmcneill struct sunxi_ccu_softc {
    371   1.1  jmcneill 	device_t		sc_dev;
    372   1.1  jmcneill 	int			sc_phandle;
    373   1.1  jmcneill 	bus_space_tag_t		sc_bst;
    374   1.1  jmcneill 	bus_space_handle_t	sc_bsh;
    375   1.1  jmcneill 
    376   1.1  jmcneill 	struct clk_domain	sc_clkdom;
    377   1.1  jmcneill 
    378   1.1  jmcneill 	struct sunxi_ccu_reset *sc_resets;
    379   1.1  jmcneill 	u_int			sc_nresets;
    380   1.1  jmcneill 
    381   1.1  jmcneill 	struct sunxi_ccu_clk	*sc_clks;
    382   1.1  jmcneill 	u_int			sc_nclks;
    383   1.1  jmcneill };
    384   1.1  jmcneill 
    385   1.1  jmcneill int	sunxi_ccu_attach(struct sunxi_ccu_softc *);
    386   1.1  jmcneill struct sunxi_ccu_clk *sunxi_ccu_clock_find(struct sunxi_ccu_softc *,
    387   1.1  jmcneill 					   const char *);
    388   1.1  jmcneill void	sunxi_ccu_print(struct sunxi_ccu_softc *);
    389   1.1  jmcneill 
    390   1.1  jmcneill #define CCU_READ(sc, reg)	\
    391   1.1  jmcneill 	bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
    392   1.1  jmcneill #define CCU_WRITE(sc, reg, val)	\
    393   1.1  jmcneill 	bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
    394   1.1  jmcneill 
    395   1.1  jmcneill #endif /* _ARM_SUNXI_CCU_H */
    396