sunxi_ccu.h revision 1.6 1 1.6 jmcneill /* $NetBSD: sunxi_ccu.h,v 1.6 2017/07/06 22:10:14 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #ifndef _ARM_SUNXI_CCU_H
30 1.1 jmcneill #define _ARM_SUNXI_CCU_H
31 1.1 jmcneill
32 1.1 jmcneill #include <dev/clk/clk_backend.h>
33 1.1 jmcneill
34 1.1 jmcneill struct sunxi_ccu_softc;
35 1.1 jmcneill struct sunxi_ccu_clk;
36 1.1 jmcneill struct sunxi_ccu_reset;
37 1.1 jmcneill
38 1.1 jmcneill /*
39 1.1 jmcneill * Resets
40 1.1 jmcneill */
41 1.1 jmcneill
42 1.1 jmcneill struct sunxi_ccu_reset {
43 1.1 jmcneill bus_size_t reg;
44 1.1 jmcneill uint32_t mask;
45 1.1 jmcneill };
46 1.1 jmcneill
47 1.1 jmcneill #define SUNXI_CCU_RESET(_id, _reg, _bit) \
48 1.1 jmcneill [_id] = { \
49 1.1 jmcneill .reg = (_reg), \
50 1.1 jmcneill .mask = __BIT(_bit), \
51 1.1 jmcneill }
52 1.1 jmcneill
53 1.1 jmcneill /*
54 1.1 jmcneill * Clocks
55 1.1 jmcneill */
56 1.1 jmcneill
57 1.1 jmcneill enum sunxi_ccu_clktype {
58 1.1 jmcneill SUNXI_CCU_UNKNOWN,
59 1.1 jmcneill SUNXI_CCU_GATE,
60 1.1 jmcneill SUNXI_CCU_NM,
61 1.2 jmcneill SUNXI_CCU_NKMP,
62 1.2 jmcneill SUNXI_CCU_PREDIV,
63 1.5 jmcneill SUNXI_CCU_DIV,
64 1.1 jmcneill };
65 1.1 jmcneill
66 1.1 jmcneill struct sunxi_ccu_gate {
67 1.1 jmcneill bus_size_t reg;
68 1.1 jmcneill uint32_t mask;
69 1.1 jmcneill const char *parent;
70 1.1 jmcneill };
71 1.1 jmcneill
72 1.1 jmcneill int sunxi_ccu_gate_enable(struct sunxi_ccu_softc *,
73 1.1 jmcneill struct sunxi_ccu_clk *, int);
74 1.1 jmcneill const char *sunxi_ccu_gate_get_parent(struct sunxi_ccu_softc *,
75 1.1 jmcneill struct sunxi_ccu_clk *);
76 1.1 jmcneill
77 1.1 jmcneill #define SUNXI_CCU_GATE(_id, _name, _pname, _reg, _bit) \
78 1.1 jmcneill [_id] = { \
79 1.1 jmcneill .type = SUNXI_CCU_GATE, \
80 1.1 jmcneill .base.name = (_name), \
81 1.1 jmcneill .u.gate.parent = (_pname), \
82 1.1 jmcneill .u.gate.reg = (_reg), \
83 1.1 jmcneill .u.gate.mask = __BIT(_bit), \
84 1.1 jmcneill .enable = sunxi_ccu_gate_enable, \
85 1.1 jmcneill .get_parent = sunxi_ccu_gate_get_parent, \
86 1.1 jmcneill }
87 1.1 jmcneill
88 1.2 jmcneill struct sunxi_ccu_nkmp {
89 1.2 jmcneill bus_size_t reg;
90 1.2 jmcneill const char *parent;
91 1.2 jmcneill uint32_t n;
92 1.2 jmcneill uint32_t k;
93 1.2 jmcneill uint32_t m;
94 1.2 jmcneill uint32_t p;
95 1.2 jmcneill uint32_t lock;
96 1.2 jmcneill uint32_t enable;
97 1.2 jmcneill uint32_t flags;
98 1.3 jmcneill #define SUNXI_CCU_NKMP_DIVIDE_BY_TWO __BIT(0)
99 1.6 jmcneill #define SUNXI_CCU_NKMP_FACTOR_N_EXACT __BIT(1)
100 1.2 jmcneill };
101 1.2 jmcneill
102 1.2 jmcneill int sunxi_ccu_nkmp_enable(struct sunxi_ccu_softc *,
103 1.2 jmcneill struct sunxi_ccu_clk *, int);
104 1.2 jmcneill u_int sunxi_ccu_nkmp_get_rate(struct sunxi_ccu_softc *,
105 1.2 jmcneill struct sunxi_ccu_clk *);
106 1.2 jmcneill int sunxi_ccu_nkmp_set_rate(struct sunxi_ccu_softc *,
107 1.2 jmcneill struct sunxi_ccu_clk *, u_int);
108 1.2 jmcneill const char *sunxi_ccu_nkmp_get_parent(struct sunxi_ccu_softc *,
109 1.2 jmcneill struct sunxi_ccu_clk *);
110 1.2 jmcneill
111 1.2 jmcneill #define SUNXI_CCU_NKMP(_id, _name, _parent, _reg, _n, _k, _m, \
112 1.2 jmcneill _p, _enable, _flags) \
113 1.2 jmcneill [_id] = { \
114 1.2 jmcneill .type = SUNXI_CCU_NKMP, \
115 1.2 jmcneill .base.name = (_name), \
116 1.2 jmcneill .u.nkmp.reg = (_reg), \
117 1.2 jmcneill .u.nkmp.parent = (_parent), \
118 1.2 jmcneill .u.nkmp.n = (_n), \
119 1.2 jmcneill .u.nkmp.k = (_k), \
120 1.2 jmcneill .u.nkmp.m = (_m), \
121 1.2 jmcneill .u.nkmp.p = (_p), \
122 1.2 jmcneill .u.nkmp.enable = (_enable), \
123 1.2 jmcneill .u.nkmp.flags = (_flags), \
124 1.2 jmcneill .enable = sunxi_ccu_nkmp_enable, \
125 1.2 jmcneill .get_rate = sunxi_ccu_nkmp_get_rate, \
126 1.2 jmcneill .set_rate = sunxi_ccu_nkmp_set_rate, \
127 1.2 jmcneill .get_parent = sunxi_ccu_nkmp_get_parent, \
128 1.2 jmcneill }
129 1.2 jmcneill
130 1.1 jmcneill struct sunxi_ccu_nm {
131 1.1 jmcneill bus_size_t reg;
132 1.1 jmcneill const char **parents;
133 1.1 jmcneill u_int nparents;
134 1.1 jmcneill uint32_t n;
135 1.1 jmcneill uint32_t m;
136 1.1 jmcneill uint32_t sel;
137 1.2 jmcneill uint32_t enable;
138 1.1 jmcneill uint32_t flags;
139 1.1 jmcneill #define SUNXI_CCU_NM_POWER_OF_TWO __BIT(0)
140 1.2 jmcneill #define SUNXI_CCU_NM_ROUND_DOWN __BIT(1)
141 1.1 jmcneill };
142 1.1 jmcneill
143 1.2 jmcneill int sunxi_ccu_nm_enable(struct sunxi_ccu_softc *,
144 1.2 jmcneill struct sunxi_ccu_clk *, int);
145 1.1 jmcneill u_int sunxi_ccu_nm_get_rate(struct sunxi_ccu_softc *,
146 1.1 jmcneill struct sunxi_ccu_clk *);
147 1.1 jmcneill int sunxi_ccu_nm_set_rate(struct sunxi_ccu_softc *,
148 1.1 jmcneill struct sunxi_ccu_clk *, u_int);
149 1.1 jmcneill int sunxi_ccu_nm_set_parent(struct sunxi_ccu_softc *,
150 1.1 jmcneill struct sunxi_ccu_clk *,
151 1.1 jmcneill const char *);
152 1.1 jmcneill const char *sunxi_ccu_nm_get_parent(struct sunxi_ccu_softc *,
153 1.1 jmcneill struct sunxi_ccu_clk *);
154 1.1 jmcneill
155 1.1 jmcneill #define SUNXI_CCU_NM(_id, _name, _parents, _reg, _n, _m, _sel, \
156 1.2 jmcneill _enable, _flags) \
157 1.1 jmcneill [_id] = { \
158 1.1 jmcneill .type = SUNXI_CCU_NM, \
159 1.1 jmcneill .base.name = (_name), \
160 1.1 jmcneill .u.nm.reg = (_reg), \
161 1.1 jmcneill .u.nm.parents = (_parents), \
162 1.1 jmcneill .u.nm.nparents = __arraycount(_parents), \
163 1.1 jmcneill .u.nm.n = (_n), \
164 1.1 jmcneill .u.nm.m = (_m), \
165 1.1 jmcneill .u.nm.sel = (_sel), \
166 1.2 jmcneill .u.nm.enable = (_enable), \
167 1.1 jmcneill .u.nm.flags = (_flags), \
168 1.2 jmcneill .enable = sunxi_ccu_nm_enable, \
169 1.2 jmcneill .get_rate = sunxi_ccu_nm_get_rate, \
170 1.2 jmcneill .set_rate = sunxi_ccu_nm_set_rate, \
171 1.1 jmcneill .set_parent = sunxi_ccu_nm_set_parent, \
172 1.1 jmcneill .get_parent = sunxi_ccu_nm_get_parent, \
173 1.1 jmcneill }
174 1.1 jmcneill
175 1.5 jmcneill struct sunxi_ccu_div {
176 1.5 jmcneill bus_size_t reg;
177 1.5 jmcneill const char **parents;
178 1.5 jmcneill u_int nparents;
179 1.5 jmcneill uint32_t div;
180 1.5 jmcneill uint32_t sel;
181 1.5 jmcneill uint32_t flags;
182 1.5 jmcneill #define SUNXI_CCU_DIV_POWER_OF_TWO __BIT(0)
183 1.5 jmcneill #define SUNXI_CCU_DIV_ZERO_IS_ONE __BIT(1)
184 1.5 jmcneill };
185 1.5 jmcneill
186 1.5 jmcneill u_int sunxi_ccu_div_get_rate(struct sunxi_ccu_softc *,
187 1.5 jmcneill struct sunxi_ccu_clk *);
188 1.5 jmcneill int sunxi_ccu_div_set_rate(struct sunxi_ccu_softc *,
189 1.5 jmcneill struct sunxi_ccu_clk *, u_int);
190 1.5 jmcneill int sunxi_ccu_div_set_parent(struct sunxi_ccu_softc *,
191 1.5 jmcneill struct sunxi_ccu_clk *,
192 1.5 jmcneill const char *);
193 1.5 jmcneill const char *sunxi_ccu_div_get_parent(struct sunxi_ccu_softc *,
194 1.5 jmcneill struct sunxi_ccu_clk *);
195 1.5 jmcneill
196 1.5 jmcneill #define SUNXI_CCU_DIV(_id, _name, _parents, _reg, _div, \
197 1.5 jmcneill _sel, _flags) \
198 1.5 jmcneill [_id] = { \
199 1.5 jmcneill .type = SUNXI_CCU_DIV, \
200 1.5 jmcneill .base.name = (_name), \
201 1.5 jmcneill .u.div.reg = (_reg), \
202 1.5 jmcneill .u.div.parents = (_parents), \
203 1.5 jmcneill .u.div.nparents = __arraycount(_parents), \
204 1.5 jmcneill .u.div.div = (_div), \
205 1.5 jmcneill .u.div.sel = (_sel), \
206 1.5 jmcneill .u.div.flags = (_flags), \
207 1.5 jmcneill .get_rate = sunxi_ccu_div_get_rate, \
208 1.5 jmcneill .set_rate = sunxi_ccu_div_set_rate, \
209 1.5 jmcneill .set_parent = sunxi_ccu_div_set_parent, \
210 1.5 jmcneill .get_parent = sunxi_ccu_div_get_parent, \
211 1.5 jmcneill }
212 1.5 jmcneill
213 1.2 jmcneill struct sunxi_ccu_prediv {
214 1.2 jmcneill bus_size_t reg;
215 1.2 jmcneill const char **parents;
216 1.2 jmcneill u_int nparents;
217 1.2 jmcneill uint32_t prediv;
218 1.2 jmcneill uint32_t prediv_sel;
219 1.2 jmcneill uint32_t div;
220 1.2 jmcneill uint32_t sel;
221 1.2 jmcneill uint32_t flags;
222 1.2 jmcneill #define SUNXI_CCU_PREDIV_POWER_OF_TWO __BIT(0)
223 1.4 jmcneill #define SUNXI_CCU_PREDIV_DIVIDE_BY_TWO __BIT(1)
224 1.2 jmcneill };
225 1.2 jmcneill
226 1.2 jmcneill u_int sunxi_ccu_prediv_get_rate(struct sunxi_ccu_softc *,
227 1.2 jmcneill struct sunxi_ccu_clk *);
228 1.2 jmcneill int sunxi_ccu_prediv_set_rate(struct sunxi_ccu_softc *,
229 1.2 jmcneill struct sunxi_ccu_clk *, u_int);
230 1.2 jmcneill int sunxi_ccu_prediv_set_parent(struct sunxi_ccu_softc *,
231 1.2 jmcneill struct sunxi_ccu_clk *,
232 1.2 jmcneill const char *);
233 1.2 jmcneill const char *sunxi_ccu_prediv_get_parent(struct sunxi_ccu_softc *,
234 1.2 jmcneill struct sunxi_ccu_clk *);
235 1.2 jmcneill
236 1.2 jmcneill #define SUNXI_CCU_PREDIV(_id, _name, _parents, _reg, _prediv, \
237 1.2 jmcneill _prediv_sel, _div, _sel, _flags) \
238 1.2 jmcneill [_id] = { \
239 1.2 jmcneill .type = SUNXI_CCU_PREDIV, \
240 1.2 jmcneill .base.name = (_name), \
241 1.2 jmcneill .u.prediv.reg = (_reg), \
242 1.2 jmcneill .u.prediv.parents = (_parents), \
243 1.2 jmcneill .u.prediv.nparents = __arraycount(_parents), \
244 1.2 jmcneill .u.prediv.prediv = (_prediv), \
245 1.2 jmcneill .u.prediv.prediv_sel = (_prediv_sel), \
246 1.2 jmcneill .u.prediv.div = (_div), \
247 1.2 jmcneill .u.prediv.sel = (_sel), \
248 1.2 jmcneill .u.prediv.flags = (_flags), \
249 1.2 jmcneill .get_rate = sunxi_ccu_prediv_get_rate, \
250 1.2 jmcneill .set_rate = sunxi_ccu_prediv_set_rate, \
251 1.2 jmcneill .set_parent = sunxi_ccu_prediv_set_parent, \
252 1.2 jmcneill .get_parent = sunxi_ccu_prediv_get_parent, \
253 1.2 jmcneill }
254 1.2 jmcneill
255 1.1 jmcneill struct sunxi_ccu_clk {
256 1.1 jmcneill struct clk base;
257 1.1 jmcneill enum sunxi_ccu_clktype type;
258 1.1 jmcneill union {
259 1.1 jmcneill struct sunxi_ccu_gate gate;
260 1.1 jmcneill struct sunxi_ccu_nm nm;
261 1.2 jmcneill struct sunxi_ccu_nkmp nkmp;
262 1.2 jmcneill struct sunxi_ccu_prediv prediv;
263 1.5 jmcneill struct sunxi_ccu_div div;
264 1.1 jmcneill } u;
265 1.1 jmcneill
266 1.1 jmcneill int (*enable)(struct sunxi_ccu_softc *,
267 1.1 jmcneill struct sunxi_ccu_clk *, int);
268 1.1 jmcneill u_int (*get_rate)(struct sunxi_ccu_softc *,
269 1.1 jmcneill struct sunxi_ccu_clk *);
270 1.1 jmcneill int (*set_rate)(struct sunxi_ccu_softc *,
271 1.1 jmcneill struct sunxi_ccu_clk *, u_int);
272 1.1 jmcneill const char * (*get_parent)(struct sunxi_ccu_softc *,
273 1.1 jmcneill struct sunxi_ccu_clk *);
274 1.1 jmcneill int (*set_parent)(struct sunxi_ccu_softc *,
275 1.1 jmcneill struct sunxi_ccu_clk *,
276 1.1 jmcneill const char *);
277 1.1 jmcneill };
278 1.1 jmcneill
279 1.1 jmcneill struct sunxi_ccu_softc {
280 1.1 jmcneill device_t sc_dev;
281 1.1 jmcneill int sc_phandle;
282 1.1 jmcneill bus_space_tag_t sc_bst;
283 1.1 jmcneill bus_space_handle_t sc_bsh;
284 1.1 jmcneill
285 1.1 jmcneill struct clk_domain sc_clkdom;
286 1.1 jmcneill
287 1.1 jmcneill struct sunxi_ccu_reset *sc_resets;
288 1.1 jmcneill u_int sc_nresets;
289 1.1 jmcneill
290 1.1 jmcneill struct sunxi_ccu_clk *sc_clks;
291 1.1 jmcneill u_int sc_nclks;
292 1.1 jmcneill };
293 1.1 jmcneill
294 1.1 jmcneill int sunxi_ccu_attach(struct sunxi_ccu_softc *);
295 1.1 jmcneill struct sunxi_ccu_clk *sunxi_ccu_clock_find(struct sunxi_ccu_softc *,
296 1.1 jmcneill const char *);
297 1.1 jmcneill void sunxi_ccu_print(struct sunxi_ccu_softc *);
298 1.1 jmcneill
299 1.1 jmcneill #define CCU_READ(sc, reg) \
300 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
301 1.1 jmcneill #define CCU_WRITE(sc, reg, val) \
302 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
303 1.1 jmcneill
304 1.1 jmcneill #endif /* _ARM_SUNXI_CCU_H */
305