sunxi_debe.c revision 1.5 1 1.5 bouyer /* $NetBSD: sunxi_debe.c,v 1.5 2018/04/03 16:17:59 bouyer Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.3 bouyer * Copyright (c) 2018 Manuel Bouyer <bouyer (at) antioche.eu.org>
5 1.3 bouyer * All rights reserved.
6 1.3 bouyer *
7 1.3 bouyer * Copyright (c) 2014 Jared D. McNeill <jmcneill (at) invisible.ca>
8 1.1 jmcneill * All rights reserved.
9 1.1 jmcneill *
10 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
11 1.1 jmcneill * modification, are permitted provided that the following conditions
12 1.1 jmcneill * are met:
13 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
14 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
15 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
17 1.1 jmcneill * documentation and/or other materials provided with the distribution.
18 1.1 jmcneill *
19 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
20 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
21 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
22 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
23 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
24 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
26 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
27 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
28 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
29 1.1 jmcneill * SUCH DAMAGE.
30 1.1 jmcneill */
31 1.1 jmcneill
32 1.3 bouyer #include "genfb.h"
33 1.3 bouyer
34 1.3 bouyer #ifndef SUNXI_DEBE_VIDEOMEM
35 1.3 bouyer #define SUNXI_DEBE_VIDEOMEM (16 * 1024 * 1024)
36 1.3 bouyer #endif
37 1.3 bouyer
38 1.3 bouyer #define SUNXI_DEBE_CURMAX 64
39 1.3 bouyer
40 1.1 jmcneill #include <sys/cdefs.h>
41 1.5 bouyer __KERNEL_RCSID(0, "$NetBSD: sunxi_debe.c,v 1.5 2018/04/03 16:17:59 bouyer Exp $");
42 1.1 jmcneill
43 1.1 jmcneill #include <sys/param.h>
44 1.1 jmcneill #include <sys/bus.h>
45 1.1 jmcneill #include <sys/device.h>
46 1.3 bouyer #include <sys/intr.h>
47 1.1 jmcneill #include <sys/systm.h>
48 1.3 bouyer #include <sys/kernel.h>
49 1.3 bouyer #include <sys/mutex.h>
50 1.3 bouyer #include <sys/condvar.h>
51 1.1 jmcneill
52 1.1 jmcneill #include <dev/fdt/fdtvar.h>
53 1.3 bouyer #include <dev/fdt/fdt_port.h>
54 1.1 jmcneill
55 1.3 bouyer #include <dev/videomode/videomode.h>
56 1.3 bouyer #include <dev/wscons/wsconsio.h>
57 1.1 jmcneill #include <dev/wsfb/genfbvar.h>
58 1.1 jmcneill
59 1.3 bouyer #include <arm/sunxi/sunxi_debereg.h>
60 1.3 bouyer #include <arm/sunxi/sunxi_display.h>
61 1.1 jmcneill
62 1.3 bouyer enum sunxi_debe_type {
63 1.3 bouyer DEBE_A10 = 1,
64 1.1 jmcneill };
65 1.1 jmcneill
66 1.1 jmcneill struct sunxi_debe_softc {
67 1.3 bouyer device_t sc_dev;
68 1.3 bouyer device_t sc_fbdev;
69 1.3 bouyer enum sunxi_debe_type sc_type;
70 1.1 jmcneill bus_space_tag_t sc_bst;
71 1.1 jmcneill bus_space_handle_t sc_bsh;
72 1.3 bouyer bus_dma_tag_t sc_dmat;
73 1.1 jmcneill
74 1.3 bouyer struct clk *sc_clk_ahb;
75 1.3 bouyer struct clk *sc_clk_mod;
76 1.3 bouyer struct clk *sc_clk_ram;
77 1.3 bouyer
78 1.3 bouyer bus_dma_segment_t sc_dmasegs[1];
79 1.3 bouyer bus_size_t sc_dmasize;
80 1.3 bouyer bus_dmamap_t sc_dmamap;
81 1.3 bouyer void *sc_dmap;
82 1.3 bouyer
83 1.3 bouyer bool sc_cursor_enable;
84 1.3 bouyer int sc_cursor_x, sc_cursor_y;
85 1.3 bouyer int sc_hot_x, sc_hot_y;
86 1.3 bouyer uint8_t sc_cursor_bitmap[8 * SUNXI_DEBE_CURMAX];
87 1.3 bouyer uint8_t sc_cursor_mask[8 * SUNXI_DEBE_CURMAX];
88 1.3 bouyer
89 1.3 bouyer int sc_phandle;
90 1.3 bouyer struct fdt_device_ports sc_ports;
91 1.3 bouyer struct fdt_endpoint *sc_out_ep;
92 1.3 bouyer int sc_unit; /* debe0 or debe1 */
93 1.1 jmcneill };
94 1.1 jmcneill
95 1.3 bouyer #define DEBE_READ(sc, reg) \
96 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
97 1.3 bouyer #define DEBE_WRITE(sc, reg, val) \
98 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
99 1.1 jmcneill
100 1.3 bouyer static const struct of_compat_data compat_data[] = {
101 1.3 bouyer {"allwinner,sun4i-a10-display-backend", DEBE_A10},
102 1.4 bouyer {"allwinner,sun7i-a20-display-backend", DEBE_A10},
103 1.3 bouyer {NULL}
104 1.3 bouyer };
105 1.3 bouyer
106 1.3 bouyer struct sunxifb_attach_args {
107 1.3 bouyer void *afb_fb;
108 1.3 bouyer uint32_t afb_width;
109 1.3 bouyer uint32_t afb_height;
110 1.3 bouyer bus_dma_tag_t afb_dmat;
111 1.3 bouyer bus_dma_segment_t *afb_dmasegs;
112 1.3 bouyer int afb_ndmasegs;
113 1.3 bouyer };
114 1.3 bouyer
115 1.3 bouyer static void sunxi_debe_ep_connect(device_t, struct fdt_endpoint *, bool);
116 1.3 bouyer static int sunxi_debe_ep_enable(device_t, struct fdt_endpoint *, bool);
117 1.3 bouyer static int sunxi_debe_match(device_t, cfdata_t, void *);
118 1.3 bouyer static void sunxi_debe_attach(device_t, device_t, void *);
119 1.3 bouyer
120 1.3 bouyer static int sunxi_debe_alloc_videomem(struct sunxi_debe_softc *);
121 1.3 bouyer static void sunxi_debe_setup_fbdev(struct sunxi_debe_softc *,
122 1.3 bouyer const struct videomode *);
123 1.3 bouyer
124 1.3 bouyer static int sunxi_debe_set_curpos(struct sunxi_debe_softc *, int, int);
125 1.3 bouyer static int sunxi_debe_set_cursor(struct sunxi_debe_softc *,
126 1.3 bouyer struct wsdisplay_cursor *);
127 1.3 bouyer static int sunxi_debe_ioctl(device_t, u_long, void *);
128 1.3 bouyer static void sunxi_befb_set_videomode(device_t, u_int, u_int);
129 1.3 bouyer void sunxi_debe_dump_regs(int);
130 1.3 bouyer
131 1.3 bouyer CFATTACH_DECL_NEW(sunxi_debe, sizeof(struct sunxi_debe_softc),
132 1.3 bouyer sunxi_debe_match, sunxi_debe_attach, NULL, NULL);
133 1.3 bouyer
134 1.3 bouyer static int
135 1.3 bouyer sunxi_debe_match(device_t parent, cfdata_t cf, void *aux)
136 1.3 bouyer {
137 1.3 bouyer struct fdt_attach_args * const faa = aux;
138 1.3 bouyer
139 1.3 bouyer return of_match_compat_data(faa->faa_phandle, compat_data);
140 1.3 bouyer }
141 1.3 bouyer
142 1.3 bouyer static void
143 1.3 bouyer sunxi_debe_attach(device_t parent, device_t self, void *aux)
144 1.3 bouyer {
145 1.3 bouyer struct sunxi_debe_softc *sc = device_private(self);
146 1.3 bouyer struct fdt_attach_args * const faa = aux;
147 1.3 bouyer const int phandle = faa->faa_phandle;
148 1.3 bouyer bus_addr_t addr;
149 1.3 bouyer bus_size_t size;
150 1.3 bouyer struct fdtbus_reset *rst;
151 1.3 bouyer #if NAWIN_MP > 0
152 1.3 bouyer device_t mpdev;
153 1.3 bouyer #endif
154 1.3 bouyer #ifdef AWIN_DEBE_FWINIT
155 1.3 bouyer struct videomode mode;
156 1.3 bouyer #endif
157 1.3 bouyer int error;
158 1.3 bouyer
159 1.3 bouyer sc->sc_dev = self;
160 1.3 bouyer sc->sc_phandle = phandle;
161 1.3 bouyer sc->sc_bst = faa->faa_bst;
162 1.3 bouyer sc->sc_dmat = faa->faa_dmat;
163 1.3 bouyer if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
164 1.3 bouyer aprint_error(": couldn't get registers\n");
165 1.3 bouyer }
166 1.3 bouyer if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
167 1.3 bouyer aprint_error(": couldn't map registers\n");
168 1.3 bouyer return;
169 1.3 bouyer }
170 1.3 bouyer
171 1.3 bouyer sc->sc_clk_ahb = fdtbus_clock_get(phandle, "ahb");
172 1.3 bouyer sc->sc_clk_mod = fdtbus_clock_get(phandle, "mod");
173 1.3 bouyer sc->sc_clk_ram = fdtbus_clock_get(phandle, "ram");
174 1.3 bouyer
175 1.3 bouyer rst = fdtbus_reset_get_index(phandle, 0);
176 1.3 bouyer if (rst == NULL) {
177 1.3 bouyer aprint_error(": couldn't get reset\n");
178 1.3 bouyer return;
179 1.3 bouyer }
180 1.3 bouyer if (fdtbus_reset_assert(rst) != 0) {
181 1.3 bouyer aprint_error(": couldn't assert reset\n");
182 1.3 bouyer return;
183 1.3 bouyer }
184 1.3 bouyer delay(1);
185 1.3 bouyer if (fdtbus_reset_deassert(rst) != 0) {
186 1.3 bouyer aprint_error(": couldn't de-assert reset\n");
187 1.3 bouyer return;
188 1.3 bouyer }
189 1.3 bouyer
190 1.3 bouyer if (sc->sc_clk_ahb == NULL || sc->sc_clk_mod == NULL
191 1.3 bouyer || sc->sc_clk_ram == NULL) {
192 1.3 bouyer aprint_error(": couldn't get clocks\n");
193 1.3 bouyer aprint_debug_dev(self, "clk ahb %s mod %s ram %s\n",
194 1.3 bouyer sc->sc_clk_ahb == NULL ? "missing" : "present",
195 1.3 bouyer sc->sc_clk_mod == NULL ? "missing" : "present",
196 1.3 bouyer sc->sc_clk_ram == NULL ? "missing" : "present");
197 1.3 bouyer return;
198 1.3 bouyer }
199 1.3 bouyer
200 1.3 bouyer error = clk_set_rate(sc->sc_clk_mod, 300000000);
201 1.3 bouyer if (error) {
202 1.3 bouyer aprint_error("couln't set mod clock rate (%d)\n", error);
203 1.3 bouyer return;
204 1.3 bouyer }
205 1.3 bouyer
206 1.3 bouyer if (clk_enable(sc->sc_clk_ahb) != 0 ||
207 1.5 bouyer clk_enable(sc->sc_clk_mod) != 0) {
208 1.3 bouyer aprint_error(": couldn't enable clocks\n");
209 1.3 bouyer return;
210 1.3 bouyer }
211 1.5 bouyer if (clk_disable(sc->sc_clk_ram) != 0) {
212 1.5 bouyer aprint_error(": couldn't disable ram clock\n");
213 1.5 bouyer }
214 1.3 bouyer
215 1.3 bouyer sc->sc_type = of_search_compatible(faa->faa_phandle, compat_data)->data;
216 1.3 bouyer
217 1.3 bouyer aprint_naive("\n");
218 1.3 bouyer aprint_normal(": Display Engine Backend (%s)\n",
219 1.3 bouyer fdtbus_get_string(phandle, "name"));
220 1.3 bouyer
221 1.3 bouyer
222 1.3 bouyer #ifdef AWIN_DEBE_FWINIT
223 1.3 bouyer const uint32_t modctl = DEBE_READ(sc, SUNXI_DEBE_MODCTL_REG);
224 1.3 bouyer const uint32_t dissize = DEBE_READ(sc, SUNXI_DEBE_DISSIZE_REG);
225 1.3 bouyer if ((modctl & SUNXI_DEBE_MODCTL_EN) == 0) {
226 1.3 bouyer aprint_error_dev(sc->sc_dev, "disabled\n");
227 1.3 bouyer return;
228 1.3 bouyer }
229 1.3 bouyer if ((modctl & SUNXI_DEBE_MODCTL_START_CTL) == 0) {
230 1.3 bouyer aprint_error_dev(sc->sc_dev, "stopped\n");
231 1.3 bouyer return;
232 1.3 bouyer }
233 1.3 bouyer memset(&mode, 0, sizeof(mode));
234 1.3 bouyer mode.hdisplay = (dissize & 0xffff) + 1;
235 1.3 bouyer mode.vdisplay = ((dissize >> 16) & 0xffff) + 1;
236 1.3 bouyer
237 1.3 bouyer if (mode.hdisplay == 1 || mode.vdisplay == 1) {
238 1.3 bouyer aprint_error_dev(sc->sc_dev,
239 1.3 bouyer "couldn't determine video mode\n");
240 1.3 bouyer return;
241 1.3 bouyer }
242 1.3 bouyer
243 1.3 bouyer aprint_verbose_dev(sc->sc_dev, "using %dx%d mode from firmware\n",
244 1.3 bouyer mode.hdisplay, mode.vdisplay);
245 1.3 bouyer
246 1.3 bouyer sc->sc_dmasize = mode.hdisplay * mode.vdisplay * 4;
247 1.3 bouyer #else
248 1.3 bouyer for (unsigned int reg = 0x800; reg < 0x1000; reg += 4) {
249 1.3 bouyer DEBE_WRITE(sc, reg, 0);
250 1.3 bouyer }
251 1.3 bouyer
252 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_MODCTL_REG, SUNXI_DEBE_MODCTL_EN);
253 1.3 bouyer
254 1.3 bouyer sc->sc_dmasize = SUNXI_DEBE_VIDEOMEM;
255 1.3 bouyer #endif
256 1.3 bouyer
257 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_HWC_PALETTE_TABLE, 0);
258 1.3 bouyer
259 1.3 bouyer error = sunxi_debe_alloc_videomem(sc);
260 1.3 bouyer if (error) {
261 1.3 bouyer aprint_error_dev(sc->sc_dev,
262 1.3 bouyer "couldn't allocate video memory, error = %d\n", error);
263 1.3 bouyer return;
264 1.3 bouyer }
265 1.3 bouyer
266 1.3 bouyer #if NAWIN_MP > 0
267 1.3 bouyer mpdev = device_find_by_driver_unit("sunximp", 0);
268 1.3 bouyer if (mpdev) {
269 1.3 bouyer paddr_t pa = sc->sc_dmamap->dm_segs[0].ds_addr;
270 1.3 bouyer if (pa >= SUNXI_SDRAM_PBASE)
271 1.3 bouyer pa -= SUNXI_SDRAM_PBASE;
272 1.3 bouyer sunxi_mp_setbase(mpdev, pa, sc->sc_dmasize);
273 1.3 bouyer }
274 1.3 bouyer #endif
275 1.3 bouyer sc->sc_unit = -1;
276 1.3 bouyer sc->sc_ports.dp_ep_connect = sunxi_debe_ep_connect;
277 1.3 bouyer sc->sc_ports.dp_ep_enable = sunxi_debe_ep_enable;
278 1.3 bouyer fdt_ports_register(&sc->sc_ports, self, phandle, EP_OTHER);
279 1.3 bouyer
280 1.3 bouyer #ifdef AWIN_DEBE_FWINIT
281 1.3 bouyer sunxi_debe_set_videomode(device_unit(self), &mode);
282 1.3 bouyer sunxi_debe_enable(device_unit(self), true);
283 1.5 bouyer #else
284 1.5 bouyer if (clk_disable(sc->sc_clk_ahb) != 0 ||
285 1.5 bouyer clk_disable(sc->sc_clk_mod) != 0) {
286 1.5 bouyer aprint_error(": couldn't disable clocks\n");
287 1.5 bouyer return;
288 1.5 bouyer }
289 1.3 bouyer #endif
290 1.3 bouyer }
291 1.3 bouyer
292 1.3 bouyer
293 1.3 bouyer
294 1.3 bouyer static void
295 1.3 bouyer sunxi_debe_ep_connect(device_t self, struct fdt_endpoint *ep, bool connect)
296 1.3 bouyer {
297 1.3 bouyer struct sunxi_debe_softc *sc = device_private(self);
298 1.3 bouyer struct fdt_endpoint *rep = fdt_endpoint_remote(ep);
299 1.3 bouyer int rep_idx = fdt_endpoint_index(rep);
300 1.3 bouyer
301 1.3 bouyer KASSERT(device_is_a(self, "sunxidebe"));
302 1.3 bouyer if (!connect) {
303 1.3 bouyer aprint_error_dev(self, "endpoint disconnect not supported\n");
304 1.3 bouyer return;
305 1.3 bouyer }
306 1.3 bouyer
307 1.3 bouyer if (fdt_endpoint_port_index(ep) == 1) {
308 1.3 bouyer bool do_print = (sc->sc_unit == -1);
309 1.3 bouyer /*
310 1.3 bouyer * one of our output endpoints has been connected.
311 1.3 bouyer * the remote id is our unit number
312 1.3 bouyer */
313 1.3 bouyer if (sc->sc_unit != -1 && rep_idx != -1 &&
314 1.3 bouyer sc->sc_unit != rep_idx) {
315 1.3 bouyer aprint_error_dev(self, ": remote id %d doens't match"
316 1.3 bouyer " discovered unit number %d\n",
317 1.3 bouyer rep_idx, sc->sc_unit);
318 1.3 bouyer return;
319 1.3 bouyer }
320 1.3 bouyer if (!device_is_a(fdt_endpoint_device(rep), "sunxitcon")) {
321 1.3 bouyer aprint_error_dev(self,
322 1.3 bouyer ": output %d connected to unknown device\n",
323 1.3 bouyer fdt_endpoint_index(ep));
324 1.3 bouyer return;
325 1.3 bouyer }
326 1.3 bouyer if (rep_idx != -1)
327 1.3 bouyer sc->sc_unit = rep_idx;
328 1.3 bouyer else {
329 1.3 bouyer /* assume only one debe */
330 1.3 bouyer sc->sc_unit = 0;
331 1.3 bouyer }
332 1.3 bouyer if (do_print)
333 1.3 bouyer aprint_verbose_dev(self, "debe unit %d\n", sc->sc_unit);
334 1.3 bouyer }
335 1.3 bouyer }
336 1.3 bouyer
337 1.3 bouyer static int
338 1.3 bouyer sunxi_debe_alloc_videomem(struct sunxi_debe_softc *sc)
339 1.3 bouyer {
340 1.3 bouyer int error, nsegs;
341 1.3 bouyer
342 1.3 bouyer error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_dmasize, 0x1000, 0,
343 1.3 bouyer sc->sc_dmasegs, 1, &nsegs, BUS_DMA_WAITOK);
344 1.3 bouyer if (error)
345 1.3 bouyer return error;
346 1.3 bouyer error = bus_dmamem_map(sc->sc_dmat, sc->sc_dmasegs, nsegs,
347 1.3 bouyer sc->sc_dmasize, &sc->sc_dmap, BUS_DMA_WAITOK | BUS_DMA_COHERENT);
348 1.3 bouyer if (error)
349 1.3 bouyer goto free;
350 1.3 bouyer error = bus_dmamap_create(sc->sc_dmat, sc->sc_dmasize, 1,
351 1.3 bouyer sc->sc_dmasize, 0, BUS_DMA_WAITOK, &sc->sc_dmamap);
352 1.3 bouyer if (error)
353 1.3 bouyer goto unmap;
354 1.3 bouyer error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap, sc->sc_dmap,
355 1.3 bouyer sc->sc_dmasize, NULL, BUS_DMA_WAITOK);
356 1.3 bouyer if (error)
357 1.3 bouyer goto destroy;
358 1.3 bouyer
359 1.3 bouyer memset(sc->sc_dmap, 0, sc->sc_dmasize);
360 1.3 bouyer
361 1.3 bouyer return 0;
362 1.3 bouyer
363 1.3 bouyer destroy:
364 1.3 bouyer bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmamap);
365 1.3 bouyer unmap:
366 1.3 bouyer bus_dmamem_unmap(sc->sc_dmat, sc->sc_dmap, sc->sc_dmasize);
367 1.3 bouyer free:
368 1.3 bouyer bus_dmamem_free(sc->sc_dmat, sc->sc_dmasegs, nsegs);
369 1.3 bouyer
370 1.3 bouyer sc->sc_dmasize = 0;
371 1.3 bouyer sc->sc_dmap = NULL;
372 1.3 bouyer
373 1.3 bouyer return error;
374 1.3 bouyer }
375 1.3 bouyer
376 1.3 bouyer static void
377 1.3 bouyer sunxi_debe_setup_fbdev(struct sunxi_debe_softc *sc, const struct videomode *mode)
378 1.3 bouyer {
379 1.3 bouyer if (mode == NULL)
380 1.3 bouyer return;
381 1.3 bouyer
382 1.3 bouyer const u_int interlace_p = !!(mode->flags & VID_INTERLACE);
383 1.3 bouyer const u_int fb_width = mode->hdisplay;
384 1.3 bouyer const u_int fb_height = (mode->vdisplay << interlace_p);
385 1.3 bouyer
386 1.3 bouyer if (mode && sc->sc_fbdev == NULL) {
387 1.3 bouyer struct sunxifb_attach_args afb = {
388 1.3 bouyer .afb_fb = sc->sc_dmap,
389 1.3 bouyer .afb_width = fb_width,
390 1.3 bouyer .afb_height = fb_height,
391 1.3 bouyer .afb_dmat = sc->sc_dmat,
392 1.3 bouyer .afb_dmasegs = sc->sc_dmasegs,
393 1.3 bouyer .afb_ndmasegs = 1
394 1.3 bouyer };
395 1.3 bouyer sc->sc_fbdev = config_found_ia(sc->sc_dev, "sunxidebe",
396 1.3 bouyer &afb, NULL);
397 1.3 bouyer } else if (sc->sc_fbdev != NULL) {
398 1.3 bouyer sunxi_befb_set_videomode(sc->sc_fbdev, fb_width, fb_height);
399 1.3 bouyer }
400 1.3 bouyer }
401 1.3 bouyer
402 1.3 bouyer static int
403 1.3 bouyer sunxi_debe_set_curpos(struct sunxi_debe_softc *sc, int x, int y)
404 1.3 bouyer {
405 1.3 bouyer int xx, yy;
406 1.3 bouyer u_int yoff, xoff;
407 1.3 bouyer
408 1.3 bouyer xoff = yoff = 0;
409 1.3 bouyer xx = x - sc->sc_hot_x;
410 1.3 bouyer yy = y - sc->sc_hot_y;
411 1.3 bouyer if (xx < 0) {
412 1.3 bouyer xoff -= xx;
413 1.3 bouyer xx = 0;
414 1.3 bouyer }
415 1.3 bouyer if (yy < 0) {
416 1.3 bouyer yoff -= yy;
417 1.3 bouyer yy = 0;
418 1.3 bouyer }
419 1.3 bouyer
420 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_HWCCTL_REG,
421 1.3 bouyer __SHIFTIN(yy, SUNXI_DEBE_HWCCTL_YCOOR) |
422 1.3 bouyer __SHIFTIN(xx, SUNXI_DEBE_HWCCTL_XCOOR));
423 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_HWCFBCTL_REG,
424 1.3 bouyer #if SUNXI_DEBE_CURMAX == 32
425 1.3 bouyer __SHIFTIN(SUNXI_DEBE_HWCFBCTL_YSIZE_32, SUNXI_DEBE_HWCFBCTL_YSIZE) |
426 1.3 bouyer __SHIFTIN(SUNXI_DEBE_HWCFBCTL_XSIZE_32, SUNXI_DEBE_HWCFBCTL_XSIZE) |
427 1.3 bouyer #else
428 1.3 bouyer __SHIFTIN(SUNXI_DEBE_HWCFBCTL_YSIZE_64, SUNXI_DEBE_HWCFBCTL_YSIZE) |
429 1.3 bouyer __SHIFTIN(SUNXI_DEBE_HWCFBCTL_XSIZE_64, SUNXI_DEBE_HWCFBCTL_XSIZE) |
430 1.3 bouyer #endif
431 1.3 bouyer __SHIFTIN(SUNXI_DEBE_HWCFBCTL_FBFMT_2BPP, SUNXI_DEBE_HWCFBCTL_FBFMT) |
432 1.3 bouyer __SHIFTIN(yoff, SUNXI_DEBE_HWCFBCTL_YCOOROFF) |
433 1.3 bouyer __SHIFTIN(xoff, SUNXI_DEBE_HWCFBCTL_XCOOROFF));
434 1.3 bouyer
435 1.3 bouyer return 0;
436 1.3 bouyer }
437 1.3 bouyer
438 1.3 bouyer static int
439 1.3 bouyer sunxi_debe_set_cursor(struct sunxi_debe_softc *sc, struct wsdisplay_cursor *cur)
440 1.3 bouyer {
441 1.3 bouyer uint32_t val;
442 1.3 bouyer uint8_t r[4], g[4], b[4];
443 1.3 bouyer u_int index, count, shift, off, pcnt;
444 1.3 bouyer int i, j, idx, error;
445 1.3 bouyer uint8_t mask;
446 1.3 bouyer
447 1.3 bouyer if (cur->which & WSDISPLAY_CURSOR_DOCUR) {
448 1.3 bouyer val = DEBE_READ(sc, SUNXI_DEBE_MODCTL_REG);
449 1.3 bouyer if (cur->enable)
450 1.3 bouyer val |= SUNXI_DEBE_MODCTL_HWC_EN;
451 1.3 bouyer else
452 1.3 bouyer val &= ~SUNXI_DEBE_MODCTL_HWC_EN;
453 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_MODCTL_REG, val);
454 1.3 bouyer
455 1.3 bouyer sc->sc_cursor_enable = cur->enable;
456 1.3 bouyer }
457 1.3 bouyer
458 1.3 bouyer if (cur->which & WSDISPLAY_CURSOR_DOHOT) {
459 1.3 bouyer sc->sc_hot_x = cur->hot.x;
460 1.3 bouyer sc->sc_hot_y = cur->hot.y;
461 1.3 bouyer cur->which |= WSDISPLAY_CURSOR_DOPOS;
462 1.3 bouyer }
463 1.3 bouyer
464 1.3 bouyer if (cur->which & WSDISPLAY_CURSOR_DOPOS) {
465 1.3 bouyer sunxi_debe_set_curpos(sc, cur->pos.x, cur->pos.y);
466 1.3 bouyer }
467 1.3 bouyer
468 1.3 bouyer if (cur->which & WSDISPLAY_CURSOR_DOCMAP) {
469 1.3 bouyer index = cur->cmap.index;
470 1.3 bouyer count = cur->cmap.count;
471 1.3 bouyer if (index >= 2 || count > 2 - index)
472 1.3 bouyer return EINVAL;
473 1.3 bouyer error = copyin(cur->cmap.red, &r[index], count);
474 1.3 bouyer if (error)
475 1.3 bouyer return error;
476 1.3 bouyer error = copyin(cur->cmap.green, &g[index], count);
477 1.3 bouyer if (error)
478 1.3 bouyer return error;
479 1.3 bouyer error = copyin(cur->cmap.blue, &b[index], count);
480 1.3 bouyer if (error)
481 1.3 bouyer return error;
482 1.3 bouyer
483 1.3 bouyer for (i = index; i < (index + count); i++) {
484 1.3 bouyer DEBE_WRITE(sc,
485 1.3 bouyer SUNXI_DEBE_HWC_PALETTE_TABLE + (4 * (i + 2)),
486 1.3 bouyer (r[i] << 16) | (g[i] << 8) | b[i] | 0xff000000);
487 1.3 bouyer }
488 1.3 bouyer }
489 1.3 bouyer
490 1.3 bouyer if (cur->which & WSDISPLAY_CURSOR_DOSHAPE) {
491 1.3 bouyer error = copyin(cur->mask, sc->sc_cursor_mask,
492 1.3 bouyer SUNXI_DEBE_CURMAX * 8);
493 1.3 bouyer if (error)
494 1.3 bouyer return error;
495 1.3 bouyer error = copyin(cur->image, sc->sc_cursor_bitmap,
496 1.3 bouyer SUNXI_DEBE_CURMAX * 8);
497 1.3 bouyer if (error)
498 1.3 bouyer return error;
499 1.3 bouyer }
500 1.3 bouyer
501 1.3 bouyer if (cur->which & (WSDISPLAY_CURSOR_DOCMAP|WSDISPLAY_CURSOR_DOSHAPE)) {
502 1.3 bouyer for (i = 0, pcnt = 0; i < SUNXI_DEBE_CURMAX * 8; i++) {
503 1.3 bouyer for (j = 0, mask = 1; j < 8; j++, mask <<= 1, pcnt++) {
504 1.3 bouyer idx = ((sc->sc_cursor_mask[i] & mask) ? 2 : 0) |
505 1.3 bouyer ((sc->sc_cursor_bitmap[i] & mask) ? 1 : 0);
506 1.3 bouyer off = (pcnt >> 4) * 4;
507 1.3 bouyer shift = (pcnt & 0xf) * 2;
508 1.3 bouyer val = DEBE_READ(sc,
509 1.3 bouyer SUNXI_DEBE_HWC_PATTERN_BLOCK + off);
510 1.3 bouyer val &= ~(3 << shift);
511 1.3 bouyer val |= (idx << shift);
512 1.3 bouyer DEBE_WRITE(sc,
513 1.3 bouyer SUNXI_DEBE_HWC_PATTERN_BLOCK + off, val);
514 1.3 bouyer }
515 1.3 bouyer }
516 1.3 bouyer }
517 1.3 bouyer
518 1.3 bouyer return 0;
519 1.3 bouyer }
520 1.3 bouyer
521 1.3 bouyer static int
522 1.3 bouyer sunxi_debe_ep_enable(device_t dev, struct fdt_endpoint *ep, bool enable)
523 1.3 bouyer {
524 1.3 bouyer struct sunxi_debe_softc *sc;
525 1.3 bouyer uint32_t val;
526 1.3 bouyer
527 1.3 bouyer KASSERT(device_is_a(dev, "sunxidebe"));
528 1.3 bouyer sc = device_private(dev);
529 1.3 bouyer
530 1.3 bouyer if (enable) {
531 1.5 bouyer if (clk_enable(sc->sc_clk_ram) != 0) {
532 1.5 bouyer device_printf(dev,
533 1.5 bouyer ": warning: failed to enable ram clock\n");
534 1.5 bouyer }
535 1.3 bouyer val = DEBE_READ(sc, SUNXI_DEBE_REGBUFFCTL_REG);
536 1.3 bouyer val |= SUNXI_DEBE_REGBUFFCTL_REGLOADCTL;
537 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_REGBUFFCTL_REG, val);
538 1.3 bouyer
539 1.3 bouyer val = DEBE_READ(sc, SUNXI_DEBE_MODCTL_REG);
540 1.3 bouyer val |= SUNXI_DEBE_MODCTL_START_CTL;
541 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_MODCTL_REG, val);
542 1.3 bouyer #ifdef SUNXI_DEBE_DEBUG
543 1.3 bouyer sunxi_debe_dump_regs(sc->sc_unit);
544 1.3 bouyer #endif
545 1.3 bouyer } else {
546 1.3 bouyer val = DEBE_READ(sc, SUNXI_DEBE_MODCTL_REG);
547 1.3 bouyer val &= ~SUNXI_DEBE_MODCTL_START_CTL;
548 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_MODCTL_REG, val);
549 1.5 bouyer if (clk_disable(sc->sc_clk_ram) != 0) {
550 1.5 bouyer device_printf(dev,
551 1.5 bouyer ": warning: failed to disable ram clock\n");
552 1.5 bouyer }
553 1.3 bouyer }
554 1.3 bouyer #if 0
555 1.3 bouyer for (int i = 0; i < 0x1000; i += 4) {
556 1.3 bouyer printf("DEBE 0x%04x: 0x%08x\n", i, DEBE_READ(sc, i));
557 1.3 bouyer }
558 1.3 bouyer #endif
559 1.3 bouyer return 0;
560 1.3 bouyer }
561 1.3 bouyer
562 1.3 bouyer void
563 1.3 bouyer sunxi_debe_set_videomode(device_t dev, const struct videomode *mode)
564 1.1 jmcneill {
565 1.3 bouyer struct sunxi_debe_softc *sc;
566 1.3 bouyer uint32_t val;
567 1.3 bouyer
568 1.3 bouyer KASSERT(device_is_a(dev, "sunxidebe"));
569 1.3 bouyer sc = device_private(dev);
570 1.3 bouyer
571 1.3 bouyer if (mode) {
572 1.3 bouyer const u_int interlace_p = !!(mode->flags & VID_INTERLACE);
573 1.3 bouyer const u_int width = mode->hdisplay;
574 1.3 bouyer const u_int height = (mode->vdisplay << interlace_p);
575 1.3 bouyer const u_int fb_width = width;
576 1.3 bouyer const u_int fb_height = height;
577 1.3 bouyer uint32_t vmem = width * height * 4;
578 1.3 bouyer
579 1.3 bouyer if (vmem > sc->sc_dmasize) {
580 1.3 bouyer device_printf(sc->sc_dev,
581 1.3 bouyer "not enough memory for %ux%u fb (req %u have %u)\n",
582 1.3 bouyer width, height, vmem, (unsigned int)sc->sc_dmasize);
583 1.3 bouyer return;
584 1.3 bouyer }
585 1.3 bouyer
586 1.3 bouyer paddr_t pa = sc->sc_dmamap->dm_segs[0].ds_addr;
587 1.3 bouyer #if !defined(ALLWINNER_A80) && 0
588 1.3 bouyer #define SUNXI_SDRAM_PBASE-0 0x40000000
589 1.3 bouyer /*
590 1.3 bouyer * On 2GB systems, we need to subtract AWIN_SDRAM_PBASE from
591 1.3 bouyer * the phys addr.
592 1.3 bouyer */
593 1.3 bouyer if (pa >= SUNXI_SDRAM_PBASE)
594 1.3 bouyer pa -= SUNXI_SDRAM_PBASE;
595 1.3 bouyer #endif
596 1.3 bouyer
597 1.3 bouyer /* notify fb */
598 1.3 bouyer sunxi_debe_setup_fbdev(sc, mode);
599 1.3 bouyer
600 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_DISSIZE_REG,
601 1.3 bouyer ((height - 1) << 16) | (width - 1));
602 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_LAYSIZE_REG,
603 1.3 bouyer ((fb_height - 1) << 16) | (fb_width - 1));
604 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_LAYCOOR_REG, 0);
605 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_LAYLINEWIDTH_REG, (fb_width << 5));
606 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_LAYFB_L32ADD_REG, pa << 3);
607 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_LAYFB_H4ADD_REG, pa >> 29);
608 1.3 bouyer
609 1.3 bouyer val = DEBE_READ(sc, SUNXI_DEBE_ATTCTL1_REG);
610 1.3 bouyer val &= ~SUNXI_DEBE_ATTCTL1_LAY_FBFMT;
611 1.3 bouyer val |= __SHIFTIN(SUNXI_DEBE_ATTCTL1_LAY_FBFMT_XRGB8888,
612 1.3 bouyer SUNXI_DEBE_ATTCTL1_LAY_FBFMT);
613 1.3 bouyer val &= ~SUNXI_DEBE_ATTCTL1_LAY_BRSWAPEN;
614 1.3 bouyer val &= ~SUNXI_DEBE_ATTCTL1_LAY_FBPS;
615 1.3 bouyer #if __ARMEB__
616 1.3 bouyer val |= __SHIFTIN(SUNXI_DEBE_ATTCTL1_LAY_FBPS_32BPP_BGRA,
617 1.3 bouyer SUNXI_DEBE_ATTCTL1_LAY_FBPS);
618 1.3 bouyer #else
619 1.3 bouyer val |= __SHIFTIN(SUNXI_DEBE_ATTCTL1_LAY_FBPS_32BPP_ARGB,
620 1.3 bouyer SUNXI_DEBE_ATTCTL1_LAY_FBPS);
621 1.3 bouyer #endif
622 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_ATTCTL1_REG, val);
623 1.3 bouyer
624 1.3 bouyer val = DEBE_READ(sc, SUNXI_DEBE_MODCTL_REG);
625 1.3 bouyer val |= SUNXI_DEBE_MODCTL_LAY0_EN;
626 1.3 bouyer if (interlace_p) {
627 1.3 bouyer val |= SUNXI_DEBE_MODCTL_ITLMOD_EN;
628 1.3 bouyer } else {
629 1.3 bouyer val &= ~SUNXI_DEBE_MODCTL_ITLMOD_EN;
630 1.3 bouyer }
631 1.3 bouyer val &= ~SUNXI_DEBE_MODCTL_OUT_SEL;
632 1.3 bouyer if (sc->sc_unit == 1) {
633 1.3 bouyer val |= __SHIFTIN(SUNXI_DEBE_MODCTL_OUT_SEL_LCD1,
634 1.3 bouyer SUNXI_DEBE_MODCTL_OUT_SEL);
635 1.3 bouyer }
636 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_MODCTL_REG, val);
637 1.3 bouyer } else {
638 1.3 bouyer /* disable */
639 1.3 bouyer val = DEBE_READ(sc, SUNXI_DEBE_MODCTL_REG);
640 1.3 bouyer val &= ~SUNXI_DEBE_MODCTL_LAY0_EN;
641 1.3 bouyer val &= ~SUNXI_DEBE_MODCTL_START_CTL;
642 1.3 bouyer DEBE_WRITE(sc, SUNXI_DEBE_MODCTL_REG, val);
643 1.3 bouyer
644 1.3 bouyer /* notify fb */
645 1.3 bouyer sunxi_debe_setup_fbdev(sc, mode);
646 1.3 bouyer }
647 1.1 jmcneill }
648 1.1 jmcneill
649 1.1 jmcneill static int
650 1.3 bouyer sunxi_debe_ioctl(device_t self, u_long cmd, void *data)
651 1.1 jmcneill {
652 1.3 bouyer struct sunxi_debe_softc *sc = device_private(self);
653 1.3 bouyer struct wsdisplay_curpos *cp;
654 1.3 bouyer uint32_t val;
655 1.3 bouyer int enable;
656 1.1 jmcneill
657 1.1 jmcneill switch (cmd) {
658 1.3 bouyer case WSDISPLAYIO_SVIDEO:
659 1.3 bouyer enable = *(int *)data;
660 1.3 bouyer val = DEBE_READ(sc, SUNXI_DEBE_MODCTL_REG);
661 1.3 bouyer if (enable) {
662 1.3 bouyer if (val & SUNXI_DEBE_MODCTL_START_CTL) {
663 1.3 bouyer /* already enabled */
664 1.3 bouyer return 0;
665 1.3 bouyer }
666 1.3 bouyer } else {
667 1.3 bouyer if ((val & SUNXI_DEBE_MODCTL_START_CTL) == 0) {
668 1.3 bouyer /* already disabled */
669 1.3 bouyer return 0;
670 1.3 bouyer }
671 1.3 bouyer }
672 1.3 bouyer return fdt_endpoint_enable(sc->sc_out_ep, enable);
673 1.3 bouyer case WSDISPLAYIO_GVIDEO:
674 1.3 bouyer val = DEBE_READ(sc, SUNXI_DEBE_MODCTL_REG);
675 1.3 bouyer *(int *)data = !!(val & SUNXI_DEBE_MODCTL_LAY0_EN);
676 1.3 bouyer return 0;
677 1.3 bouyer case WSDISPLAYIO_GCURPOS:
678 1.3 bouyer cp = data;
679 1.3 bouyer cp->x = sc->sc_cursor_x;
680 1.3 bouyer cp->y = sc->sc_cursor_y;
681 1.1 jmcneill return 0;
682 1.3 bouyer case WSDISPLAYIO_SCURPOS:
683 1.3 bouyer cp = data;
684 1.3 bouyer return sunxi_debe_set_curpos(sc, cp->x, cp->y);
685 1.3 bouyer case WSDISPLAYIO_GCURMAX:
686 1.3 bouyer cp = data;
687 1.3 bouyer cp->x = SUNXI_DEBE_CURMAX;
688 1.3 bouyer cp->y = SUNXI_DEBE_CURMAX;
689 1.1 jmcneill return 0;
690 1.3 bouyer case WSDISPLAYIO_SCURSOR:
691 1.3 bouyer return sunxi_debe_set_cursor(sc, data);
692 1.1 jmcneill }
693 1.3 bouyer
694 1.3 bouyer return EPASSTHROUGH;
695 1.1 jmcneill }
696 1.1 jmcneill
697 1.3 bouyer /* genfb attachement */
698 1.3 bouyer
699 1.3 bouyer struct sunxi_befb_softc {
700 1.3 bouyer struct genfb_softc sc_gen;
701 1.3 bouyer device_t sc_debedev;
702 1.3 bouyer device_t sc_mpdev;
703 1.3 bouyer
704 1.3 bouyer bus_dma_tag_t sc_dmat;
705 1.3 bouyer bus_dma_segment_t *sc_dmasegs;
706 1.3 bouyer int sc_ndmasegs;
707 1.3 bouyer };
708 1.3 bouyer
709 1.3 bouyer static device_t sunxi_befb_consoledev = NULL;
710 1.3 bouyer
711 1.3 bouyer static int sunxi_befb_match(device_t, cfdata_t, void *);
712 1.3 bouyer static void sunxi_befb_attach(device_t, device_t, void *);
713 1.3 bouyer
714 1.3 bouyer static int sunxi_befb_ioctl(void *, void *, u_long, void *, int, lwp_t *);
715 1.3 bouyer static paddr_t sunxi_befb_mmap(void *, void *, off_t, int);
716 1.3 bouyer static bool sunxi_befb_shutdown(device_t, int);
717 1.1 jmcneill
718 1.3 bouyer CFATTACH_DECL_NEW(sunxi_befb, sizeof(struct sunxi_befb_softc),
719 1.3 bouyer sunxi_befb_match, sunxi_befb_attach, NULL, NULL);
720 1.1 jmcneill
721 1.3 bouyer static int
722 1.3 bouyer sunxi_befb_match(device_t parent, cfdata_t cf, void *aux)
723 1.3 bouyer {
724 1.3 bouyer return 1;
725 1.1 jmcneill }
726 1.1 jmcneill
727 1.1 jmcneill static void
728 1.3 bouyer sunxi_befb_attach(device_t parent, device_t self, void *aux)
729 1.1 jmcneill {
730 1.3 bouyer struct sunxi_befb_softc *sc = device_private(self);
731 1.3 bouyer struct sunxifb_attach_args * const afb = aux;
732 1.3 bouyer prop_dictionary_t cfg = device_properties(self);
733 1.1 jmcneill struct genfb_ops ops;
734 1.1 jmcneill
735 1.3 bouyer if (sunxi_befb_consoledev == NULL)
736 1.3 bouyer sunxi_befb_consoledev = self;
737 1.1 jmcneill
738 1.3 bouyer sc->sc_gen.sc_dev = self;
739 1.3 bouyer sc->sc_debedev = parent;
740 1.3 bouyer sc->sc_dmat = afb->afb_dmat;
741 1.3 bouyer sc->sc_dmasegs = afb->afb_dmasegs;
742 1.3 bouyer sc->sc_ndmasegs = afb->afb_ndmasegs;
743 1.3 bouyer sc->sc_mpdev = device_find_by_driver_unit("sunximp", 0);
744 1.3 bouyer
745 1.3 bouyer prop_dictionary_set_uint32(cfg, "width", afb->afb_width);
746 1.3 bouyer prop_dictionary_set_uint32(cfg, "height", afb->afb_height);
747 1.3 bouyer prop_dictionary_set_uint8(cfg, "depth", 32);
748 1.3 bouyer prop_dictionary_set_uint16(cfg, "linebytes", afb->afb_width * 4);
749 1.3 bouyer prop_dictionary_set_uint32(cfg, "address", 0);
750 1.3 bouyer prop_dictionary_set_uint32(cfg, "virtual_address",
751 1.3 bouyer (uintptr_t)afb->afb_fb);
752 1.1 jmcneill
753 1.1 jmcneill genfb_init(&sc->sc_gen);
754 1.1 jmcneill
755 1.1 jmcneill if (sc->sc_gen.sc_width == 0 || sc->sc_gen.sc_fbsize == 0) {
756 1.1 jmcneill aprint_normal(": disabled\n");
757 1.1 jmcneill return;
758 1.1 jmcneill }
759 1.1 jmcneill
760 1.3 bouyer pmf_device_register1(self, NULL, NULL, sunxi_befb_shutdown);
761 1.1 jmcneill
762 1.1 jmcneill memset(&ops, 0, sizeof(ops));
763 1.3 bouyer ops.genfb_ioctl = sunxi_befb_ioctl;
764 1.3 bouyer ops.genfb_mmap = sunxi_befb_mmap;
765 1.3 bouyer
766 1.3 bouyer aprint_naive("\n");
767 1.1 jmcneill
768 1.1 jmcneill bool is_console = false;
769 1.3 bouyer prop_dictionary_set_bool(cfg, "is_console", is_console);
770 1.1 jmcneill
771 1.1 jmcneill if (is_console)
772 1.3 bouyer aprint_normal(": switching to framebuffer console\n");
773 1.3 bouyer else
774 1.3 bouyer aprint_normal("\n");
775 1.1 jmcneill
776 1.1 jmcneill genfb_attach(&sc->sc_gen, &ops);
777 1.1 jmcneill }
778 1.1 jmcneill
779 1.1 jmcneill static int
780 1.3 bouyer sunxi_befb_ioctl(void *v, void *vs, u_long cmd, void *data, int flag, lwp_t *l)
781 1.3 bouyer {
782 1.3 bouyer struct sunxi_befb_softc *sc = v;
783 1.3 bouyer struct wsdisplayio_bus_id *busid;
784 1.3 bouyer struct wsdisplayio_fbinfo *fbi;
785 1.3 bouyer struct rasops_info *ri;
786 1.3 bouyer int error;
787 1.3 bouyer
788 1.3 bouyer switch (cmd) {
789 1.3 bouyer case WSDISPLAYIO_GTYPE:
790 1.3 bouyer *(u_int *)data = WSDISPLAY_TYPE_ALLWINNER;
791 1.3 bouyer return 0;
792 1.3 bouyer case WSDISPLAYIO_GET_BUSID:
793 1.3 bouyer busid = data;
794 1.3 bouyer busid->bus_type = WSDISPLAYIO_BUS_SOC;
795 1.3 bouyer return 0;
796 1.3 bouyer case WSDISPLAYIO_GET_FBINFO:
797 1.3 bouyer fbi = data;
798 1.3 bouyer ri = &sc->sc_gen.vd.active->scr_ri;
799 1.3 bouyer error = wsdisplayio_get_fbinfo(ri, fbi);
800 1.3 bouyer if (error == 0) {
801 1.3 bouyer fbi->fbi_flags |= WSFB_VRAM_IS_RAM;
802 1.3 bouyer fbi->fbi_fbsize = sc->sc_dmasegs[0].ds_len;
803 1.3 bouyer #if NAWIN_MP > 0
804 1.3 bouyer if (sc->sc_mpdev)
805 1.3 bouyer fbi->fbi_flags |= WSFB_ACCEL;
806 1.3 bouyer #endif
807 1.3 bouyer }
808 1.3 bouyer return error;
809 1.3 bouyer case WSDISPLAYIO_SVIDEO:
810 1.3 bouyer case WSDISPLAYIO_GVIDEO:
811 1.3 bouyer case WSDISPLAYIO_GCURPOS:
812 1.3 bouyer case WSDISPLAYIO_SCURPOS:
813 1.3 bouyer case WSDISPLAYIO_GCURMAX:
814 1.3 bouyer case WSDISPLAYIO_SCURSOR:
815 1.3 bouyer return sunxi_debe_ioctl(sc->sc_debedev, cmd, data);
816 1.3 bouyer #if NAWIN_MP > 0
817 1.3 bouyer case WSDISPLAYIO_FILL:
818 1.3 bouyer case WSDISPLAYIO_COPY:
819 1.3 bouyer case WSDISPLAYIO_SYNC:
820 1.3 bouyer if (sc->sc_mpdev == NULL)
821 1.3 bouyer return EPASSTHROUGH;
822 1.3 bouyer return sunxi_mp_ioctl(sc->sc_mpdev, cmd, data);
823 1.3 bouyer #endif
824 1.3 bouyer default:
825 1.3 bouyer return EPASSTHROUGH;
826 1.3 bouyer }
827 1.3 bouyer }
828 1.3 bouyer
829 1.3 bouyer static paddr_t
830 1.3 bouyer sunxi_befb_mmap(void *v, void *vs, off_t off, int prot)
831 1.1 jmcneill {
832 1.3 bouyer struct sunxi_befb_softc *sc = v;
833 1.3 bouyer
834 1.3 bouyer if (off < 0 || off >= sc->sc_dmasegs[0].ds_len)
835 1.3 bouyer return -1;
836 1.3 bouyer
837 1.3 bouyer return bus_dmamem_mmap(sc->sc_dmat, sc->sc_dmasegs, sc->sc_ndmasegs,
838 1.3 bouyer off, prot, BUS_DMA_PREFETCHABLE);
839 1.3 bouyer }
840 1.1 jmcneill
841 1.3 bouyer static bool
842 1.3 bouyer sunxi_befb_shutdown(device_t self, int flags)
843 1.3 bouyer {
844 1.3 bouyer genfb_enable_polling(self);
845 1.3 bouyer return true;
846 1.1 jmcneill }
847 1.1 jmcneill
848 1.1 jmcneill static void
849 1.3 bouyer sunxi_befb_set_videomode(device_t dev, u_int width, u_int height)
850 1.1 jmcneill {
851 1.3 bouyer struct sunxi_befb_softc *sc = device_private(dev);
852 1.1 jmcneill
853 1.3 bouyer if (sc->sc_gen.sc_width != width || sc->sc_gen.sc_height != height) {
854 1.3 bouyer device_printf(sc->sc_gen.sc_dev,
855 1.3 bouyer "mode switching not yet supported\n");
856 1.1 jmcneill }
857 1.3 bouyer }
858 1.1 jmcneill
859 1.3 bouyer int
860 1.3 bouyer sunxi_debe_pipeline(int phandle, bool active)
861 1.3 bouyer {
862 1.3 bouyer device_t dev;
863 1.3 bouyer struct sunxi_debe_softc *sc;
864 1.3 bouyer struct fdt_endpoint *ep;
865 1.3 bouyer int i, error;
866 1.3 bouyer
867 1.3 bouyer if (!active)
868 1.3 bouyer return EOPNOTSUPP;
869 1.3 bouyer
870 1.3 bouyer for (i = 0;;i++) {
871 1.3 bouyer dev = device_find_by_driver_unit("sunxidebe", i);
872 1.3 bouyer if (dev == NULL)
873 1.3 bouyer return ENODEV;
874 1.3 bouyer sc = device_private(dev);
875 1.3 bouyer if (sc->sc_phandle == phandle)
876 1.3 bouyer break;
877 1.1 jmcneill }
878 1.3 bouyer aprint_normal("activate %s\n", device_xname(dev));
879 1.5 bouyer if (clk_enable(sc->sc_clk_ahb) != 0 ||
880 1.5 bouyer clk_enable(sc->sc_clk_mod) != 0) {
881 1.5 bouyer aprint_error_dev(dev, "couldn't enable clocks\n");
882 1.5 bouyer return EIO;
883 1.5 bouyer }
884 1.3 bouyer /* connect debd0 to tcon0, debe1 to tcon1 */
885 1.3 bouyer ep = fdt_endpoint_get_from_index(&sc->sc_ports, SUNXI_PORT_OUTPUT,
886 1.3 bouyer sc->sc_unit);
887 1.3 bouyer if (ep == NULL) {
888 1.3 bouyer aprint_error_dev(dev, "no output endpoint for %d\n",
889 1.3 bouyer sc->sc_unit);
890 1.3 bouyer return ENODEV;
891 1.1 jmcneill }
892 1.3 bouyer error = fdt_endpoint_activate(ep, true);
893 1.3 bouyer if (error == 0) {
894 1.3 bouyer sc->sc_out_ep = ep;
895 1.3 bouyer fdt_endpoint_enable(ep, true);
896 1.1 jmcneill }
897 1.3 bouyer return error;
898 1.3 bouyer }
899 1.1 jmcneill
900 1.3 bouyer #if defined(SUNXI_DEBE_DEBUG)
901 1.3 bouyer void
902 1.3 bouyer sunxi_debe_dump_regs(int u)
903 1.3 bouyer {
904 1.3 bouyer static const struct {
905 1.3 bouyer const char *name;
906 1.3 bouyer uint16_t reg;
907 1.3 bouyer } regs[] = {
908 1.3 bouyer { "SUNXI_DEBE_MODCTL_REG", SUNXI_DEBE_MODCTL_REG},
909 1.3 bouyer { "SUNXI_DEBE_BACKCOLOR_REG", SUNXI_DEBE_BACKCOLOR_REG},
910 1.3 bouyer { "SUNXI_DEBE_DISSIZE_REG", SUNXI_DEBE_DISSIZE_REG},
911 1.3 bouyer { "SUNXI_DEBE_LAYSIZE_REG", SUNXI_DEBE_LAYSIZE_REG},
912 1.3 bouyer { "SUNXI_DEBE_LAYCOOR_REG", SUNXI_DEBE_LAYCOOR_REG},
913 1.3 bouyer { "SUNXI_DEBE_LAYLINEWIDTH_REG", SUNXI_DEBE_LAYLINEWIDTH_REG},
914 1.3 bouyer { "SUNXI_DEBE_LAYFB_L32ADD_REG", SUNXI_DEBE_LAYFB_L32ADD_REG},
915 1.3 bouyer { "SUNXI_DEBE_LAYFB_H4ADD_REG", SUNXI_DEBE_LAYFB_H4ADD_REG},
916 1.3 bouyer { "SUNXI_DEBE_REGBUFFCTL_REG", SUNXI_DEBE_REGBUFFCTL_REG},
917 1.3 bouyer { "SUNXI_DEBE_CKMAX_REG", SUNXI_DEBE_CKMAX_REG},
918 1.3 bouyer { "SUNXI_DEBE_CKMIN_REG", SUNXI_DEBE_CKMIN_REG},
919 1.3 bouyer { "SUNXI_DEBE_CKCFG_REG", SUNXI_DEBE_CKCFG_REG},
920 1.3 bouyer { "SUNXI_DEBE_ATTCTL0_REG", SUNXI_DEBE_ATTCTL0_REG},
921 1.3 bouyer { "SUNXI_DEBE_ATTCTL1_REG", SUNXI_DEBE_ATTCTL1_REG},
922 1.3 bouyer { "SUNXI_DEBE_HWCCTL_REG", SUNXI_DEBE_HWCCTL_REG},
923 1.3 bouyer { "SUNXI_DEBE_HWCFBCTL_REG", SUNXI_DEBE_HWCFBCTL_REG},
924 1.3 bouyer { "SUNXI_DEBE_WBCTL_REG", SUNXI_DEBE_WBCTL_REG},
925 1.3 bouyer { "SUNXI_DEBE_WBADD_REG", SUNXI_DEBE_WBADD_REG},
926 1.3 bouyer { "SUNXI_DEBE_WBLINEWIDTH_REG", SUNXI_DEBE_WBLINEWIDTH_REG},
927 1.3 bouyer { "SUNXI_DEBE_IYUVCTL_REG", SUNXI_DEBE_IYUVCTL_REG},
928 1.3 bouyer { "SUNXI_DEBE_IYUVADD_REG", SUNXI_DEBE_IYUVADD_REG},
929 1.3 bouyer { "SUNXI_DEBE_IYUVLINEWIDTH_REG", SUNXI_DEBE_IYUVLINEWIDTH_REG},
930 1.3 bouyer { "SUNXI_DEBE_YGCOEF_REG", SUNXI_DEBE_YGCOEF_REG},
931 1.3 bouyer { "SUNXI_DEBE_YGCONS_REG", SUNXI_DEBE_YGCONS_REG},
932 1.3 bouyer { "SUNXI_DEBE_URCOEF_REG", SUNXI_DEBE_URCOEF_REG},
933 1.3 bouyer { "SUNXI_DEBE_URCONS_REG", SUNXI_DEBE_URCONS_REG},
934 1.3 bouyer { "SUNXI_DEBE_VBCOEF_REG", SUNXI_DEBE_VBCOEF_REG},
935 1.3 bouyer { "SUNXI_DEBE_VBCONS_REG", SUNXI_DEBE_VBCONS_REG},
936 1.3 bouyer { "SUNXI_DEBE_OCCTL_REG", SUNXI_DEBE_OCCTL_REG},
937 1.3 bouyer { "SUNXI_DEBE_OCRCOEF_REG", SUNXI_DEBE_OCRCOEF_REG},
938 1.3 bouyer { "SUNXI_DEBE_OCRCONS_REG", SUNXI_DEBE_OCRCONS_REG},
939 1.3 bouyer { "SUNXI_DEBE_OCGCOEF_REG", SUNXI_DEBE_OCGCOEF_REG},
940 1.3 bouyer { "SUNXI_DEBE_OCGCONS_REG", SUNXI_DEBE_OCGCONS_REG},
941 1.3 bouyer { "SUNXI_DEBE_OCBCOEF_REG", SUNXI_DEBE_OCBCOEF_REG},
942 1.3 bouyer { "SUNXI_DEBE_OCBCONS_REG", SUNXI_DEBE_OCBCONS_REG},
943 1.3 bouyer };
944 1.3 bouyer struct sunxi_debe_softc *sc;
945 1.3 bouyer device_t dev;
946 1.1 jmcneill
947 1.3 bouyer dev = device_find_by_driver_unit("sunxidebe", u);
948 1.3 bouyer if (dev == NULL)
949 1.1 jmcneill return;
950 1.3 bouyer sc = device_private(dev);
951 1.1 jmcneill
952 1.3 bouyer for (int i = 0; i < __arraycount(regs); i++) {
953 1.3 bouyer printf("%s: 0x%08x\n", regs[i].name,
954 1.3 bouyer DEBE_READ(sc, regs[i].reg));
955 1.1 jmcneill }
956 1.1 jmcneill }
957 1.3 bouyer #endif
958