sunxi_gmac.c revision 1.4 1 1.4 jmcneill /* $NetBSD: sunxi_gmac.c,v 1.4 2019/05/27 23:27:26 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 jmcneill * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jmcneill * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jmcneill * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 jmcneill * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 jmcneill * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 jmcneill * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 jmcneill * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 jmcneill * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 jmcneill * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 jmcneill * POSSIBILITY OF SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill
31 1.4 jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_gmac.c,v 1.4 2019/05/27 23:27:26 jmcneill Exp $");
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/param.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/intr.h>
37 1.1 jmcneill #include <sys/systm.h>
38 1.2 jmcneill #include <sys/gpio.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <net/if.h>
41 1.1 jmcneill #include <net/if_ether.h>
42 1.1 jmcneill #include <net/if_media.h>
43 1.1 jmcneill
44 1.1 jmcneill #include <dev/mii/miivar.h>
45 1.1 jmcneill
46 1.1 jmcneill #include <dev/ic/dwc_gmac_var.h>
47 1.1 jmcneill #include <dev/ic/dwc_gmac_reg.h>
48 1.1 jmcneill
49 1.1 jmcneill #include <dev/fdt/fdtvar.h>
50 1.1 jmcneill
51 1.1 jmcneill #define GMAC_TX_RATE_MII 25000000
52 1.1 jmcneill #define GMAC_TX_RATE_RGMII 125000000
53 1.1 jmcneill
54 1.1 jmcneill static const char * compatible[] = {
55 1.1 jmcneill "allwinner,sun7i-a20-gmac",
56 1.1 jmcneill NULL
57 1.1 jmcneill };
58 1.1 jmcneill
59 1.1 jmcneill static int
60 1.2 jmcneill sunxi_gmac_reset(const int phandle)
61 1.2 jmcneill {
62 1.2 jmcneill struct fdtbus_gpio_pin *pin_reset;
63 1.2 jmcneill const u_int *reset_delay_us;
64 1.2 jmcneill bool reset_active_low;
65 1.2 jmcneill int len, val;
66 1.2 jmcneill
67 1.2 jmcneill pin_reset = fdtbus_gpio_acquire(phandle, "snps,reset-gpio", GPIO_PIN_OUTPUT);
68 1.2 jmcneill if (pin_reset == NULL)
69 1.2 jmcneill return 0;
70 1.2 jmcneill
71 1.2 jmcneill reset_delay_us = fdtbus_get_prop(phandle, "snps,reset-delays-us", &len);
72 1.2 jmcneill if (reset_delay_us == NULL || len != 12)
73 1.2 jmcneill return ENXIO;
74 1.2 jmcneill
75 1.2 jmcneill reset_active_low = of_hasprop(phandle, "snps,reset-active-low");
76 1.2 jmcneill
77 1.2 jmcneill val = reset_active_low ? 1 : 0;
78 1.2 jmcneill
79 1.2 jmcneill fdtbus_gpio_write(pin_reset, val);
80 1.2 jmcneill delay(be32toh(reset_delay_us[0]));
81 1.2 jmcneill fdtbus_gpio_write(pin_reset, !val);
82 1.2 jmcneill delay(be32toh(reset_delay_us[1]));
83 1.2 jmcneill fdtbus_gpio_write(pin_reset, val);
84 1.2 jmcneill delay(be32toh(reset_delay_us[2]));
85 1.2 jmcneill
86 1.2 jmcneill return 0;
87 1.2 jmcneill }
88 1.2 jmcneill
89 1.2 jmcneill static int
90 1.1 jmcneill sunxi_gmac_intr(void *arg)
91 1.1 jmcneill {
92 1.1 jmcneill return dwc_gmac_intr(arg);
93 1.1 jmcneill }
94 1.1 jmcneill
95 1.1 jmcneill static int
96 1.1 jmcneill sunxi_gmac_match(device_t parent, cfdata_t cf, void *aux)
97 1.1 jmcneill {
98 1.1 jmcneill struct fdt_attach_args * const faa = aux;
99 1.1 jmcneill
100 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
101 1.1 jmcneill }
102 1.1 jmcneill
103 1.1 jmcneill static void
104 1.1 jmcneill sunxi_gmac_attach(device_t parent, device_t self, void *aux)
105 1.1 jmcneill {
106 1.1 jmcneill struct dwc_gmac_softc * const sc = device_private(self);
107 1.1 jmcneill struct fdt_attach_args * const faa = aux;
108 1.1 jmcneill const int phandle = faa->faa_phandle;
109 1.1 jmcneill struct clk *clk_gmac, *clk_gmac_tx;
110 1.2 jmcneill struct fdtbus_reset *rst_gmac;
111 1.4 jmcneill struct fdtbus_regulator *reg_phy;
112 1.1 jmcneill const char *phy_mode;
113 1.1 jmcneill char intrstr[128];
114 1.1 jmcneill bus_addr_t addr;
115 1.1 jmcneill bus_size_t size;
116 1.1 jmcneill
117 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
118 1.1 jmcneill aprint_error(": couldn't get registers\n");
119 1.1 jmcneill return;
120 1.1 jmcneill }
121 1.1 jmcneill
122 1.1 jmcneill sc->sc_dev = self;
123 1.1 jmcneill sc->sc_bst = faa->faa_bst;
124 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
125 1.1 jmcneill aprint_error(": couldn't map registers\n");
126 1.1 jmcneill return;
127 1.1 jmcneill }
128 1.1 jmcneill sc->sc_dmat = faa->faa_dmat;
129 1.1 jmcneill
130 1.1 jmcneill if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
131 1.1 jmcneill aprint_error(": failed to decode interrupt\n");
132 1.1 jmcneill return;
133 1.1 jmcneill }
134 1.1 jmcneill
135 1.1 jmcneill clk_gmac = fdtbus_clock_get(phandle, "stmmaceth");
136 1.1 jmcneill clk_gmac_tx = fdtbus_clock_get(phandle, "allwinner_gmac_tx");
137 1.1 jmcneill if (clk_gmac == NULL || clk_gmac_tx == NULL) {
138 1.1 jmcneill aprint_error(": couldn't get clocks\n");
139 1.1 jmcneill return;
140 1.1 jmcneill }
141 1.1 jmcneill
142 1.2 jmcneill rst_gmac = fdtbus_reset_get(phandle, "stmmaceth");
143 1.2 jmcneill
144 1.1 jmcneill phy_mode = fdtbus_get_string(phandle, "phy-mode");
145 1.1 jmcneill if (phy_mode == NULL) {
146 1.1 jmcneill aprint_error(": missing 'phy-mode' property\n");
147 1.1 jmcneill return;
148 1.1 jmcneill }
149 1.4 jmcneill
150 1.4 jmcneill reg_phy = fdtbus_regulator_acquire(phandle, "phy-supply");
151 1.4 jmcneill if (reg_phy != NULL && fdtbus_regulator_enable(reg_phy) != 0) {
152 1.4 jmcneill aprint_error(": couldn't enable PHY regualtor\n");
153 1.4 jmcneill return;
154 1.4 jmcneill }
155 1.4 jmcneill
156 1.1 jmcneill if (strcmp(phy_mode, "mii") == 0) {
157 1.1 jmcneill if (clk_set_rate(clk_gmac_tx, GMAC_TX_RATE_MII) != 0) {
158 1.1 jmcneill aprint_error(": failed to set TX clock rate (MII)\n");
159 1.1 jmcneill return;
160 1.1 jmcneill }
161 1.1 jmcneill } else if (strcmp(phy_mode, "rgmii") == 0) {
162 1.1 jmcneill if (clk_set_rate(clk_gmac_tx, GMAC_TX_RATE_RGMII) != 0) {
163 1.1 jmcneill aprint_error(": failed to set TX clock rate (RGMII)\n");
164 1.1 jmcneill return;
165 1.1 jmcneill }
166 1.1 jmcneill } else {
167 1.1 jmcneill aprint_error(": unsupported phy-mode '%s'\n", phy_mode);
168 1.1 jmcneill return;
169 1.1 jmcneill }
170 1.1 jmcneill
171 1.1 jmcneill if (clk_enable(clk_gmac_tx) != 0 || clk_enable(clk_gmac) != 0) {
172 1.1 jmcneill aprint_error(": couldn't enable clocks\n");
173 1.1 jmcneill return;
174 1.1 jmcneill }
175 1.1 jmcneill
176 1.2 jmcneill if (rst_gmac != NULL && fdtbus_reset_deassert(rst_gmac) != 0) {
177 1.2 jmcneill aprint_error(": couldn't de-assert reset\n");
178 1.2 jmcneill return;
179 1.2 jmcneill }
180 1.2 jmcneill
181 1.1 jmcneill aprint_naive("\n");
182 1.1 jmcneill aprint_normal(": GMAC\n");
183 1.1 jmcneill
184 1.1 jmcneill if (fdtbus_intr_establish(phandle, 0, IPL_NET, 0, sunxi_gmac_intr, sc) == NULL) {
185 1.1 jmcneill aprint_error_dev(self, "failed to establish interrupt on %s\n", intrstr);
186 1.1 jmcneill return;
187 1.1 jmcneill }
188 1.1 jmcneill aprint_normal_dev(self, "interrupting on %s\n", intrstr);
189 1.1 jmcneill
190 1.2 jmcneill if (sunxi_gmac_reset(phandle) != 0)
191 1.2 jmcneill aprint_error_dev(self, "PHY reset failed\n");
192 1.2 jmcneill
193 1.3 martin dwc_gmac_attach(sc, MII_PHY_ANY, GMAC_MII_CLK_150_250M_DIV102);
194 1.1 jmcneill }
195 1.1 jmcneill
196 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_gmac, sizeof(struct dwc_gmac_softc),
197 1.1 jmcneill sunxi_gmac_match, sunxi_gmac_attach, NULL, NULL);
198