Home | History | Annotate | Line # | Download | only in sunxi
sunxi_gmacclk.c revision 1.1.6.1
      1  1.1.6.1  christos /* $NetBSD: sunxi_gmacclk.c,v 1.1.6.1 2019/06/10 22:05:56 christos Exp $ */
      2      1.1  jmcneill 
      3      1.1  jmcneill /*-
      4      1.1  jmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5      1.1  jmcneill  * All rights reserved.
      6      1.1  jmcneill  *
      7      1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8      1.1  jmcneill  * modification, are permitted provided that the following conditions
      9      1.1  jmcneill  * are met:
     10      1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11      1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12      1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14      1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15      1.1  jmcneill  *
     16      1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17      1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18      1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19      1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20      1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21      1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22      1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23      1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24      1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25      1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26      1.1  jmcneill  * SUCH DAMAGE.
     27      1.1  jmcneill  */
     28      1.1  jmcneill 
     29      1.1  jmcneill #include <sys/cdefs.h>
     30  1.1.6.1  christos __KERNEL_RCSID(0, "$NetBSD: sunxi_gmacclk.c,v 1.1.6.1 2019/06/10 22:05:56 christos Exp $");
     31      1.1  jmcneill 
     32      1.1  jmcneill #include <sys/param.h>
     33      1.1  jmcneill #include <sys/systm.h>
     34      1.1  jmcneill #include <sys/device.h>
     35      1.1  jmcneill #include <sys/kmem.h>
     36      1.1  jmcneill #include <sys/bus.h>
     37      1.1  jmcneill 
     38      1.1  jmcneill #include <dev/clk/clk_backend.h>
     39      1.1  jmcneill 
     40      1.1  jmcneill #include <dev/fdt/fdtvar.h>
     41      1.1  jmcneill 
     42      1.1  jmcneill #define	GMAC_CLK_PIT		__BIT(2)
     43      1.1  jmcneill #define	 GMAC_CLK_PIT_MII	0
     44      1.1  jmcneill #define	 GMAC_CLK_PIT_RGMII	1
     45      1.1  jmcneill #define	GMAC_CLK_SRC		__BITS(1,0)
     46      1.1  jmcneill #define	 GMAC_CLK_SRC_MII	0
     47      1.1  jmcneill #define	 GMAC_CLK_SRC_EXT_RGMII	1
     48      1.1  jmcneill #define	 GMAC_CLK_SRC_RGMII	2
     49      1.1  jmcneill 
     50      1.1  jmcneill static int	sunxi_gmacclk_match(device_t, cfdata_t, void *);
     51      1.1  jmcneill static void	sunxi_gmacclk_attach(device_t, device_t, void *);
     52      1.1  jmcneill 
     53  1.1.6.1  christos static struct clk *sunxi_gmacclk_decode(device_t, int, const void *, size_t);
     54      1.1  jmcneill 
     55      1.1  jmcneill static const struct fdtbus_clock_controller_func sunxi_gmacclk_fdt_funcs = {
     56      1.1  jmcneill 	.decode = sunxi_gmacclk_decode
     57      1.1  jmcneill };
     58      1.1  jmcneill 
     59      1.1  jmcneill static struct clk *sunxi_gmacclk_get(void *, const char *);
     60      1.1  jmcneill static void	sunxi_gmacclk_put(void *, struct clk *);
     61      1.1  jmcneill static int	sunxi_gmacclk_set_rate(void *, struct clk *, u_int);
     62      1.1  jmcneill static u_int	sunxi_gmacclk_get_rate(void *, struct clk *);
     63      1.1  jmcneill static struct clk *sunxi_gmacclk_get_parent(void *, struct clk *);
     64      1.1  jmcneill 
     65      1.1  jmcneill static const struct clk_funcs sunxi_gmacclk_clk_funcs = {
     66      1.1  jmcneill 	.get = sunxi_gmacclk_get,
     67      1.1  jmcneill 	.put = sunxi_gmacclk_put,
     68      1.1  jmcneill 	.set_rate = sunxi_gmacclk_set_rate,
     69      1.1  jmcneill 	.get_rate = sunxi_gmacclk_get_rate,
     70      1.1  jmcneill 	.get_parent = sunxi_gmacclk_get_parent,
     71      1.1  jmcneill };
     72      1.1  jmcneill 
     73      1.1  jmcneill struct sunxi_gmacclk_softc {
     74      1.1  jmcneill 	device_t		sc_dev;
     75      1.1  jmcneill 	int			sc_phandle;
     76      1.1  jmcneill 	bus_space_tag_t		sc_bst;
     77      1.1  jmcneill 	bus_space_handle_t	sc_bsh;
     78      1.1  jmcneill 
     79      1.1  jmcneill 	struct clk_domain	sc_clkdom;
     80      1.1  jmcneill 	struct clk		sc_clk;
     81      1.1  jmcneill 	struct clk		*sc_parent[2];
     82      1.1  jmcneill };
     83      1.1  jmcneill 
     84      1.1  jmcneill #define	RD4(sc, reg)			\
     85      1.1  jmcneill 	bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
     86      1.1  jmcneill #define	WR4(sc, reg, val)		\
     87      1.1  jmcneill 	bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
     88      1.1  jmcneill 
     89      1.1  jmcneill CFATTACH_DECL_NEW(sunxi_gmacclk, sizeof(struct sunxi_gmacclk_softc),
     90      1.1  jmcneill     sunxi_gmacclk_match, sunxi_gmacclk_attach, NULL, NULL);
     91      1.1  jmcneill 
     92      1.1  jmcneill static int
     93      1.1  jmcneill sunxi_gmacclk_match(device_t parent, cfdata_t cf, void *aux)
     94      1.1  jmcneill {
     95      1.1  jmcneill 	const char * const compatible[] = { "allwinner,sun7i-a20-gmac-clk", NULL };
     96      1.1  jmcneill 	const struct fdt_attach_args *faa = aux;
     97      1.1  jmcneill 
     98      1.1  jmcneill 	return of_match_compatible(faa->faa_phandle, compatible);
     99      1.1  jmcneill }
    100      1.1  jmcneill 
    101      1.1  jmcneill static void
    102      1.1  jmcneill sunxi_gmacclk_attach(device_t parent, device_t self, void *aux)
    103      1.1  jmcneill {
    104      1.1  jmcneill 	struct sunxi_gmacclk_softc * const sc = device_private(self);
    105      1.1  jmcneill 	const struct fdt_attach_args *faa = aux;
    106      1.1  jmcneill 	const int phandle = faa->faa_phandle;
    107      1.1  jmcneill 	bus_addr_t addr;
    108      1.1  jmcneill 	bus_size_t size;
    109      1.1  jmcneill 
    110      1.1  jmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    111      1.1  jmcneill 		aprint_error(": couldn't get registers\n");
    112      1.1  jmcneill 		return;
    113      1.1  jmcneill 	}
    114      1.1  jmcneill 
    115      1.1  jmcneill 	sc->sc_dev = self;
    116      1.1  jmcneill 	sc->sc_phandle = phandle;
    117      1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    118      1.1  jmcneill 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
    119      1.1  jmcneill 		aprint_error(": couldn't map registers\n");
    120      1.1  jmcneill 		return;
    121      1.1  jmcneill 	}
    122      1.1  jmcneill 	sc->sc_parent[0] = fdtbus_clock_get_index(phandle, 0);
    123      1.1  jmcneill 	sc->sc_parent[1] = fdtbus_clock_get_index(phandle, 1);
    124      1.1  jmcneill 	if (sc->sc_parent[0] == NULL || sc->sc_parent[1] == NULL) {
    125      1.1  jmcneill 		aprint_error(": couldn't get parent clocks\n");
    126      1.1  jmcneill 		return;
    127      1.1  jmcneill 	}
    128      1.1  jmcneill 
    129      1.1  jmcneill 	sc->sc_clkdom.funcs = &sunxi_gmacclk_clk_funcs;
    130      1.1  jmcneill 	sc->sc_clkdom.priv = sc;
    131      1.1  jmcneill 
    132      1.1  jmcneill 	sc->sc_clk.domain = &sc->sc_clkdom;
    133      1.1  jmcneill 	sc->sc_clk.name = kmem_asprintf("%s", faa->faa_name);
    134      1.1  jmcneill 
    135      1.1  jmcneill 	aprint_naive("\n");
    136      1.1  jmcneill 	aprint_normal(": GMAC MII/RGMII clock mux\n");
    137      1.1  jmcneill 
    138      1.1  jmcneill 	fdtbus_register_clock_controller(self, phandle, &sunxi_gmacclk_fdt_funcs);
    139      1.1  jmcneill }
    140      1.1  jmcneill 
    141      1.1  jmcneill static struct clk *
    142  1.1.6.1  christos sunxi_gmacclk_decode(device_t dev, int cc_phandle, const void *data,
    143  1.1.6.1  christos 		     size_t len)
    144      1.1  jmcneill {
    145      1.1  jmcneill 	struct sunxi_gmacclk_softc * const sc = device_private(dev);
    146      1.1  jmcneill 
    147      1.1  jmcneill 	if (len != 0)
    148      1.1  jmcneill 		return NULL;
    149      1.1  jmcneill 
    150      1.1  jmcneill 	return &sc->sc_clk;
    151      1.1  jmcneill }
    152      1.1  jmcneill 
    153      1.1  jmcneill static struct clk *
    154      1.1  jmcneill sunxi_gmacclk_get(void *priv, const char *name)
    155      1.1  jmcneill {
    156      1.1  jmcneill 	struct sunxi_gmacclk_softc * const sc = priv;
    157      1.1  jmcneill 
    158      1.1  jmcneill 	if (strcmp(name, sc->sc_clk.name) != 0)
    159      1.1  jmcneill 		return NULL;
    160      1.1  jmcneill 
    161      1.1  jmcneill 	return &sc->sc_clk;
    162      1.1  jmcneill }
    163      1.1  jmcneill 
    164      1.1  jmcneill static void
    165      1.1  jmcneill sunxi_gmacclk_put(void *priv, struct clk *clk)
    166      1.1  jmcneill {
    167      1.1  jmcneill }
    168      1.1  jmcneill 
    169      1.1  jmcneill static int
    170      1.1  jmcneill sunxi_gmacclk_set_rate(void *priv, struct clk *clk, u_int rate)
    171      1.1  jmcneill {
    172      1.1  jmcneill 	struct sunxi_gmacclk_softc * const sc = priv;
    173      1.1  jmcneill 	uint32_t val;
    174      1.1  jmcneill 
    175      1.1  jmcneill 	val = RD4(sc, 0);
    176      1.1  jmcneill 	val &= ~(GMAC_CLK_PIT|GMAC_CLK_SRC);
    177      1.1  jmcneill 	if (rate == clk_get_rate(sc->sc_parent[GMAC_CLK_PIT_MII])) {
    178      1.1  jmcneill 		/* MII clock */
    179      1.1  jmcneill 		val |= __SHIFTIN(GMAC_CLK_PIT_MII, GMAC_CLK_PIT);
    180      1.1  jmcneill 		val |= __SHIFTIN(GMAC_CLK_SRC_MII, GMAC_CLK_SRC);
    181      1.1  jmcneill 	} else if (rate == clk_get_rate(sc->sc_parent[GMAC_CLK_PIT_RGMII])) {
    182      1.1  jmcneill 		/* RGMII clock */
    183      1.1  jmcneill 		val |= __SHIFTIN(GMAC_CLK_PIT_RGMII, GMAC_CLK_PIT);
    184      1.1  jmcneill 		val |= __SHIFTIN(GMAC_CLK_SRC_RGMII, GMAC_CLK_SRC);
    185      1.1  jmcneill 	} else {
    186      1.1  jmcneill 		return ENXIO;
    187      1.1  jmcneill 	}
    188      1.1  jmcneill 	WR4(sc, 0, val);
    189      1.1  jmcneill 
    190      1.1  jmcneill 	return 0;
    191      1.1  jmcneill }
    192      1.1  jmcneill 
    193      1.1  jmcneill static u_int
    194      1.1  jmcneill sunxi_gmacclk_get_rate(void *priv, struct clk *clk)
    195      1.1  jmcneill {
    196      1.1  jmcneill 	struct clk *clk_parent = clk_get_parent(clk);
    197      1.1  jmcneill 
    198      1.1  jmcneill 	return clk_get_rate(clk_parent);
    199      1.1  jmcneill }
    200      1.1  jmcneill 
    201      1.1  jmcneill static struct clk *
    202      1.1  jmcneill sunxi_gmacclk_get_parent(void *priv, struct clk *clk)
    203      1.1  jmcneill {
    204      1.1  jmcneill 	struct sunxi_gmacclk_softc * const sc = priv;
    205      1.1  jmcneill 	uint32_t val;
    206      1.1  jmcneill 	u_int sel;
    207      1.1  jmcneill 
    208      1.1  jmcneill 	val = RD4(sc, 0);
    209      1.1  jmcneill 	sel = __SHIFTOUT(val, GMAC_CLK_PIT);
    210      1.1  jmcneill 
    211      1.1  jmcneill 	return sc->sc_parent[sel];
    212      1.1  jmcneill }
    213