sunxi_gpio.c revision 1.12 1 1.12 jmcneill /* $NetBSD: sunxi_gpio.c,v 1.12 2017/08/26 17:59:24 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include "opt_soc.h"
30 1.1 jmcneill
31 1.1 jmcneill #include <sys/cdefs.h>
32 1.12 jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_gpio.c,v 1.12 2017/08/26 17:59:24 jmcneill Exp $");
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/param.h>
35 1.1 jmcneill #include <sys/bus.h>
36 1.1 jmcneill #include <sys/device.h>
37 1.1 jmcneill #include <sys/intr.h>
38 1.1 jmcneill #include <sys/systm.h>
39 1.1 jmcneill #include <sys/mutex.h>
40 1.1 jmcneill #include <sys/kmem.h>
41 1.1 jmcneill #include <sys/gpio.h>
42 1.12 jmcneill #include <sys/bitops.h>
43 1.1 jmcneill
44 1.1 jmcneill #include <dev/fdt/fdtvar.h>
45 1.5 jmcneill #include <dev/gpio/gpiovar.h>
46 1.1 jmcneill
47 1.1 jmcneill #include <arm/sunxi/sunxi_gpio.h>
48 1.1 jmcneill
49 1.12 jmcneill #define SUNXI_GPIO_MAX_EINT 32
50 1.12 jmcneill
51 1.4 jmcneill #define SUNXI_GPIO_PORT(port) (0x24 * (port))
52 1.4 jmcneill #define SUNXI_GPIO_CFG(port, pin) (SUNXI_GPIO_PORT(port) + 0x00 + (0x4 * ((pin) / 8)))
53 1.1 jmcneill #define SUNXI_GPIO_CFG_PINMASK(pin) (0x7 << (((pin) % 8) * 4))
54 1.1 jmcneill #define SUNXI_GPIO_DATA(port) (SUNXI_GPIO_PORT(port) + 0x10)
55 1.1 jmcneill #define SUNXI_GPIO_DRV(port, pin) (SUNXI_GPIO_PORT(port) + 0x14 + (0x4 * ((pin) / 16)))
56 1.4 jmcneill #define SUNXI_GPIO_DRV_PINMASK(pin) (0x3 << (((pin) % 16) * 2))
57 1.1 jmcneill #define SUNXI_GPIO_PULL(port, pin) (SUNXI_GPIO_PORT(port) + 0x1c + (0x4 * ((pin) / 16)))
58 1.2 jmcneill #define SUNXI_GPIO_PULL_DISABLE 0
59 1.2 jmcneill #define SUNXI_GPIO_PULL_UP 1
60 1.2 jmcneill #define SUNXI_GPIO_PULL_DOWN 2
61 1.4 jmcneill #define SUNXI_GPIO_PULL_PINMASK(pin) (0x3 << (((pin) % 16) * 2))
62 1.12 jmcneill #define SUNXI_GPIO_INT_CFG(eint) (0x200 + (0x4 * ((eint) / 8)))
63 1.12 jmcneill #define SUNXI_GPIO_INT_MODEMASK(eint) (0xf << (((eint) % 8) * 4))
64 1.12 jmcneill #define SUNXI_GPIO_INT_MODE_POS_EDGE 0x0
65 1.12 jmcneill #define SUNXI_GPIO_INT_MODE_NEG_EDGE 0x1
66 1.12 jmcneill #define SUNXI_GPIO_INT_MODE_HIGH_LEVEL 0x2
67 1.12 jmcneill #define SUNXI_GPIO_INT_MODE_LOW_LEVEL 0x3
68 1.12 jmcneill #define SUNXI_GPIO_INT_MODE_DOUBLE_EDGE 0x4
69 1.12 jmcneill #define SUNXI_GPIO_INT_CTL 0x210
70 1.12 jmcneill #define SUNXI_GPIO_INT_STATUS 0x214
71 1.1 jmcneill
72 1.1 jmcneill static const struct of_compat_data compat_data[] = {
73 1.11 jmcneill #ifdef SOC_SUN5I_A13
74 1.11 jmcneill { "allwinner,sun5i-a13-pinctrl", (uintptr_t)&sun5i_a13_padconf },
75 1.11 jmcneill #endif
76 1.1 jmcneill #ifdef SOC_SUN6I_A31
77 1.1 jmcneill { "allwinner,sun6i-a31-pinctrl", (uintptr_t)&sun6i_a31_padconf },
78 1.2 jmcneill { "allwinner,sun6i-a31-r-pinctrl", (uintptr_t)&sun6i_a31_r_padconf },
79 1.1 jmcneill #endif
80 1.6 jmcneill #ifdef SOC_SUN8I_A83T
81 1.6 jmcneill { "allwinner,sun8i-a83t-pinctrl", (uintptr_t)&sun8i_a83t_padconf },
82 1.6 jmcneill { "allwinner,sun8i-a83t-r-pinctrl", (uintptr_t)&sun8i_a83t_r_padconf },
83 1.6 jmcneill #endif
84 1.1 jmcneill #ifdef SOC_SUN8I_H3
85 1.1 jmcneill { "allwinner,sun8i-h3-pinctrl", (uintptr_t)&sun8i_h3_padconf },
86 1.3 jmcneill { "allwinner,sun8i-h3-r-pinctrl", (uintptr_t)&sun8i_h3_r_padconf },
87 1.1 jmcneill #endif
88 1.9 jmcneill #ifdef SOC_SUN50I_A64
89 1.9 jmcneill { "allwinner,sun50i-a64-pinctrl", (uintptr_t)&sun50i_a64_padconf },
90 1.9 jmcneill { "allwinner,sun50i-a64-r-pinctrl", (uintptr_t)&sun50i_a64_r_padconf },
91 1.9 jmcneill #endif
92 1.1 jmcneill { NULL }
93 1.1 jmcneill };
94 1.1 jmcneill
95 1.12 jmcneill struct sunxi_gpio_eint {
96 1.12 jmcneill int (*eint_func)(void *);
97 1.12 jmcneill void *eint_arg;
98 1.12 jmcneill int eint_flags;
99 1.12 jmcneill int eint_num;
100 1.12 jmcneill };
101 1.12 jmcneill
102 1.1 jmcneill struct sunxi_gpio_softc {
103 1.1 jmcneill device_t sc_dev;
104 1.1 jmcneill bus_space_tag_t sc_bst;
105 1.1 jmcneill bus_space_handle_t sc_bsh;
106 1.1 jmcneill const struct sunxi_gpio_padconf *sc_padconf;
107 1.5 jmcneill kmutex_t sc_lock;
108 1.5 jmcneill
109 1.5 jmcneill struct gpio_chipset_tag sc_gp;
110 1.5 jmcneill gpio_pin_t *sc_pins;
111 1.5 jmcneill device_t sc_gpiodev;
112 1.12 jmcneill
113 1.12 jmcneill void *sc_ih;
114 1.12 jmcneill struct sunxi_gpio_eint sc_eint[SUNXI_GPIO_MAX_EINT];
115 1.1 jmcneill };
116 1.1 jmcneill
117 1.1 jmcneill struct sunxi_gpio_pin {
118 1.1 jmcneill struct sunxi_gpio_softc *pin_sc;
119 1.1 jmcneill const struct sunxi_gpio_pins *pin_def;
120 1.1 jmcneill int pin_flags;
121 1.1 jmcneill bool pin_actlo;
122 1.1 jmcneill };
123 1.1 jmcneill
124 1.1 jmcneill #define GPIO_READ(sc, reg) \
125 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
126 1.1 jmcneill #define GPIO_WRITE(sc, reg, val) \
127 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
128 1.1 jmcneill
129 1.1 jmcneill static int sunxi_gpio_match(device_t, cfdata_t, void *);
130 1.1 jmcneill static void sunxi_gpio_attach(device_t, device_t, void *);
131 1.1 jmcneill
132 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_gpio, sizeof(struct sunxi_gpio_softc),
133 1.1 jmcneill sunxi_gpio_match, sunxi_gpio_attach, NULL, NULL);
134 1.1 jmcneill
135 1.1 jmcneill static const struct sunxi_gpio_pins *
136 1.1 jmcneill sunxi_gpio_lookup(struct sunxi_gpio_softc *sc, uint8_t port, uint8_t pin)
137 1.1 jmcneill {
138 1.1 jmcneill const struct sunxi_gpio_pins *pin_def;
139 1.1 jmcneill u_int n;
140 1.1 jmcneill
141 1.1 jmcneill for (n = 0; n < sc->sc_padconf->npins; n++) {
142 1.1 jmcneill pin_def = &sc->sc_padconf->pins[n];
143 1.1 jmcneill if (pin_def->port == port && pin_def->pin == pin)
144 1.1 jmcneill return pin_def;
145 1.1 jmcneill }
146 1.1 jmcneill
147 1.1 jmcneill return NULL;
148 1.1 jmcneill }
149 1.1 jmcneill
150 1.2 jmcneill static const struct sunxi_gpio_pins *
151 1.2 jmcneill sunxi_gpio_lookup_byname(struct sunxi_gpio_softc *sc, const char *name)
152 1.2 jmcneill {
153 1.2 jmcneill const struct sunxi_gpio_pins *pin_def;
154 1.2 jmcneill u_int n;
155 1.2 jmcneill
156 1.2 jmcneill for (n = 0; n < sc->sc_padconf->npins; n++) {
157 1.2 jmcneill pin_def = &sc->sc_padconf->pins[n];
158 1.2 jmcneill if (strcmp(pin_def->name, name) == 0)
159 1.2 jmcneill return pin_def;
160 1.2 jmcneill }
161 1.2 jmcneill
162 1.2 jmcneill return NULL;
163 1.2 jmcneill }
164 1.2 jmcneill
165 1.1 jmcneill static int
166 1.1 jmcneill sunxi_gpio_setfunc(struct sunxi_gpio_softc *sc,
167 1.1 jmcneill const struct sunxi_gpio_pins *pin_def, const char *func)
168 1.1 jmcneill {
169 1.1 jmcneill uint32_t cfg;
170 1.1 jmcneill u_int n;
171 1.1 jmcneill
172 1.5 jmcneill KASSERT(mutex_owned(&sc->sc_lock));
173 1.5 jmcneill
174 1.1 jmcneill const bus_size_t cfg_reg = SUNXI_GPIO_CFG(pin_def->port, pin_def->pin);
175 1.1 jmcneill const uint32_t cfg_mask = SUNXI_GPIO_CFG_PINMASK(pin_def->pin);
176 1.1 jmcneill
177 1.1 jmcneill for (n = 0; n < SUNXI_GPIO_MAXFUNC; n++) {
178 1.1 jmcneill if (pin_def->functions[n] == NULL)
179 1.1 jmcneill continue;
180 1.1 jmcneill if (strcmp(pin_def->functions[n], func) == 0) {
181 1.1 jmcneill cfg = GPIO_READ(sc, cfg_reg);
182 1.1 jmcneill cfg &= ~cfg_mask;
183 1.1 jmcneill cfg |= __SHIFTIN(n, cfg_mask);
184 1.4 jmcneill #ifdef SUNXI_GPIO_DEBUG
185 1.4 jmcneill device_printf(sc->sc_dev, "P%c%02d cfg %08x -> %08x\n",
186 1.4 jmcneill pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, cfg_reg), cfg);
187 1.4 jmcneill #endif
188 1.1 jmcneill GPIO_WRITE(sc, cfg_reg, cfg);
189 1.1 jmcneill return 0;
190 1.1 jmcneill }
191 1.1 jmcneill }
192 1.1 jmcneill
193 1.1 jmcneill /* Function not found */
194 1.1 jmcneill device_printf(sc->sc_dev, "function '%s' not supported on P%c%02d\n",
195 1.1 jmcneill func, pin_def->port + 'A', pin_def->pin);
196 1.1 jmcneill
197 1.1 jmcneill return ENXIO;
198 1.1 jmcneill }
199 1.1 jmcneill
200 1.1 jmcneill static int
201 1.2 jmcneill sunxi_gpio_setpull(struct sunxi_gpio_softc *sc,
202 1.2 jmcneill const struct sunxi_gpio_pins *pin_def, int flags)
203 1.2 jmcneill {
204 1.2 jmcneill uint32_t pull;
205 1.2 jmcneill
206 1.5 jmcneill KASSERT(mutex_owned(&sc->sc_lock));
207 1.5 jmcneill
208 1.2 jmcneill const bus_size_t pull_reg = SUNXI_GPIO_PULL(pin_def->port, pin_def->pin);
209 1.2 jmcneill const uint32_t pull_mask = SUNXI_GPIO_PULL_PINMASK(pin_def->pin);
210 1.2 jmcneill
211 1.2 jmcneill pull = GPIO_READ(sc, pull_reg);
212 1.2 jmcneill pull &= ~pull_mask;
213 1.2 jmcneill if (flags & GPIO_PIN_PULLUP)
214 1.2 jmcneill pull |= __SHIFTIN(SUNXI_GPIO_PULL_UP, pull_mask);
215 1.2 jmcneill else if (flags & GPIO_PIN_PULLDOWN)
216 1.2 jmcneill pull |= __SHIFTIN(SUNXI_GPIO_PULL_DOWN, pull_mask);
217 1.2 jmcneill else
218 1.2 jmcneill pull |= __SHIFTIN(SUNXI_GPIO_PULL_DISABLE, pull_mask);
219 1.4 jmcneill #ifdef SUNXI_GPIO_DEBUG
220 1.4 jmcneill device_printf(sc->sc_dev, "P%c%02d pull %08x -> %08x\n",
221 1.4 jmcneill pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, pull_reg), pull);
222 1.4 jmcneill #endif
223 1.2 jmcneill GPIO_WRITE(sc, pull_reg, pull);
224 1.2 jmcneill
225 1.2 jmcneill return 0;
226 1.2 jmcneill }
227 1.2 jmcneill
228 1.2 jmcneill static int
229 1.2 jmcneill sunxi_gpio_setdrv(struct sunxi_gpio_softc *sc,
230 1.2 jmcneill const struct sunxi_gpio_pins *pin_def, int drive_strength)
231 1.2 jmcneill {
232 1.2 jmcneill uint32_t drv;
233 1.2 jmcneill
234 1.5 jmcneill KASSERT(mutex_owned(&sc->sc_lock));
235 1.5 jmcneill
236 1.2 jmcneill if (drive_strength < 10 || drive_strength > 40)
237 1.2 jmcneill return EINVAL;
238 1.2 jmcneill
239 1.2 jmcneill const bus_size_t drv_reg = SUNXI_GPIO_DRV(pin_def->port, pin_def->pin);
240 1.2 jmcneill const uint32_t drv_mask = SUNXI_GPIO_DRV_PINMASK(pin_def->pin);
241 1.2 jmcneill
242 1.2 jmcneill drv = GPIO_READ(sc, drv_reg);
243 1.2 jmcneill drv &= ~drv_mask;
244 1.2 jmcneill drv |= __SHIFTIN((drive_strength / 10) - 1, drv_mask);
245 1.4 jmcneill #ifdef SUNXI_GPIO_DEBUG
246 1.4 jmcneill device_printf(sc->sc_dev, "P%c%02d drv %08x -> %08x\n",
247 1.4 jmcneill pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, drv_reg), drv);
248 1.4 jmcneill #endif
249 1.2 jmcneill GPIO_WRITE(sc, drv_reg, drv);
250 1.2 jmcneill
251 1.2 jmcneill return 0;
252 1.2 jmcneill }
253 1.2 jmcneill
254 1.2 jmcneill static int
255 1.1 jmcneill sunxi_gpio_ctl(struct sunxi_gpio_softc *sc, const struct sunxi_gpio_pins *pin_def,
256 1.1 jmcneill int flags)
257 1.1 jmcneill {
258 1.5 jmcneill KASSERT(mutex_owned(&sc->sc_lock));
259 1.5 jmcneill
260 1.1 jmcneill if (flags & GPIO_PIN_INPUT)
261 1.1 jmcneill return sunxi_gpio_setfunc(sc, pin_def, "gpio_in");
262 1.1 jmcneill if (flags & GPIO_PIN_OUTPUT)
263 1.1 jmcneill return sunxi_gpio_setfunc(sc, pin_def, "gpio_out");
264 1.1 jmcneill
265 1.1 jmcneill return EINVAL;
266 1.1 jmcneill }
267 1.1 jmcneill
268 1.1 jmcneill static void *
269 1.1 jmcneill sunxi_gpio_acquire(device_t dev, const void *data, size_t len, int flags)
270 1.1 jmcneill {
271 1.1 jmcneill struct sunxi_gpio_softc * const sc = device_private(dev);
272 1.1 jmcneill const struct sunxi_gpio_pins *pin_def;
273 1.1 jmcneill struct sunxi_gpio_pin *gpin;
274 1.1 jmcneill const u_int *gpio = data;
275 1.1 jmcneill int error;
276 1.1 jmcneill
277 1.1 jmcneill if (len != 16)
278 1.1 jmcneill return NULL;
279 1.1 jmcneill
280 1.1 jmcneill const uint8_t port = be32toh(gpio[1]) & 0xff;
281 1.1 jmcneill const uint8_t pin = be32toh(gpio[2]) & 0xff;
282 1.1 jmcneill const bool actlo = be32toh(gpio[3]) & 1;
283 1.1 jmcneill
284 1.1 jmcneill pin_def = sunxi_gpio_lookup(sc, port, pin);
285 1.1 jmcneill if (pin_def == NULL)
286 1.1 jmcneill return NULL;
287 1.1 jmcneill
288 1.5 jmcneill mutex_enter(&sc->sc_lock);
289 1.1 jmcneill error = sunxi_gpio_ctl(sc, pin_def, flags);
290 1.5 jmcneill mutex_exit(&sc->sc_lock);
291 1.5 jmcneill
292 1.1 jmcneill if (error != 0)
293 1.1 jmcneill return NULL;
294 1.1 jmcneill
295 1.1 jmcneill gpin = kmem_zalloc(sizeof(*gpin), KM_SLEEP);
296 1.1 jmcneill gpin->pin_sc = sc;
297 1.1 jmcneill gpin->pin_def = pin_def;
298 1.1 jmcneill gpin->pin_flags = flags;
299 1.1 jmcneill gpin->pin_actlo = actlo;
300 1.1 jmcneill
301 1.1 jmcneill return gpin;
302 1.1 jmcneill }
303 1.1 jmcneill
304 1.1 jmcneill static void
305 1.1 jmcneill sunxi_gpio_release(device_t dev, void *priv)
306 1.1 jmcneill {
307 1.1 jmcneill struct sunxi_gpio_pin *pin = priv;
308 1.1 jmcneill
309 1.1 jmcneill sunxi_gpio_ctl(pin->pin_sc, pin->pin_def, GPIO_PIN_INPUT);
310 1.1 jmcneill
311 1.1 jmcneill kmem_free(pin, sizeof(*pin));
312 1.1 jmcneill }
313 1.1 jmcneill
314 1.1 jmcneill static int
315 1.1 jmcneill sunxi_gpio_read(device_t dev, void *priv, bool raw)
316 1.1 jmcneill {
317 1.1 jmcneill struct sunxi_gpio_softc * const sc = device_private(dev);
318 1.1 jmcneill struct sunxi_gpio_pin *pin = priv;
319 1.1 jmcneill const struct sunxi_gpio_pins *pin_def = pin->pin_def;
320 1.1 jmcneill uint32_t data;
321 1.1 jmcneill int val;
322 1.1 jmcneill
323 1.1 jmcneill KASSERT(sc == pin->pin_sc);
324 1.1 jmcneill
325 1.1 jmcneill const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
326 1.1 jmcneill const uint32_t data_mask = __BIT(pin_def->pin);
327 1.1 jmcneill
328 1.5 jmcneill /* No lock required for reads */
329 1.1 jmcneill data = GPIO_READ(sc, data_reg);
330 1.1 jmcneill val = __SHIFTOUT(data, data_mask);
331 1.1 jmcneill if (!raw && pin->pin_actlo)
332 1.1 jmcneill val = !val;
333 1.1 jmcneill
334 1.1 jmcneill #ifdef SUNXI_GPIO_DEBUG
335 1.1 jmcneill device_printf(dev, "P%c%02d rd %08x (%d %d)\n",
336 1.1 jmcneill pin_def->port + 'A', pin_def->pin, data,
337 1.1 jmcneill __SHIFTOUT(val, data_mask), val);
338 1.1 jmcneill #endif
339 1.1 jmcneill
340 1.1 jmcneill return val;
341 1.1 jmcneill }
342 1.1 jmcneill
343 1.1 jmcneill static void
344 1.1 jmcneill sunxi_gpio_write(device_t dev, void *priv, int val, bool raw)
345 1.1 jmcneill {
346 1.1 jmcneill struct sunxi_gpio_softc * const sc = device_private(dev);
347 1.1 jmcneill struct sunxi_gpio_pin *pin = priv;
348 1.1 jmcneill const struct sunxi_gpio_pins *pin_def = pin->pin_def;
349 1.1 jmcneill uint32_t data;
350 1.1 jmcneill
351 1.1 jmcneill KASSERT(sc == pin->pin_sc);
352 1.1 jmcneill
353 1.1 jmcneill const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
354 1.1 jmcneill const uint32_t data_mask = __BIT(pin_def->pin);
355 1.1 jmcneill
356 1.1 jmcneill if (!raw && pin->pin_actlo)
357 1.1 jmcneill val = !val;
358 1.1 jmcneill
359 1.5 jmcneill mutex_enter(&sc->sc_lock);
360 1.1 jmcneill data = GPIO_READ(sc, data_reg);
361 1.1 jmcneill data &= ~data_mask;
362 1.1 jmcneill data |= __SHIFTIN(val, data_mask);
363 1.1 jmcneill #ifdef SUNXI_GPIO_DEBUG
364 1.1 jmcneill device_printf(dev, "P%c%02d wr %08x -> %08x\n",
365 1.4 jmcneill pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, data_reg), data);
366 1.1 jmcneill #endif
367 1.7 jmcneill GPIO_WRITE(sc, data_reg, data);
368 1.5 jmcneill mutex_exit(&sc->sc_lock);
369 1.1 jmcneill }
370 1.1 jmcneill
371 1.1 jmcneill static struct fdtbus_gpio_controller_func sunxi_gpio_funcs = {
372 1.1 jmcneill .acquire = sunxi_gpio_acquire,
373 1.1 jmcneill .release = sunxi_gpio_release,
374 1.1 jmcneill .read = sunxi_gpio_read,
375 1.1 jmcneill .write = sunxi_gpio_write,
376 1.1 jmcneill };
377 1.1 jmcneill
378 1.12 jmcneill static int
379 1.12 jmcneill sunxi_gpio_intr(void *priv)
380 1.12 jmcneill {
381 1.12 jmcneill struct sunxi_gpio_softc * const sc = priv;
382 1.12 jmcneill struct sunxi_gpio_eint *eint;
383 1.12 jmcneill uint32_t status, bit;
384 1.12 jmcneill int ret = 0;
385 1.12 jmcneill
386 1.12 jmcneill status = GPIO_READ(sc, SUNXI_GPIO_INT_STATUS);
387 1.12 jmcneill GPIO_WRITE(sc, SUNXI_GPIO_INT_STATUS, status);
388 1.12 jmcneill
389 1.12 jmcneill while ((bit = ffs32(status)) != 0) {
390 1.12 jmcneill status &= ~__BIT(bit - 1);
391 1.12 jmcneill eint = &sc->sc_eint[bit - 1];
392 1.12 jmcneill if (eint->eint_func == NULL)
393 1.12 jmcneill continue;
394 1.12 jmcneill const bool mpsafe = (eint->eint_flags & FDT_INTR_MPSAFE) != 0;
395 1.12 jmcneill if (!mpsafe)
396 1.12 jmcneill KERNEL_LOCK(1, curlwp);
397 1.12 jmcneill ret |= eint->eint_func(eint->eint_arg);
398 1.12 jmcneill if (!mpsafe)
399 1.12 jmcneill KERNEL_UNLOCK_ONE(curlwp);
400 1.12 jmcneill }
401 1.12 jmcneill
402 1.12 jmcneill return ret;
403 1.12 jmcneill }
404 1.12 jmcneill
405 1.12 jmcneill static void *
406 1.12 jmcneill sunxi_gpio_establish(device_t dev, u_int *specifier, int ipl, int flags,
407 1.12 jmcneill int (*func)(void *), void *arg)
408 1.12 jmcneill {
409 1.12 jmcneill struct sunxi_gpio_softc * const sc = device_private(dev);
410 1.12 jmcneill const struct sunxi_gpio_pins *pin_def;
411 1.12 jmcneill struct sunxi_gpio_eint *eint;
412 1.12 jmcneill uint32_t val;
413 1.12 jmcneill u_int mode;
414 1.12 jmcneill
415 1.12 jmcneill if (ipl != IPL_VM) {
416 1.12 jmcneill aprint_error_dev(dev, "%s: wrong IPL %d (expected %d)\n",
417 1.12 jmcneill __func__, ipl, IPL_VM);
418 1.12 jmcneill return NULL;
419 1.12 jmcneill }
420 1.12 jmcneill
421 1.12 jmcneill /* 1st cell is the bank */
422 1.12 jmcneill /* 2nd cell is the pin */
423 1.12 jmcneill /* 3rd cell is flags */
424 1.12 jmcneill const u_int port = be32toh(specifier[0]);
425 1.12 jmcneill const u_int pin = be32toh(specifier[1]);
426 1.12 jmcneill const u_int type = be32toh(specifier[2]) & 0xf;
427 1.12 jmcneill
428 1.12 jmcneill switch (type) {
429 1.12 jmcneill case 0x1:
430 1.12 jmcneill mode = SUNXI_GPIO_INT_MODE_POS_EDGE;
431 1.12 jmcneill break;
432 1.12 jmcneill case 0x2:
433 1.12 jmcneill mode = SUNXI_GPIO_INT_MODE_NEG_EDGE;
434 1.12 jmcneill break;
435 1.12 jmcneill case 0x3:
436 1.12 jmcneill mode = SUNXI_GPIO_INT_MODE_DOUBLE_EDGE;
437 1.12 jmcneill break;
438 1.12 jmcneill case 0x4:
439 1.12 jmcneill mode = SUNXI_GPIO_INT_MODE_HIGH_LEVEL;
440 1.12 jmcneill break;
441 1.12 jmcneill case 0x8:
442 1.12 jmcneill mode = SUNXI_GPIO_INT_MODE_LOW_LEVEL;
443 1.12 jmcneill break;
444 1.12 jmcneill default:
445 1.12 jmcneill aprint_error_dev(dev, "%s: unsupported irq type 0x%x\n",
446 1.12 jmcneill __func__, type);
447 1.12 jmcneill return NULL;
448 1.12 jmcneill }
449 1.12 jmcneill
450 1.12 jmcneill pin_def = sunxi_gpio_lookup(sc, port, pin);
451 1.12 jmcneill if (pin_def == NULL)
452 1.12 jmcneill return NULL;
453 1.12 jmcneill if (pin_def->functions[pin_def->eint_func] == NULL ||
454 1.12 jmcneill strcmp(pin_def->functions[pin_def->eint_func], "eint") != 0)
455 1.12 jmcneill return NULL;
456 1.12 jmcneill
457 1.12 jmcneill KASSERT(pin_def->eint_num < SUNXI_GPIO_MAX_EINT);
458 1.12 jmcneill
459 1.12 jmcneill mutex_enter(&sc->sc_lock);
460 1.12 jmcneill
461 1.12 jmcneill eint = &sc->sc_eint[pin_def->eint_num];
462 1.12 jmcneill if (eint->eint_func != NULL) {
463 1.12 jmcneill mutex_exit(&sc->sc_lock);
464 1.12 jmcneill return NULL; /* in use */
465 1.12 jmcneill }
466 1.12 jmcneill
467 1.12 jmcneill /* Set function */
468 1.12 jmcneill if (sunxi_gpio_setfunc(sc, pin_def, "eint") != 0) {
469 1.12 jmcneill mutex_exit(&sc->sc_lock);
470 1.12 jmcneill return NULL;
471 1.12 jmcneill }
472 1.12 jmcneill
473 1.12 jmcneill eint->eint_func = func;
474 1.12 jmcneill eint->eint_arg = arg;
475 1.12 jmcneill eint->eint_flags = flags;
476 1.12 jmcneill eint->eint_num = pin_def->eint_num;
477 1.12 jmcneill
478 1.12 jmcneill /* Configure eint mode */
479 1.12 jmcneill val = GPIO_READ(sc, SUNXI_GPIO_INT_CFG(eint->eint_num));
480 1.12 jmcneill val &= ~SUNXI_GPIO_INT_MODEMASK(eint->eint_num);
481 1.12 jmcneill val |= __SHIFTIN(mode, SUNXI_GPIO_INT_MODEMASK(eint->eint_num));
482 1.12 jmcneill GPIO_WRITE(sc, SUNXI_GPIO_INT_CFG(eint->eint_num), val);
483 1.12 jmcneill
484 1.12 jmcneill /* Enable eint */
485 1.12 jmcneill val = GPIO_READ(sc, SUNXI_GPIO_INT_CTL);
486 1.12 jmcneill val |= __BIT(eint->eint_num);
487 1.12 jmcneill GPIO_WRITE(sc, SUNXI_GPIO_INT_CTL, val);
488 1.12 jmcneill
489 1.12 jmcneill mutex_exit(&sc->sc_lock);
490 1.12 jmcneill
491 1.12 jmcneill return eint;
492 1.12 jmcneill }
493 1.12 jmcneill
494 1.12 jmcneill static void
495 1.12 jmcneill sunxi_gpio_disestablish(device_t dev, void *ih)
496 1.12 jmcneill {
497 1.12 jmcneill struct sunxi_gpio_softc * const sc = device_private(dev);
498 1.12 jmcneill struct sunxi_gpio_eint * const eint = ih;
499 1.12 jmcneill uint32_t val;
500 1.12 jmcneill
501 1.12 jmcneill KASSERT(eint->eint_func != NULL);
502 1.12 jmcneill
503 1.12 jmcneill mutex_enter(&sc->sc_lock);
504 1.12 jmcneill
505 1.12 jmcneill /* Disable eint */
506 1.12 jmcneill val = GPIO_READ(sc, SUNXI_GPIO_INT_CTL);
507 1.12 jmcneill val &= ~__BIT(eint->eint_num);
508 1.12 jmcneill GPIO_WRITE(sc, SUNXI_GPIO_INT_CTL, val);
509 1.12 jmcneill GPIO_WRITE(sc, SUNXI_GPIO_INT_STATUS, __BIT(eint->eint_num));
510 1.12 jmcneill
511 1.12 jmcneill eint->eint_func = NULL;
512 1.12 jmcneill eint->eint_arg = NULL;
513 1.12 jmcneill eint->eint_flags = 0;
514 1.12 jmcneill
515 1.12 jmcneill mutex_exit(&sc->sc_lock);
516 1.12 jmcneill }
517 1.12 jmcneill
518 1.12 jmcneill static bool
519 1.12 jmcneill sunxi_gpio_intrstr(device_t dev, u_int *specifier, char *buf, size_t buflen)
520 1.12 jmcneill {
521 1.12 jmcneill struct sunxi_gpio_softc * const sc = device_private(dev);
522 1.12 jmcneill const struct sunxi_gpio_pins *pin_def;
523 1.12 jmcneill
524 1.12 jmcneill /* 1st cell is the bank */
525 1.12 jmcneill /* 2nd cell is the pin */
526 1.12 jmcneill /* 3rd cell is flags */
527 1.12 jmcneill if (!specifier)
528 1.12 jmcneill return false;
529 1.12 jmcneill const u_int port = be32toh(specifier[0]);
530 1.12 jmcneill const u_int pin = be32toh(specifier[1]);
531 1.12 jmcneill
532 1.12 jmcneill pin_def = sunxi_gpio_lookup(sc, port, pin);
533 1.12 jmcneill if (pin_def == NULL)
534 1.12 jmcneill return false;
535 1.12 jmcneill
536 1.12 jmcneill snprintf(buf, buflen, "GPIO %s", pin_def->name);
537 1.12 jmcneill
538 1.12 jmcneill return true;
539 1.12 jmcneill }
540 1.12 jmcneill
541 1.12 jmcneill static struct fdtbus_interrupt_controller_func sunxi_gpio_intrfuncs = {
542 1.12 jmcneill .establish = sunxi_gpio_establish,
543 1.12 jmcneill .disestablish = sunxi_gpio_disestablish,
544 1.12 jmcneill .intrstr = sunxi_gpio_intrstr,
545 1.12 jmcneill };
546 1.12 jmcneill
547 1.10 jmcneill static const char *
548 1.10 jmcneill sunxi_pinctrl_parse_function(int phandle)
549 1.10 jmcneill {
550 1.10 jmcneill const char *function;
551 1.10 jmcneill
552 1.10 jmcneill function = fdtbus_get_string(phandle, "function");
553 1.10 jmcneill if (function != NULL)
554 1.10 jmcneill return function;
555 1.10 jmcneill
556 1.10 jmcneill return fdtbus_get_string(phandle, "allwinner,function");
557 1.10 jmcneill }
558 1.10 jmcneill
559 1.10 jmcneill static const char *
560 1.10 jmcneill sunxi_pinctrl_parse_pins(int phandle, int *pins_len)
561 1.10 jmcneill {
562 1.10 jmcneill int len;
563 1.10 jmcneill
564 1.10 jmcneill len = OF_getproplen(phandle, "pins");
565 1.10 jmcneill if (len > 0) {
566 1.10 jmcneill *pins_len = len;
567 1.10 jmcneill return fdtbus_get_string(phandle, "pins");
568 1.10 jmcneill }
569 1.10 jmcneill
570 1.10 jmcneill len = OF_getproplen(phandle, "allwinner,pins");
571 1.10 jmcneill if (len > 0) {
572 1.10 jmcneill *pins_len = len;
573 1.10 jmcneill return fdtbus_get_string(phandle, "allwinner,pins");
574 1.10 jmcneill }
575 1.10 jmcneill
576 1.10 jmcneill return NULL;
577 1.10 jmcneill }
578 1.10 jmcneill
579 1.10 jmcneill static int
580 1.10 jmcneill sunxi_pinctrl_parse_bias(int phandle)
581 1.10 jmcneill {
582 1.10 jmcneill u_int pull;
583 1.10 jmcneill int bias = -1;
584 1.10 jmcneill
585 1.10 jmcneill if (of_hasprop(phandle, "bias-disable"))
586 1.10 jmcneill bias = 0;
587 1.10 jmcneill else if (of_hasprop(phandle, "bias-pull-up"))
588 1.10 jmcneill bias = GPIO_PIN_PULLUP;
589 1.10 jmcneill else if (of_hasprop(phandle, "bias-pull-down"))
590 1.10 jmcneill bias = GPIO_PIN_PULLDOWN;
591 1.10 jmcneill else if (of_getprop_uint32(phandle, "allwinner,pull", &pull) == 0) {
592 1.10 jmcneill switch (pull) {
593 1.10 jmcneill case 0:
594 1.10 jmcneill bias = 0;
595 1.10 jmcneill break;
596 1.10 jmcneill case 1:
597 1.10 jmcneill bias = GPIO_PIN_PULLUP;
598 1.10 jmcneill break;
599 1.10 jmcneill case 2:
600 1.10 jmcneill bias = GPIO_PIN_PULLDOWN;
601 1.10 jmcneill break;
602 1.10 jmcneill }
603 1.10 jmcneill }
604 1.10 jmcneill
605 1.10 jmcneill return bias;
606 1.10 jmcneill }
607 1.10 jmcneill
608 1.10 jmcneill static int
609 1.10 jmcneill sunxi_pinctrl_parse_drive_strength(int phandle)
610 1.10 jmcneill {
611 1.10 jmcneill int val;
612 1.10 jmcneill
613 1.10 jmcneill if (of_getprop_uint32(phandle, "drive-strength", &val) == 0)
614 1.10 jmcneill return val;
615 1.10 jmcneill
616 1.10 jmcneill if (of_getprop_uint32(phandle, "allwinner,drive", &val) == 0)
617 1.10 jmcneill return (val + 1) * 10;
618 1.10 jmcneill
619 1.10 jmcneill return -1;
620 1.10 jmcneill }
621 1.10 jmcneill
622 1.1 jmcneill static int
623 1.2 jmcneill sunxi_pinctrl_set_config(device_t dev, const void *data, size_t len)
624 1.2 jmcneill {
625 1.2 jmcneill struct sunxi_gpio_softc * const sc = device_private(dev);
626 1.2 jmcneill const struct sunxi_gpio_pins *pin_def;
627 1.10 jmcneill int pins_len;
628 1.2 jmcneill
629 1.2 jmcneill if (len != 4)
630 1.2 jmcneill return -1;
631 1.2 jmcneill
632 1.2 jmcneill const int phandle = fdtbus_get_phandle_from_native(be32dec(data));
633 1.2 jmcneill
634 1.2 jmcneill /*
635 1.2 jmcneill * Required: pins, function
636 1.10 jmcneill * Optional: bias, drive strength
637 1.2 jmcneill */
638 1.2 jmcneill
639 1.10 jmcneill const char *function = sunxi_pinctrl_parse_function(phandle);
640 1.2 jmcneill if (function == NULL)
641 1.2 jmcneill return -1;
642 1.10 jmcneill const char *pins = sunxi_pinctrl_parse_pins(phandle, &pins_len);
643 1.10 jmcneill if (pins == NULL)
644 1.2 jmcneill return -1;
645 1.10 jmcneill
646 1.10 jmcneill const int bias = sunxi_pinctrl_parse_bias(phandle);
647 1.10 jmcneill const int drive_strength = sunxi_pinctrl_parse_drive_strength(phandle);
648 1.2 jmcneill
649 1.5 jmcneill mutex_enter(&sc->sc_lock);
650 1.5 jmcneill
651 1.10 jmcneill for (; pins_len > 0;
652 1.10 jmcneill pins_len -= strlen(pins) + 1, pins += strlen(pins) + 1) {
653 1.2 jmcneill pin_def = sunxi_gpio_lookup_byname(sc, pins);
654 1.2 jmcneill if (pin_def == NULL) {
655 1.2 jmcneill aprint_error_dev(dev, "unknown pin name '%s'\n", pins);
656 1.2 jmcneill continue;
657 1.2 jmcneill }
658 1.2 jmcneill if (sunxi_gpio_setfunc(sc, pin_def, function) != 0)
659 1.2 jmcneill continue;
660 1.2 jmcneill
661 1.10 jmcneill if (bias != -1)
662 1.10 jmcneill sunxi_gpio_setpull(sc, pin_def, bias);
663 1.2 jmcneill
664 1.10 jmcneill if (drive_strength != -1)
665 1.2 jmcneill sunxi_gpio_setdrv(sc, pin_def, drive_strength);
666 1.2 jmcneill }
667 1.2 jmcneill
668 1.5 jmcneill mutex_exit(&sc->sc_lock);
669 1.5 jmcneill
670 1.2 jmcneill return 0;
671 1.2 jmcneill }
672 1.2 jmcneill
673 1.2 jmcneill static struct fdtbus_pinctrl_controller_func sunxi_pinctrl_funcs = {
674 1.2 jmcneill .set_config = sunxi_pinctrl_set_config,
675 1.2 jmcneill };
676 1.2 jmcneill
677 1.2 jmcneill static int
678 1.5 jmcneill sunxi_gpio_pin_read(void *priv, int pin)
679 1.5 jmcneill {
680 1.5 jmcneill struct sunxi_gpio_softc * const sc = priv;
681 1.5 jmcneill const struct sunxi_gpio_pins *pin_def = &sc->sc_padconf->pins[pin];
682 1.5 jmcneill uint32_t data;
683 1.5 jmcneill int val;
684 1.5 jmcneill
685 1.5 jmcneill KASSERT(pin < sc->sc_padconf->npins);
686 1.5 jmcneill
687 1.5 jmcneill const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
688 1.5 jmcneill const uint32_t data_mask = __BIT(pin_def->pin);
689 1.5 jmcneill
690 1.5 jmcneill /* No lock required for reads */
691 1.5 jmcneill data = GPIO_READ(sc, data_reg);
692 1.5 jmcneill val = __SHIFTOUT(data, data_mask);
693 1.5 jmcneill
694 1.5 jmcneill return val;
695 1.5 jmcneill }
696 1.5 jmcneill
697 1.5 jmcneill static void
698 1.5 jmcneill sunxi_gpio_pin_write(void *priv, int pin, int val)
699 1.5 jmcneill {
700 1.5 jmcneill struct sunxi_gpio_softc * const sc = priv;
701 1.5 jmcneill const struct sunxi_gpio_pins *pin_def = &sc->sc_padconf->pins[pin];
702 1.5 jmcneill uint32_t data;
703 1.5 jmcneill
704 1.5 jmcneill KASSERT(pin < sc->sc_padconf->npins);
705 1.5 jmcneill
706 1.5 jmcneill const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
707 1.5 jmcneill const uint32_t data_mask = __BIT(pin_def->pin);
708 1.5 jmcneill
709 1.5 jmcneill mutex_enter(&sc->sc_lock);
710 1.5 jmcneill data = GPIO_READ(sc, data_reg);
711 1.5 jmcneill if (val)
712 1.5 jmcneill data |= data_mask;
713 1.5 jmcneill else
714 1.5 jmcneill data &= ~data_mask;
715 1.5 jmcneill GPIO_WRITE(sc, data_reg, data);
716 1.5 jmcneill mutex_exit(&sc->sc_lock);
717 1.5 jmcneill }
718 1.5 jmcneill
719 1.5 jmcneill static void
720 1.5 jmcneill sunxi_gpio_pin_ctl(void *priv, int pin, int flags)
721 1.5 jmcneill {
722 1.5 jmcneill struct sunxi_gpio_softc * const sc = priv;
723 1.5 jmcneill const struct sunxi_gpio_pins *pin_def = &sc->sc_padconf->pins[pin];
724 1.5 jmcneill
725 1.5 jmcneill KASSERT(pin < sc->sc_padconf->npins);
726 1.5 jmcneill
727 1.5 jmcneill mutex_enter(&sc->sc_lock);
728 1.5 jmcneill sunxi_gpio_ctl(sc, pin_def, flags);
729 1.5 jmcneill sunxi_gpio_setpull(sc, pin_def, flags);
730 1.5 jmcneill mutex_exit(&sc->sc_lock);
731 1.5 jmcneill }
732 1.5 jmcneill
733 1.5 jmcneill static void
734 1.5 jmcneill sunxi_gpio_attach_ports(struct sunxi_gpio_softc *sc)
735 1.5 jmcneill {
736 1.5 jmcneill const struct sunxi_gpio_pins *pin_def;
737 1.5 jmcneill struct gpio_chipset_tag *gp = &sc->sc_gp;
738 1.5 jmcneill struct gpiobus_attach_args gba;
739 1.5 jmcneill u_int pin;
740 1.5 jmcneill
741 1.5 jmcneill gp->gp_cookie = sc;
742 1.5 jmcneill gp->gp_pin_read = sunxi_gpio_pin_read;
743 1.5 jmcneill gp->gp_pin_write = sunxi_gpio_pin_write;
744 1.5 jmcneill gp->gp_pin_ctl = sunxi_gpio_pin_ctl;
745 1.5 jmcneill
746 1.5 jmcneill const u_int npins = sc->sc_padconf->npins;
747 1.5 jmcneill sc->sc_pins = kmem_zalloc(sizeof(*sc->sc_pins) * npins, KM_SLEEP);
748 1.5 jmcneill
749 1.5 jmcneill for (pin = 0; pin < sc->sc_padconf->npins; pin++) {
750 1.5 jmcneill pin_def = &sc->sc_padconf->pins[pin];
751 1.5 jmcneill sc->sc_pins[pin].pin_num = pin;
752 1.5 jmcneill sc->sc_pins[pin].pin_caps = GPIO_PIN_INPUT | GPIO_PIN_OUTPUT |
753 1.5 jmcneill GPIO_PIN_PULLUP | GPIO_PIN_PULLDOWN;
754 1.5 jmcneill sc->sc_pins[pin].pin_state = sunxi_gpio_pin_read(sc, pin);
755 1.5 jmcneill strlcpy(sc->sc_pins[pin].pin_defname, pin_def->name,
756 1.5 jmcneill sizeof(sc->sc_pins[pin].pin_defname));
757 1.5 jmcneill }
758 1.5 jmcneill
759 1.5 jmcneill memset(&gba, 0, sizeof(gba));
760 1.5 jmcneill gba.gba_gc = gp;
761 1.5 jmcneill gba.gba_pins = sc->sc_pins;
762 1.5 jmcneill gba.gba_npins = npins;
763 1.5 jmcneill sc->sc_gpiodev = config_found_ia(sc->sc_dev, "gpiobus", &gba, NULL);
764 1.5 jmcneill }
765 1.5 jmcneill
766 1.5 jmcneill static int
767 1.1 jmcneill sunxi_gpio_match(device_t parent, cfdata_t cf, void *aux)
768 1.1 jmcneill {
769 1.1 jmcneill struct fdt_attach_args * const faa = aux;
770 1.1 jmcneill
771 1.1 jmcneill return of_match_compat_data(faa->faa_phandle, compat_data);
772 1.1 jmcneill }
773 1.1 jmcneill
774 1.1 jmcneill static void
775 1.1 jmcneill sunxi_gpio_attach(device_t parent, device_t self, void *aux)
776 1.1 jmcneill {
777 1.1 jmcneill struct sunxi_gpio_softc * const sc = device_private(self);
778 1.1 jmcneill struct fdt_attach_args * const faa = aux;
779 1.1 jmcneill const int phandle = faa->faa_phandle;
780 1.12 jmcneill char intrstr[128];
781 1.8 jmcneill struct fdtbus_reset *rst;
782 1.8 jmcneill struct clk *clk;
783 1.1 jmcneill bus_addr_t addr;
784 1.1 jmcneill bus_size_t size;
785 1.2 jmcneill int child;
786 1.1 jmcneill
787 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
788 1.1 jmcneill aprint_error(": couldn't get registers\n");
789 1.1 jmcneill return;
790 1.1 jmcneill }
791 1.1 jmcneill
792 1.8 jmcneill if ((clk = fdtbus_clock_get_index(phandle, 0)) != NULL)
793 1.8 jmcneill if (clk_enable(clk) != 0) {
794 1.8 jmcneill aprint_error(": couldn't enable clock\n");
795 1.8 jmcneill return;
796 1.8 jmcneill }
797 1.8 jmcneill
798 1.8 jmcneill if ((rst = fdtbus_reset_get_index(phandle, 0)) != NULL)
799 1.8 jmcneill if (fdtbus_reset_deassert(rst) != 0) {
800 1.8 jmcneill aprint_error(": couldn't de-assert reset\n");
801 1.8 jmcneill return;
802 1.8 jmcneill }
803 1.8 jmcneill
804 1.1 jmcneill sc->sc_dev = self;
805 1.1 jmcneill sc->sc_bst = faa->faa_bst;
806 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
807 1.1 jmcneill aprint_error(": couldn't map registers\n");
808 1.1 jmcneill return;
809 1.1 jmcneill }
810 1.5 jmcneill mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
811 1.1 jmcneill sc->sc_padconf = (void *)of_search_compatible(phandle, compat_data)->data;
812 1.1 jmcneill
813 1.1 jmcneill aprint_naive("\n");
814 1.1 jmcneill aprint_normal(": PIO\n");
815 1.1 jmcneill
816 1.1 jmcneill fdtbus_register_gpio_controller(self, phandle, &sunxi_gpio_funcs);
817 1.2 jmcneill
818 1.2 jmcneill for (child = OF_child(phandle); child; child = OF_peer(child)) {
819 1.2 jmcneill if (!of_hasprop(child, "function") || !of_hasprop(child, "pins"))
820 1.2 jmcneill continue;
821 1.2 jmcneill fdtbus_register_pinctrl_config(self, child, &sunxi_pinctrl_funcs);
822 1.2 jmcneill }
823 1.2 jmcneill
824 1.2 jmcneill fdtbus_pinctrl_configure();
825 1.5 jmcneill
826 1.5 jmcneill sunxi_gpio_attach_ports(sc);
827 1.12 jmcneill
828 1.12 jmcneill /* Disable all external interrupts */
829 1.12 jmcneill GPIO_WRITE(sc, SUNXI_GPIO_INT_CTL, 0);
830 1.12 jmcneill GPIO_WRITE(sc, SUNXI_GPIO_INT_STATUS, GPIO_READ(sc, SUNXI_GPIO_INT_STATUS));
831 1.12 jmcneill
832 1.12 jmcneill if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
833 1.12 jmcneill aprint_error_dev(self, "failed to decode interrupt\n");
834 1.12 jmcneill return;
835 1.12 jmcneill }
836 1.12 jmcneill sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_VM, FDT_INTR_MPSAFE,
837 1.12 jmcneill sunxi_gpio_intr, sc);
838 1.12 jmcneill if (sc->sc_ih == NULL) {
839 1.12 jmcneill aprint_error_dev(self, "failed to establish interrupt on %s\n",
840 1.12 jmcneill intrstr);
841 1.12 jmcneill return;
842 1.12 jmcneill }
843 1.12 jmcneill aprint_normal_dev(self, "interrupting on %s\n", intrstr);
844 1.12 jmcneill fdtbus_register_interrupt_controller(self, phandle,
845 1.12 jmcneill &sunxi_gpio_intrfuncs);
846 1.1 jmcneill }
847