Home | History | Annotate | Line # | Download | only in sunxi
sunxi_gpio.c revision 1.18
      1  1.18     skrll /* $NetBSD: sunxi_gpio.c,v 1.18 2017/11/07 07:19:13 skrll Exp $ */
      2   1.1  jmcneill 
      3   1.1  jmcneill /*-
      4   1.1  jmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5   1.1  jmcneill  * All rights reserved.
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8   1.1  jmcneill  * modification, are permitted provided that the following conditions
      9   1.1  jmcneill  * are met:
     10   1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15   1.1  jmcneill  *
     16   1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19   1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21   1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22   1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23   1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24   1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25   1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26   1.1  jmcneill  * SUCH DAMAGE.
     27   1.1  jmcneill  */
     28   1.1  jmcneill 
     29   1.1  jmcneill #include "opt_soc.h"
     30   1.1  jmcneill 
     31   1.1  jmcneill #include <sys/cdefs.h>
     32  1.18     skrll __KERNEL_RCSID(0, "$NetBSD: sunxi_gpio.c,v 1.18 2017/11/07 07:19:13 skrll Exp $");
     33   1.1  jmcneill 
     34   1.1  jmcneill #include <sys/param.h>
     35   1.1  jmcneill #include <sys/bus.h>
     36   1.1  jmcneill #include <sys/device.h>
     37   1.1  jmcneill #include <sys/intr.h>
     38   1.1  jmcneill #include <sys/systm.h>
     39   1.1  jmcneill #include <sys/mutex.h>
     40   1.1  jmcneill #include <sys/kmem.h>
     41   1.1  jmcneill #include <sys/gpio.h>
     42  1.12  jmcneill #include <sys/bitops.h>
     43  1.13  jmcneill #include <sys/lwp.h>
     44   1.1  jmcneill 
     45   1.1  jmcneill #include <dev/fdt/fdtvar.h>
     46   1.5  jmcneill #include <dev/gpio/gpiovar.h>
     47   1.1  jmcneill 
     48   1.1  jmcneill #include <arm/sunxi/sunxi_gpio.h>
     49   1.1  jmcneill 
     50  1.15  jmcneill #define	SUNXI_GPIO_MAX_EINT_BANK	5
     51  1.12  jmcneill #define	SUNXI_GPIO_MAX_EINT		32
     52  1.12  jmcneill 
     53   1.4  jmcneill #define	SUNXI_GPIO_PORT(port)		(0x24 * (port))
     54   1.4  jmcneill #define SUNXI_GPIO_CFG(port, pin)	(SUNXI_GPIO_PORT(port) + 0x00 + (0x4 * ((pin) / 8)))
     55   1.1  jmcneill #define  SUNXI_GPIO_CFG_PINMASK(pin)	(0x7 << (((pin) % 8) * 4))
     56   1.1  jmcneill #define	SUNXI_GPIO_DATA(port)		(SUNXI_GPIO_PORT(port) + 0x10)
     57   1.1  jmcneill #define	SUNXI_GPIO_DRV(port, pin)	(SUNXI_GPIO_PORT(port) + 0x14 + (0x4 * ((pin) / 16)))
     58   1.4  jmcneill #define  SUNXI_GPIO_DRV_PINMASK(pin)	(0x3 << (((pin) % 16) * 2))
     59   1.1  jmcneill #define	SUNXI_GPIO_PULL(port, pin)	(SUNXI_GPIO_PORT(port) + 0x1c + (0x4 * ((pin) / 16)))
     60   1.2  jmcneill #define	 SUNXI_GPIO_PULL_DISABLE	0
     61   1.2  jmcneill #define	 SUNXI_GPIO_PULL_UP		1
     62   1.2  jmcneill #define	 SUNXI_GPIO_PULL_DOWN		2
     63   1.4  jmcneill #define  SUNXI_GPIO_PULL_PINMASK(pin)	(0x3 << (((pin) % 16) * 2))
     64  1.15  jmcneill #define	SUNXI_GPIO_INT_CFG(bank, eint)	(0x200 + (0x20 * (bank)) + (0x4 * ((eint) / 8)))
     65  1.12  jmcneill #define	 SUNXI_GPIO_INT_MODEMASK(eint)	(0xf << (((eint) % 8) * 4))
     66  1.12  jmcneill #define	  SUNXI_GPIO_INT_MODE_POS_EDGE		0x0
     67  1.12  jmcneill #define	  SUNXI_GPIO_INT_MODE_NEG_EDGE		0x1
     68  1.12  jmcneill #define	  SUNXI_GPIO_INT_MODE_HIGH_LEVEL	0x2
     69  1.12  jmcneill #define	  SUNXI_GPIO_INT_MODE_LOW_LEVEL		0x3
     70  1.12  jmcneill #define	  SUNXI_GPIO_INT_MODE_DOUBLE_EDGE	0x4
     71  1.15  jmcneill #define	SUNXI_GPIO_INT_CTL(bank)	(0x210 + 0x20 * (bank))
     72  1.15  jmcneill #define	SUNXI_GPIO_INT_STATUS(bank)	(0x214 + 0x20 * (bank))
     73   1.1  jmcneill 
     74   1.1  jmcneill static const struct of_compat_data compat_data[] = {
     75  1.14  jmcneill #ifdef SOC_SUN4I_A10
     76  1.14  jmcneill 	{ "allwinner,sun4i-a10-pinctrl",	(uintptr_t)&sun4i_a10_padconf },
     77  1.14  jmcneill #endif
     78  1.11  jmcneill #ifdef SOC_SUN5I_A13
     79  1.11  jmcneill 	{ "allwinner,sun5i-a13-pinctrl",	(uintptr_t)&sun5i_a13_padconf },
     80  1.17  jmcneill 	{ "nextthing,gr8-pinctrl",		(uintptr_t)&sun5i_a13_padconf },
     81  1.11  jmcneill #endif
     82   1.1  jmcneill #ifdef SOC_SUN6I_A31
     83   1.1  jmcneill 	{ "allwinner,sun6i-a31-pinctrl",	(uintptr_t)&sun6i_a31_padconf },
     84   1.2  jmcneill 	{ "allwinner,sun6i-a31-r-pinctrl",	(uintptr_t)&sun6i_a31_r_padconf },
     85   1.1  jmcneill #endif
     86  1.14  jmcneill #ifdef SOC_SUN7I_A20
     87  1.14  jmcneill 	{ "allwinner,sun7i-a20-pinctrl",	(uintptr_t)&sun7i_a20_padconf },
     88  1.14  jmcneill #endif
     89   1.6  jmcneill #ifdef SOC_SUN8I_A83T
     90   1.6  jmcneill 	{ "allwinner,sun8i-a83t-pinctrl",	(uintptr_t)&sun8i_a83t_padconf },
     91   1.6  jmcneill 	{ "allwinner,sun8i-a83t-r-pinctrl",	(uintptr_t)&sun8i_a83t_r_padconf },
     92   1.6  jmcneill #endif
     93   1.1  jmcneill #ifdef SOC_SUN8I_H3
     94   1.1  jmcneill 	{ "allwinner,sun8i-h3-pinctrl",		(uintptr_t)&sun8i_h3_padconf },
     95   1.3  jmcneill 	{ "allwinner,sun8i-h3-r-pinctrl",	(uintptr_t)&sun8i_h3_r_padconf },
     96   1.1  jmcneill #endif
     97  1.15  jmcneill #ifdef SOC_SUN9I_A80
     98  1.15  jmcneill 	{ "allwinner,sun9i-a80-pinctrl",	(uintptr_t)&sun9i_a80_padconf },
     99  1.15  jmcneill 	{ "allwinner,sun9i-a80-r-pinctrl",	(uintptr_t)&sun9i_a80_r_padconf },
    100  1.15  jmcneill #endif
    101   1.9  jmcneill #ifdef SOC_SUN50I_A64
    102   1.9  jmcneill 	{ "allwinner,sun50i-a64-pinctrl",	(uintptr_t)&sun50i_a64_padconf },
    103   1.9  jmcneill 	{ "allwinner,sun50i-a64-r-pinctrl",	(uintptr_t)&sun50i_a64_r_padconf },
    104   1.9  jmcneill #endif
    105  1.16  jmcneill #ifdef SOC_SUN50I_H5
    106  1.16  jmcneill 	{ "allwinner,sun50i-h5-pinctrl",	(uintptr_t)&sun8i_h3_padconf },
    107  1.16  jmcneill 	{ "allwinner,sun50i-h5-r-pinctrl",	(uintptr_t)&sun8i_h3_r_padconf },
    108  1.16  jmcneill #endif
    109   1.1  jmcneill 	{ NULL }
    110   1.1  jmcneill };
    111   1.1  jmcneill 
    112  1.12  jmcneill struct sunxi_gpio_eint {
    113  1.12  jmcneill 	int (*eint_func)(void *);
    114  1.12  jmcneill 	void *eint_arg;
    115  1.12  jmcneill 	int eint_flags;
    116  1.15  jmcneill 	int eint_bank;
    117  1.12  jmcneill 	int eint_num;
    118  1.12  jmcneill };
    119  1.12  jmcneill 
    120   1.1  jmcneill struct sunxi_gpio_softc {
    121   1.1  jmcneill 	device_t sc_dev;
    122   1.1  jmcneill 	bus_space_tag_t sc_bst;
    123   1.1  jmcneill 	bus_space_handle_t sc_bsh;
    124   1.1  jmcneill 	const struct sunxi_gpio_padconf *sc_padconf;
    125   1.5  jmcneill 	kmutex_t sc_lock;
    126   1.5  jmcneill 
    127   1.5  jmcneill 	struct gpio_chipset_tag sc_gp;
    128   1.5  jmcneill 	gpio_pin_t *sc_pins;
    129   1.5  jmcneill 	device_t sc_gpiodev;
    130  1.12  jmcneill 
    131  1.15  jmcneill 	u_int sc_eint_bank_max;
    132  1.15  jmcneill 
    133  1.12  jmcneill 	void *sc_ih;
    134  1.15  jmcneill 	struct sunxi_gpio_eint sc_eint[SUNXI_GPIO_MAX_EINT_BANK][SUNXI_GPIO_MAX_EINT];
    135   1.1  jmcneill };
    136   1.1  jmcneill 
    137   1.1  jmcneill struct sunxi_gpio_pin {
    138   1.1  jmcneill 	struct sunxi_gpio_softc *pin_sc;
    139   1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    140   1.1  jmcneill 	int pin_flags;
    141   1.1  jmcneill 	bool pin_actlo;
    142   1.1  jmcneill };
    143   1.1  jmcneill 
    144   1.1  jmcneill #define GPIO_READ(sc, reg) 		\
    145   1.1  jmcneill     bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
    146   1.1  jmcneill #define GPIO_WRITE(sc, reg, val) 	\
    147   1.1  jmcneill     bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
    148   1.1  jmcneill 
    149   1.1  jmcneill static int	sunxi_gpio_match(device_t, cfdata_t, void *);
    150   1.1  jmcneill static void	sunxi_gpio_attach(device_t, device_t, void *);
    151   1.1  jmcneill 
    152   1.1  jmcneill CFATTACH_DECL_NEW(sunxi_gpio, sizeof(struct sunxi_gpio_softc),
    153   1.1  jmcneill 	sunxi_gpio_match, sunxi_gpio_attach, NULL, NULL);
    154   1.1  jmcneill 
    155   1.1  jmcneill static const struct sunxi_gpio_pins *
    156   1.1  jmcneill sunxi_gpio_lookup(struct sunxi_gpio_softc *sc, uint8_t port, uint8_t pin)
    157   1.1  jmcneill {
    158   1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    159   1.1  jmcneill 	u_int n;
    160   1.1  jmcneill 
    161   1.1  jmcneill 	for (n = 0; n < sc->sc_padconf->npins; n++) {
    162   1.1  jmcneill 		pin_def = &sc->sc_padconf->pins[n];
    163   1.1  jmcneill 		if (pin_def->port == port && pin_def->pin == pin)
    164   1.1  jmcneill 			return pin_def;
    165   1.1  jmcneill 	}
    166   1.1  jmcneill 
    167   1.1  jmcneill 	return NULL;
    168   1.1  jmcneill }
    169   1.1  jmcneill 
    170   1.2  jmcneill static const struct sunxi_gpio_pins *
    171   1.2  jmcneill sunxi_gpio_lookup_byname(struct sunxi_gpio_softc *sc, const char *name)
    172   1.2  jmcneill {
    173   1.2  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    174   1.2  jmcneill 	u_int n;
    175   1.2  jmcneill 
    176   1.2  jmcneill 	for (n = 0; n < sc->sc_padconf->npins; n++) {
    177   1.2  jmcneill 		pin_def = &sc->sc_padconf->pins[n];
    178   1.2  jmcneill 		if (strcmp(pin_def->name, name) == 0)
    179   1.2  jmcneill 			return pin_def;
    180   1.2  jmcneill 	}
    181   1.2  jmcneill 
    182   1.2  jmcneill 	return NULL;
    183   1.2  jmcneill }
    184   1.2  jmcneill 
    185   1.1  jmcneill static int
    186   1.1  jmcneill sunxi_gpio_setfunc(struct sunxi_gpio_softc *sc,
    187   1.1  jmcneill     const struct sunxi_gpio_pins *pin_def, const char *func)
    188   1.1  jmcneill {
    189   1.1  jmcneill 	uint32_t cfg;
    190   1.1  jmcneill 	u_int n;
    191   1.1  jmcneill 
    192   1.5  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    193   1.5  jmcneill 
    194   1.1  jmcneill 	const bus_size_t cfg_reg = SUNXI_GPIO_CFG(pin_def->port, pin_def->pin);
    195   1.1  jmcneill 	const uint32_t cfg_mask = SUNXI_GPIO_CFG_PINMASK(pin_def->pin);
    196   1.1  jmcneill 
    197   1.1  jmcneill 	for (n = 0; n < SUNXI_GPIO_MAXFUNC; n++) {
    198   1.1  jmcneill 		if (pin_def->functions[n] == NULL)
    199   1.1  jmcneill 			continue;
    200   1.1  jmcneill 		if (strcmp(pin_def->functions[n], func) == 0) {
    201   1.1  jmcneill 			cfg = GPIO_READ(sc, cfg_reg);
    202   1.1  jmcneill 			cfg &= ~cfg_mask;
    203   1.1  jmcneill 			cfg |= __SHIFTIN(n, cfg_mask);
    204   1.4  jmcneill #ifdef SUNXI_GPIO_DEBUG
    205   1.4  jmcneill 			device_printf(sc->sc_dev, "P%c%02d cfg %08x -> %08x\n",
    206   1.4  jmcneill 			    pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, cfg_reg), cfg);
    207   1.4  jmcneill #endif
    208   1.1  jmcneill 			GPIO_WRITE(sc, cfg_reg, cfg);
    209   1.1  jmcneill 			return 0;
    210   1.1  jmcneill 		}
    211   1.1  jmcneill 	}
    212   1.1  jmcneill 
    213   1.1  jmcneill 	/* Function not found */
    214   1.1  jmcneill 	device_printf(sc->sc_dev, "function '%s' not supported on P%c%02d\n",
    215   1.1  jmcneill 	    func, pin_def->port + 'A', pin_def->pin);
    216   1.1  jmcneill 
    217   1.1  jmcneill 	return ENXIO;
    218   1.1  jmcneill }
    219   1.1  jmcneill 
    220   1.1  jmcneill static int
    221   1.2  jmcneill sunxi_gpio_setpull(struct sunxi_gpio_softc *sc,
    222   1.2  jmcneill     const struct sunxi_gpio_pins *pin_def, int flags)
    223   1.2  jmcneill {
    224   1.2  jmcneill 	uint32_t pull;
    225   1.2  jmcneill 
    226   1.5  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    227   1.5  jmcneill 
    228   1.2  jmcneill 	const bus_size_t pull_reg = SUNXI_GPIO_PULL(pin_def->port, pin_def->pin);
    229   1.2  jmcneill 	const uint32_t pull_mask = SUNXI_GPIO_PULL_PINMASK(pin_def->pin);
    230   1.2  jmcneill 
    231   1.2  jmcneill 	pull = GPIO_READ(sc, pull_reg);
    232   1.2  jmcneill 	pull &= ~pull_mask;
    233   1.2  jmcneill 	if (flags & GPIO_PIN_PULLUP)
    234   1.2  jmcneill 		pull |= __SHIFTIN(SUNXI_GPIO_PULL_UP, pull_mask);
    235   1.2  jmcneill 	else if (flags & GPIO_PIN_PULLDOWN)
    236   1.2  jmcneill 		pull |= __SHIFTIN(SUNXI_GPIO_PULL_DOWN, pull_mask);
    237   1.2  jmcneill 	else
    238   1.2  jmcneill 		pull |= __SHIFTIN(SUNXI_GPIO_PULL_DISABLE, pull_mask);
    239   1.4  jmcneill #ifdef SUNXI_GPIO_DEBUG
    240   1.4  jmcneill 	device_printf(sc->sc_dev, "P%c%02d pull %08x -> %08x\n",
    241   1.4  jmcneill 	    pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, pull_reg), pull);
    242   1.4  jmcneill #endif
    243   1.2  jmcneill 	GPIO_WRITE(sc, pull_reg, pull);
    244   1.2  jmcneill 
    245   1.2  jmcneill 	return 0;
    246   1.2  jmcneill }
    247   1.2  jmcneill 
    248   1.2  jmcneill static int
    249   1.2  jmcneill sunxi_gpio_setdrv(struct sunxi_gpio_softc *sc,
    250   1.2  jmcneill     const struct sunxi_gpio_pins *pin_def, int drive_strength)
    251   1.2  jmcneill {
    252   1.2  jmcneill 	uint32_t drv;
    253   1.2  jmcneill 
    254   1.5  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    255   1.5  jmcneill 
    256   1.2  jmcneill 	if (drive_strength < 10 || drive_strength > 40)
    257   1.2  jmcneill 		return EINVAL;
    258   1.2  jmcneill 
    259   1.2  jmcneill 	const bus_size_t drv_reg = SUNXI_GPIO_DRV(pin_def->port, pin_def->pin);
    260   1.2  jmcneill 	const uint32_t drv_mask = SUNXI_GPIO_DRV_PINMASK(pin_def->pin);
    261   1.2  jmcneill 
    262   1.2  jmcneill 	drv = GPIO_READ(sc, drv_reg);
    263   1.2  jmcneill 	drv &= ~drv_mask;
    264   1.2  jmcneill 	drv |= __SHIFTIN((drive_strength / 10) - 1, drv_mask);
    265   1.4  jmcneill #ifdef SUNXI_GPIO_DEBUG
    266   1.4  jmcneill 	device_printf(sc->sc_dev, "P%c%02d drv %08x -> %08x\n",
    267   1.4  jmcneill 	    pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, drv_reg), drv);
    268   1.4  jmcneill #endif
    269   1.2  jmcneill 	GPIO_WRITE(sc, drv_reg, drv);
    270   1.2  jmcneill 
    271   1.2  jmcneill 	return 0;
    272   1.2  jmcneill }
    273   1.2  jmcneill 
    274   1.2  jmcneill static int
    275   1.1  jmcneill sunxi_gpio_ctl(struct sunxi_gpio_softc *sc, const struct sunxi_gpio_pins *pin_def,
    276   1.1  jmcneill     int flags)
    277   1.1  jmcneill {
    278   1.5  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    279   1.5  jmcneill 
    280   1.1  jmcneill 	if (flags & GPIO_PIN_INPUT)
    281   1.1  jmcneill 		return sunxi_gpio_setfunc(sc, pin_def, "gpio_in");
    282   1.1  jmcneill 	if (flags & GPIO_PIN_OUTPUT)
    283   1.1  jmcneill 		return sunxi_gpio_setfunc(sc, pin_def, "gpio_out");
    284   1.1  jmcneill 
    285   1.1  jmcneill 	return EINVAL;
    286   1.1  jmcneill }
    287   1.1  jmcneill 
    288   1.1  jmcneill static void *
    289   1.1  jmcneill sunxi_gpio_acquire(device_t dev, const void *data, size_t len, int flags)
    290   1.1  jmcneill {
    291   1.1  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    292   1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    293   1.1  jmcneill 	struct sunxi_gpio_pin *gpin;
    294   1.1  jmcneill 	const u_int *gpio = data;
    295   1.1  jmcneill 	int error;
    296   1.1  jmcneill 
    297   1.1  jmcneill 	if (len != 16)
    298   1.1  jmcneill 		return NULL;
    299   1.1  jmcneill 
    300   1.1  jmcneill 	const uint8_t port = be32toh(gpio[1]) & 0xff;
    301   1.1  jmcneill 	const uint8_t pin = be32toh(gpio[2]) & 0xff;
    302   1.1  jmcneill 	const bool actlo = be32toh(gpio[3]) & 1;
    303   1.1  jmcneill 
    304   1.1  jmcneill 	pin_def = sunxi_gpio_lookup(sc, port, pin);
    305   1.1  jmcneill 	if (pin_def == NULL)
    306   1.1  jmcneill 		return NULL;
    307   1.1  jmcneill 
    308   1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    309   1.1  jmcneill 	error = sunxi_gpio_ctl(sc, pin_def, flags);
    310   1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    311   1.5  jmcneill 
    312   1.1  jmcneill 	if (error != 0)
    313   1.1  jmcneill 		return NULL;
    314   1.1  jmcneill 
    315   1.1  jmcneill 	gpin = kmem_zalloc(sizeof(*gpin), KM_SLEEP);
    316   1.1  jmcneill 	gpin->pin_sc = sc;
    317   1.1  jmcneill 	gpin->pin_def = pin_def;
    318   1.1  jmcneill 	gpin->pin_flags = flags;
    319   1.1  jmcneill 	gpin->pin_actlo = actlo;
    320   1.1  jmcneill 
    321   1.1  jmcneill 	return gpin;
    322   1.1  jmcneill }
    323   1.1  jmcneill 
    324   1.1  jmcneill static void
    325   1.1  jmcneill sunxi_gpio_release(device_t dev, void *priv)
    326   1.1  jmcneill {
    327   1.1  jmcneill 	struct sunxi_gpio_pin *pin = priv;
    328   1.1  jmcneill 
    329   1.1  jmcneill 	sunxi_gpio_ctl(pin->pin_sc, pin->pin_def, GPIO_PIN_INPUT);
    330   1.1  jmcneill 
    331   1.1  jmcneill 	kmem_free(pin, sizeof(*pin));
    332  1.18     skrll }
    333   1.1  jmcneill 
    334   1.1  jmcneill static int
    335   1.1  jmcneill sunxi_gpio_read(device_t dev, void *priv, bool raw)
    336   1.1  jmcneill {
    337   1.1  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    338   1.1  jmcneill 	struct sunxi_gpio_pin *pin = priv;
    339   1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def = pin->pin_def;
    340   1.1  jmcneill 	uint32_t data;
    341   1.1  jmcneill 	int val;
    342   1.1  jmcneill 
    343   1.1  jmcneill 	KASSERT(sc == pin->pin_sc);
    344   1.1  jmcneill 
    345   1.1  jmcneill 	const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
    346   1.1  jmcneill 	const uint32_t data_mask = __BIT(pin_def->pin);
    347   1.1  jmcneill 
    348   1.5  jmcneill 	/* No lock required for reads */
    349   1.1  jmcneill 	data = GPIO_READ(sc, data_reg);
    350   1.1  jmcneill 	val = __SHIFTOUT(data, data_mask);
    351   1.1  jmcneill 	if (!raw && pin->pin_actlo)
    352   1.1  jmcneill 		val = !val;
    353   1.1  jmcneill 
    354   1.1  jmcneill #ifdef SUNXI_GPIO_DEBUG
    355   1.1  jmcneill 	device_printf(dev, "P%c%02d rd %08x (%d %d)\n",
    356   1.1  jmcneill 	    pin_def->port + 'A', pin_def->pin, data,
    357   1.1  jmcneill 	    __SHIFTOUT(val, data_mask), val);
    358   1.1  jmcneill #endif
    359   1.1  jmcneill 
    360   1.1  jmcneill 	return val;
    361   1.1  jmcneill }
    362   1.1  jmcneill 
    363   1.1  jmcneill static void
    364   1.1  jmcneill sunxi_gpio_write(device_t dev, void *priv, int val, bool raw)
    365   1.1  jmcneill {
    366   1.1  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    367   1.1  jmcneill 	struct sunxi_gpio_pin *pin = priv;
    368   1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def = pin->pin_def;
    369   1.1  jmcneill 	uint32_t data;
    370   1.1  jmcneill 
    371   1.1  jmcneill 	KASSERT(sc == pin->pin_sc);
    372   1.1  jmcneill 
    373   1.1  jmcneill 	const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
    374   1.1  jmcneill 	const uint32_t data_mask = __BIT(pin_def->pin);
    375   1.1  jmcneill 
    376   1.1  jmcneill 	if (!raw && pin->pin_actlo)
    377   1.1  jmcneill 		val = !val;
    378   1.1  jmcneill 
    379   1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    380   1.1  jmcneill 	data = GPIO_READ(sc, data_reg);
    381   1.1  jmcneill 	data &= ~data_mask;
    382   1.1  jmcneill 	data |= __SHIFTIN(val, data_mask);
    383   1.1  jmcneill #ifdef SUNXI_GPIO_DEBUG
    384   1.1  jmcneill 	device_printf(dev, "P%c%02d wr %08x -> %08x\n",
    385   1.4  jmcneill 	    pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, data_reg), data);
    386   1.1  jmcneill #endif
    387   1.7  jmcneill 	GPIO_WRITE(sc, data_reg, data);
    388   1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    389   1.1  jmcneill }
    390   1.1  jmcneill 
    391   1.1  jmcneill static struct fdtbus_gpio_controller_func sunxi_gpio_funcs = {
    392   1.1  jmcneill 	.acquire = sunxi_gpio_acquire,
    393   1.1  jmcneill 	.release = sunxi_gpio_release,
    394   1.1  jmcneill 	.read = sunxi_gpio_read,
    395   1.1  jmcneill 	.write = sunxi_gpio_write,
    396   1.1  jmcneill };
    397   1.1  jmcneill 
    398  1.12  jmcneill static int
    399  1.12  jmcneill sunxi_gpio_intr(void *priv)
    400  1.12  jmcneill {
    401  1.12  jmcneill 	struct sunxi_gpio_softc * const sc = priv;
    402  1.12  jmcneill 	struct sunxi_gpio_eint *eint;
    403  1.12  jmcneill 	uint32_t status, bit;
    404  1.15  jmcneill 	u_int bank;
    405  1.12  jmcneill 	int ret = 0;
    406  1.12  jmcneill 
    407  1.15  jmcneill 	for (bank = 0; bank <= sc->sc_eint_bank_max; bank++) {
    408  1.15  jmcneill 		status = GPIO_READ(sc, SUNXI_GPIO_INT_STATUS(bank));
    409  1.15  jmcneill 		if (status == 0)
    410  1.15  jmcneill 			continue;
    411  1.15  jmcneill 		GPIO_WRITE(sc, SUNXI_GPIO_INT_STATUS(bank), status);
    412  1.12  jmcneill 
    413  1.15  jmcneill 		while ((bit = ffs32(status)) != 0) {
    414  1.15  jmcneill 			status &= ~__BIT(bit - 1);
    415  1.15  jmcneill 			eint = &sc->sc_eint[bank][bit - 1];
    416  1.15  jmcneill 			if (eint->eint_func == NULL)
    417  1.15  jmcneill 				continue;
    418  1.15  jmcneill 			const bool mpsafe = (eint->eint_flags & FDT_INTR_MPSAFE) != 0;
    419  1.15  jmcneill 			if (!mpsafe)
    420  1.15  jmcneill 				KERNEL_LOCK(1, curlwp);
    421  1.15  jmcneill 			ret |= eint->eint_func(eint->eint_arg);
    422  1.15  jmcneill 			if (!mpsafe)
    423  1.15  jmcneill 				KERNEL_UNLOCK_ONE(curlwp);
    424  1.15  jmcneill 		}
    425  1.12  jmcneill 	}
    426  1.12  jmcneill 
    427  1.12  jmcneill 	return ret;
    428  1.12  jmcneill }
    429  1.12  jmcneill 
    430  1.12  jmcneill static void *
    431  1.12  jmcneill sunxi_gpio_establish(device_t dev, u_int *specifier, int ipl, int flags,
    432  1.12  jmcneill     int (*func)(void *), void *arg)
    433  1.12  jmcneill {
    434  1.12  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    435  1.12  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    436  1.12  jmcneill 	struct sunxi_gpio_eint *eint;
    437  1.12  jmcneill 	uint32_t val;
    438  1.12  jmcneill 	u_int mode;
    439  1.12  jmcneill 
    440  1.12  jmcneill 	if (ipl != IPL_VM) {
    441  1.12  jmcneill 		aprint_error_dev(dev, "%s: wrong IPL %d (expected %d)\n",
    442  1.12  jmcneill 		    __func__, ipl, IPL_VM);
    443  1.12  jmcneill 		return NULL;
    444  1.12  jmcneill 	}
    445  1.12  jmcneill 
    446  1.12  jmcneill 	/* 1st cell is the bank */
    447  1.12  jmcneill 	/* 2nd cell is the pin */
    448  1.12  jmcneill 	/* 3rd cell is flags */
    449  1.12  jmcneill 	const u_int port = be32toh(specifier[0]);
    450  1.12  jmcneill 	const u_int pin = be32toh(specifier[1]);
    451  1.12  jmcneill 	const u_int type = be32toh(specifier[2]) & 0xf;
    452  1.12  jmcneill 
    453  1.12  jmcneill 	switch (type) {
    454  1.12  jmcneill 	case 0x1:
    455  1.12  jmcneill 		mode = SUNXI_GPIO_INT_MODE_POS_EDGE;
    456  1.12  jmcneill 		break;
    457  1.12  jmcneill 	case 0x2:
    458  1.12  jmcneill 		mode = SUNXI_GPIO_INT_MODE_NEG_EDGE;
    459  1.12  jmcneill 		break;
    460  1.12  jmcneill 	case 0x3:
    461  1.12  jmcneill 		mode = SUNXI_GPIO_INT_MODE_DOUBLE_EDGE;
    462  1.12  jmcneill 		break;
    463  1.12  jmcneill 	case 0x4:
    464  1.12  jmcneill 		mode = SUNXI_GPIO_INT_MODE_HIGH_LEVEL;
    465  1.12  jmcneill 		break;
    466  1.12  jmcneill 	case 0x8:
    467  1.12  jmcneill 		mode = SUNXI_GPIO_INT_MODE_LOW_LEVEL;
    468  1.12  jmcneill 		break;
    469  1.12  jmcneill 	default:
    470  1.12  jmcneill 		aprint_error_dev(dev, "%s: unsupported irq type 0x%x\n",
    471  1.12  jmcneill 		    __func__, type);
    472  1.12  jmcneill 		return NULL;
    473  1.12  jmcneill 	}
    474  1.12  jmcneill 
    475  1.12  jmcneill 	pin_def = sunxi_gpio_lookup(sc, port, pin);
    476  1.12  jmcneill 	if (pin_def == NULL)
    477  1.12  jmcneill 		return NULL;
    478  1.12  jmcneill 	if (pin_def->functions[pin_def->eint_func] == NULL ||
    479  1.12  jmcneill 	    strcmp(pin_def->functions[pin_def->eint_func], "eint") != 0)
    480  1.12  jmcneill 		return NULL;
    481  1.12  jmcneill 
    482  1.12  jmcneill 	KASSERT(pin_def->eint_num < SUNXI_GPIO_MAX_EINT);
    483  1.12  jmcneill 
    484  1.12  jmcneill 	mutex_enter(&sc->sc_lock);
    485  1.12  jmcneill 
    486  1.15  jmcneill 	eint = &sc->sc_eint[pin_def->eint_bank][pin_def->eint_num];
    487  1.12  jmcneill 	if (eint->eint_func != NULL) {
    488  1.12  jmcneill 		mutex_exit(&sc->sc_lock);
    489  1.12  jmcneill 		return NULL;	/* in use */
    490  1.12  jmcneill 	}
    491  1.12  jmcneill 
    492  1.12  jmcneill 	/* Set function */
    493  1.12  jmcneill 	if (sunxi_gpio_setfunc(sc, pin_def, "eint") != 0) {
    494  1.12  jmcneill 		mutex_exit(&sc->sc_lock);
    495  1.12  jmcneill 		return NULL;
    496  1.12  jmcneill 	}
    497  1.12  jmcneill 
    498  1.12  jmcneill 	eint->eint_func = func;
    499  1.12  jmcneill 	eint->eint_arg = arg;
    500  1.12  jmcneill 	eint->eint_flags = flags;
    501  1.15  jmcneill 	eint->eint_bank = pin_def->eint_bank;
    502  1.12  jmcneill 	eint->eint_num = pin_def->eint_num;
    503  1.12  jmcneill 
    504  1.12  jmcneill 	/* Configure eint mode */
    505  1.15  jmcneill 	val = GPIO_READ(sc, SUNXI_GPIO_INT_CFG(eint->eint_bank, eint->eint_num));
    506  1.12  jmcneill 	val &= ~SUNXI_GPIO_INT_MODEMASK(eint->eint_num);
    507  1.12  jmcneill 	val |= __SHIFTIN(mode, SUNXI_GPIO_INT_MODEMASK(eint->eint_num));
    508  1.15  jmcneill 	GPIO_WRITE(sc, SUNXI_GPIO_INT_CFG(eint->eint_bank, eint->eint_num), val);
    509  1.12  jmcneill 
    510  1.12  jmcneill 	/* Enable eint */
    511  1.15  jmcneill 	val = GPIO_READ(sc, SUNXI_GPIO_INT_CTL(eint->eint_bank));
    512  1.12  jmcneill 	val |= __BIT(eint->eint_num);
    513  1.15  jmcneill 	GPIO_WRITE(sc, SUNXI_GPIO_INT_CTL(eint->eint_bank), val);
    514  1.12  jmcneill 
    515  1.12  jmcneill 	mutex_exit(&sc->sc_lock);
    516  1.12  jmcneill 
    517  1.12  jmcneill 	return eint;
    518  1.12  jmcneill }
    519  1.12  jmcneill 
    520  1.12  jmcneill static void
    521  1.12  jmcneill sunxi_gpio_disestablish(device_t dev, void *ih)
    522  1.12  jmcneill {
    523  1.12  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    524  1.12  jmcneill 	struct sunxi_gpio_eint * const eint = ih;
    525  1.12  jmcneill 	uint32_t val;
    526  1.12  jmcneill 
    527  1.12  jmcneill 	KASSERT(eint->eint_func != NULL);
    528  1.12  jmcneill 
    529  1.12  jmcneill 	mutex_enter(&sc->sc_lock);
    530  1.12  jmcneill 
    531  1.12  jmcneill 	/* Disable eint */
    532  1.15  jmcneill 	val = GPIO_READ(sc, SUNXI_GPIO_INT_CTL(eint->eint_bank));
    533  1.12  jmcneill 	val &= ~__BIT(eint->eint_num);
    534  1.15  jmcneill 	GPIO_WRITE(sc, SUNXI_GPIO_INT_CTL(eint->eint_bank), val);
    535  1.15  jmcneill 	GPIO_WRITE(sc, SUNXI_GPIO_INT_STATUS(eint->eint_bank), __BIT(eint->eint_num));
    536  1.12  jmcneill 
    537  1.12  jmcneill 	eint->eint_func = NULL;
    538  1.12  jmcneill 	eint->eint_arg = NULL;
    539  1.12  jmcneill 	eint->eint_flags = 0;
    540  1.12  jmcneill 
    541  1.12  jmcneill 	mutex_exit(&sc->sc_lock);
    542  1.12  jmcneill }
    543  1.12  jmcneill 
    544  1.12  jmcneill static bool
    545  1.12  jmcneill sunxi_gpio_intrstr(device_t dev, u_int *specifier, char *buf, size_t buflen)
    546  1.12  jmcneill {
    547  1.12  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    548  1.12  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    549  1.12  jmcneill 
    550  1.12  jmcneill 	/* 1st cell is the bank */
    551  1.12  jmcneill 	/* 2nd cell is the pin */
    552  1.12  jmcneill 	/* 3rd cell is flags */
    553  1.12  jmcneill 	if (!specifier)
    554  1.12  jmcneill 		return false;
    555  1.12  jmcneill 	const u_int port = be32toh(specifier[0]);
    556  1.12  jmcneill 	const u_int pin = be32toh(specifier[1]);
    557  1.12  jmcneill 
    558  1.12  jmcneill 	pin_def = sunxi_gpio_lookup(sc, port, pin);
    559  1.12  jmcneill 	if (pin_def == NULL)
    560  1.12  jmcneill 		return false;
    561  1.12  jmcneill 
    562  1.12  jmcneill 	snprintf(buf, buflen, "GPIO %s", pin_def->name);
    563  1.12  jmcneill 
    564  1.12  jmcneill 	return true;
    565  1.12  jmcneill }
    566  1.12  jmcneill 
    567  1.12  jmcneill static struct fdtbus_interrupt_controller_func sunxi_gpio_intrfuncs = {
    568  1.12  jmcneill 	.establish = sunxi_gpio_establish,
    569  1.12  jmcneill 	.disestablish = sunxi_gpio_disestablish,
    570  1.12  jmcneill 	.intrstr = sunxi_gpio_intrstr,
    571  1.12  jmcneill };
    572  1.12  jmcneill 
    573  1.10  jmcneill static const char *
    574  1.10  jmcneill sunxi_pinctrl_parse_function(int phandle)
    575  1.10  jmcneill {
    576  1.10  jmcneill 	const char *function;
    577  1.10  jmcneill 
    578  1.10  jmcneill 	function = fdtbus_get_string(phandle, "function");
    579  1.10  jmcneill 	if (function != NULL)
    580  1.10  jmcneill 		return function;
    581  1.10  jmcneill 
    582  1.10  jmcneill 	return fdtbus_get_string(phandle, "allwinner,function");
    583  1.10  jmcneill }
    584  1.10  jmcneill 
    585  1.10  jmcneill static const char *
    586  1.10  jmcneill sunxi_pinctrl_parse_pins(int phandle, int *pins_len)
    587  1.10  jmcneill {
    588  1.10  jmcneill 	int len;
    589  1.10  jmcneill 
    590  1.10  jmcneill 	len = OF_getproplen(phandle, "pins");
    591  1.10  jmcneill 	if (len > 0) {
    592  1.10  jmcneill 		*pins_len = len;
    593  1.10  jmcneill 		return fdtbus_get_string(phandle, "pins");
    594  1.10  jmcneill 	}
    595  1.10  jmcneill 
    596  1.10  jmcneill 	len = OF_getproplen(phandle, "allwinner,pins");
    597  1.10  jmcneill 	if (len > 0) {
    598  1.10  jmcneill 		*pins_len = len;
    599  1.10  jmcneill 		return fdtbus_get_string(phandle, "allwinner,pins");
    600  1.10  jmcneill 	}
    601  1.10  jmcneill 
    602  1.10  jmcneill 	return NULL;
    603  1.10  jmcneill }
    604  1.10  jmcneill 
    605  1.10  jmcneill static int
    606  1.10  jmcneill sunxi_pinctrl_parse_bias(int phandle)
    607  1.10  jmcneill {
    608  1.10  jmcneill 	u_int pull;
    609  1.10  jmcneill 	int bias = -1;
    610  1.10  jmcneill 
    611  1.10  jmcneill 	if (of_hasprop(phandle, "bias-disable"))
    612  1.10  jmcneill 		bias = 0;
    613  1.10  jmcneill 	else if (of_hasprop(phandle, "bias-pull-up"))
    614  1.10  jmcneill 		bias = GPIO_PIN_PULLUP;
    615  1.10  jmcneill 	else if (of_hasprop(phandle, "bias-pull-down"))
    616  1.10  jmcneill 		bias = GPIO_PIN_PULLDOWN;
    617  1.10  jmcneill 	else if (of_getprop_uint32(phandle, "allwinner,pull", &pull) == 0) {
    618  1.10  jmcneill 		switch (pull) {
    619  1.10  jmcneill 		case 0:
    620  1.10  jmcneill 			bias = 0;
    621  1.10  jmcneill 			break;
    622  1.10  jmcneill 		case 1:
    623  1.10  jmcneill 			bias = GPIO_PIN_PULLUP;
    624  1.10  jmcneill 			break;
    625  1.10  jmcneill 		case 2:
    626  1.10  jmcneill 			bias = GPIO_PIN_PULLDOWN;
    627  1.10  jmcneill 			break;
    628  1.10  jmcneill 		}
    629  1.10  jmcneill 	}
    630  1.10  jmcneill 
    631  1.10  jmcneill 	return bias;
    632  1.10  jmcneill }
    633  1.10  jmcneill 
    634  1.10  jmcneill static int
    635  1.10  jmcneill sunxi_pinctrl_parse_drive_strength(int phandle)
    636  1.10  jmcneill {
    637  1.10  jmcneill 	int val;
    638  1.10  jmcneill 
    639  1.10  jmcneill 	if (of_getprop_uint32(phandle, "drive-strength", &val) == 0)
    640  1.10  jmcneill 		return val;
    641  1.10  jmcneill 
    642  1.10  jmcneill 	if (of_getprop_uint32(phandle, "allwinner,drive", &val) == 0)
    643  1.10  jmcneill 		return (val + 1) * 10;
    644  1.10  jmcneill 
    645  1.10  jmcneill 	return -1;
    646  1.10  jmcneill }
    647  1.10  jmcneill 
    648   1.1  jmcneill static int
    649   1.2  jmcneill sunxi_pinctrl_set_config(device_t dev, const void *data, size_t len)
    650   1.2  jmcneill {
    651   1.2  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    652   1.2  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    653  1.10  jmcneill 	int pins_len;
    654   1.2  jmcneill 
    655   1.2  jmcneill 	if (len != 4)
    656   1.2  jmcneill 		return -1;
    657   1.2  jmcneill 
    658   1.2  jmcneill 	const int phandle = fdtbus_get_phandle_from_native(be32dec(data));
    659   1.2  jmcneill 
    660   1.2  jmcneill 	/*
    661   1.2  jmcneill 	 * Required: pins, function
    662  1.10  jmcneill 	 * Optional: bias, drive strength
    663   1.2  jmcneill 	 */
    664   1.2  jmcneill 
    665  1.10  jmcneill 	const char *function = sunxi_pinctrl_parse_function(phandle);
    666   1.2  jmcneill 	if (function == NULL)
    667   1.2  jmcneill 		return -1;
    668  1.10  jmcneill 	const char *pins = sunxi_pinctrl_parse_pins(phandle, &pins_len);
    669  1.10  jmcneill 	if (pins == NULL)
    670   1.2  jmcneill 		return -1;
    671  1.10  jmcneill 
    672  1.10  jmcneill 	const int bias = sunxi_pinctrl_parse_bias(phandle);
    673  1.10  jmcneill 	const int drive_strength = sunxi_pinctrl_parse_drive_strength(phandle);
    674   1.2  jmcneill 
    675   1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    676   1.5  jmcneill 
    677  1.10  jmcneill 	for (; pins_len > 0;
    678  1.10  jmcneill 	    pins_len -= strlen(pins) + 1, pins += strlen(pins) + 1) {
    679   1.2  jmcneill 		pin_def = sunxi_gpio_lookup_byname(sc, pins);
    680   1.2  jmcneill 		if (pin_def == NULL) {
    681   1.2  jmcneill 			aprint_error_dev(dev, "unknown pin name '%s'\n", pins);
    682   1.2  jmcneill 			continue;
    683   1.2  jmcneill 		}
    684   1.2  jmcneill 		if (sunxi_gpio_setfunc(sc, pin_def, function) != 0)
    685   1.2  jmcneill 			continue;
    686   1.2  jmcneill 
    687  1.10  jmcneill 		if (bias != -1)
    688  1.10  jmcneill 			sunxi_gpio_setpull(sc, pin_def, bias);
    689   1.2  jmcneill 
    690  1.10  jmcneill 		if (drive_strength != -1)
    691   1.2  jmcneill 			sunxi_gpio_setdrv(sc, pin_def, drive_strength);
    692   1.2  jmcneill 	}
    693   1.2  jmcneill 
    694   1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    695   1.5  jmcneill 
    696   1.2  jmcneill 	return 0;
    697   1.2  jmcneill }
    698   1.2  jmcneill 
    699   1.2  jmcneill static struct fdtbus_pinctrl_controller_func sunxi_pinctrl_funcs = {
    700   1.2  jmcneill 	.set_config = sunxi_pinctrl_set_config,
    701   1.2  jmcneill };
    702   1.2  jmcneill 
    703   1.2  jmcneill static int
    704   1.5  jmcneill sunxi_gpio_pin_read(void *priv, int pin)
    705   1.5  jmcneill {
    706   1.5  jmcneill 	struct sunxi_gpio_softc * const sc = priv;
    707   1.5  jmcneill 	const struct sunxi_gpio_pins *pin_def = &sc->sc_padconf->pins[pin];
    708   1.5  jmcneill 	uint32_t data;
    709   1.5  jmcneill 	int val;
    710   1.5  jmcneill 
    711   1.5  jmcneill 	KASSERT(pin < sc->sc_padconf->npins);
    712   1.5  jmcneill 
    713   1.5  jmcneill 	const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
    714   1.5  jmcneill 	const uint32_t data_mask = __BIT(pin_def->pin);
    715   1.5  jmcneill 
    716   1.5  jmcneill 	/* No lock required for reads */
    717   1.5  jmcneill 	data = GPIO_READ(sc, data_reg);
    718   1.5  jmcneill 	val = __SHIFTOUT(data, data_mask);
    719   1.5  jmcneill 
    720   1.5  jmcneill 	return val;
    721   1.5  jmcneill }
    722   1.5  jmcneill 
    723   1.5  jmcneill static void
    724   1.5  jmcneill sunxi_gpio_pin_write(void *priv, int pin, int val)
    725   1.5  jmcneill {
    726   1.5  jmcneill 	struct sunxi_gpio_softc * const sc = priv;
    727   1.5  jmcneill 	const struct sunxi_gpio_pins *pin_def = &sc->sc_padconf->pins[pin];
    728   1.5  jmcneill 	uint32_t data;
    729   1.5  jmcneill 
    730   1.5  jmcneill 	KASSERT(pin < sc->sc_padconf->npins);
    731   1.5  jmcneill 
    732   1.5  jmcneill 	const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
    733   1.5  jmcneill 	const uint32_t data_mask = __BIT(pin_def->pin);
    734   1.5  jmcneill 
    735   1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    736   1.5  jmcneill 	data = GPIO_READ(sc, data_reg);
    737   1.5  jmcneill 	if (val)
    738   1.5  jmcneill 		data |= data_mask;
    739   1.5  jmcneill 	else
    740   1.5  jmcneill 		data &= ~data_mask;
    741   1.5  jmcneill 	GPIO_WRITE(sc, data_reg, data);
    742   1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    743   1.5  jmcneill }
    744   1.5  jmcneill 
    745   1.5  jmcneill static void
    746   1.5  jmcneill sunxi_gpio_pin_ctl(void *priv, int pin, int flags)
    747   1.5  jmcneill {
    748   1.5  jmcneill 	struct sunxi_gpio_softc * const sc = priv;
    749   1.5  jmcneill 	const struct sunxi_gpio_pins *pin_def = &sc->sc_padconf->pins[pin];
    750   1.5  jmcneill 
    751   1.5  jmcneill 	KASSERT(pin < sc->sc_padconf->npins);
    752   1.5  jmcneill 
    753   1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    754   1.5  jmcneill 	sunxi_gpio_ctl(sc, pin_def, flags);
    755   1.5  jmcneill 	sunxi_gpio_setpull(sc, pin_def, flags);
    756   1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    757   1.5  jmcneill }
    758   1.5  jmcneill 
    759   1.5  jmcneill static void
    760   1.5  jmcneill sunxi_gpio_attach_ports(struct sunxi_gpio_softc *sc)
    761   1.5  jmcneill {
    762   1.5  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    763   1.5  jmcneill 	struct gpio_chipset_tag *gp = &sc->sc_gp;
    764   1.5  jmcneill 	struct gpiobus_attach_args gba;
    765   1.5  jmcneill 	u_int pin;
    766   1.5  jmcneill 
    767   1.5  jmcneill 	gp->gp_cookie = sc;
    768   1.5  jmcneill 	gp->gp_pin_read = sunxi_gpio_pin_read;
    769   1.5  jmcneill 	gp->gp_pin_write = sunxi_gpio_pin_write;
    770   1.5  jmcneill 	gp->gp_pin_ctl = sunxi_gpio_pin_ctl;
    771   1.5  jmcneill 
    772   1.5  jmcneill 	const u_int npins = sc->sc_padconf->npins;
    773   1.5  jmcneill 	sc->sc_pins = kmem_zalloc(sizeof(*sc->sc_pins) * npins, KM_SLEEP);
    774   1.5  jmcneill 
    775   1.5  jmcneill 	for (pin = 0; pin < sc->sc_padconf->npins; pin++) {
    776   1.5  jmcneill 		pin_def = &sc->sc_padconf->pins[pin];
    777   1.5  jmcneill 		sc->sc_pins[pin].pin_num = pin;
    778   1.5  jmcneill 		sc->sc_pins[pin].pin_caps = GPIO_PIN_INPUT | GPIO_PIN_OUTPUT |
    779   1.5  jmcneill 		    GPIO_PIN_PULLUP | GPIO_PIN_PULLDOWN;
    780   1.5  jmcneill 		sc->sc_pins[pin].pin_state = sunxi_gpio_pin_read(sc, pin);
    781   1.5  jmcneill 		strlcpy(sc->sc_pins[pin].pin_defname, pin_def->name,
    782   1.5  jmcneill 		    sizeof(sc->sc_pins[pin].pin_defname));
    783   1.5  jmcneill 	}
    784   1.5  jmcneill 
    785   1.5  jmcneill 	memset(&gba, 0, sizeof(gba));
    786   1.5  jmcneill 	gba.gba_gc = gp;
    787   1.5  jmcneill 	gba.gba_pins = sc->sc_pins;
    788   1.5  jmcneill 	gba.gba_npins = npins;
    789   1.5  jmcneill 	sc->sc_gpiodev = config_found_ia(sc->sc_dev, "gpiobus", &gba, NULL);
    790   1.5  jmcneill }
    791   1.5  jmcneill 
    792   1.5  jmcneill static int
    793   1.1  jmcneill sunxi_gpio_match(device_t parent, cfdata_t cf, void *aux)
    794   1.1  jmcneill {
    795   1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    796   1.1  jmcneill 
    797   1.1  jmcneill 	return of_match_compat_data(faa->faa_phandle, compat_data);
    798   1.1  jmcneill }
    799   1.1  jmcneill 
    800   1.1  jmcneill static void
    801   1.1  jmcneill sunxi_gpio_attach(device_t parent, device_t self, void *aux)
    802   1.1  jmcneill {
    803   1.1  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(self);
    804   1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    805   1.1  jmcneill 	const int phandle = faa->faa_phandle;
    806  1.12  jmcneill 	char intrstr[128];
    807   1.8  jmcneill 	struct fdtbus_reset *rst;
    808   1.8  jmcneill 	struct clk *clk;
    809   1.1  jmcneill 	bus_addr_t addr;
    810   1.1  jmcneill 	bus_size_t size;
    811   1.2  jmcneill 	int child;
    812   1.1  jmcneill 
    813   1.1  jmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    814   1.1  jmcneill 		aprint_error(": couldn't get registers\n");
    815   1.1  jmcneill 		return;
    816   1.1  jmcneill 	}
    817   1.1  jmcneill 
    818   1.8  jmcneill 	if ((clk = fdtbus_clock_get_index(phandle, 0)) != NULL)
    819   1.8  jmcneill 		if (clk_enable(clk) != 0) {
    820   1.8  jmcneill 			aprint_error(": couldn't enable clock\n");
    821   1.8  jmcneill 			return;
    822   1.8  jmcneill 		}
    823   1.8  jmcneill 
    824   1.8  jmcneill 	if ((rst = fdtbus_reset_get_index(phandle, 0)) != NULL)
    825   1.8  jmcneill 		if (fdtbus_reset_deassert(rst) != 0) {
    826   1.8  jmcneill 			aprint_error(": couldn't de-assert reset\n");
    827   1.8  jmcneill 			return;
    828   1.8  jmcneill 		}
    829   1.8  jmcneill 
    830   1.1  jmcneill 	sc->sc_dev = self;
    831   1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    832   1.1  jmcneill 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
    833   1.1  jmcneill 		aprint_error(": couldn't map registers\n");
    834   1.1  jmcneill 		return;
    835   1.1  jmcneill 	}
    836   1.5  jmcneill 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
    837   1.1  jmcneill 	sc->sc_padconf = (void *)of_search_compatible(phandle, compat_data)->data;
    838   1.1  jmcneill 
    839   1.1  jmcneill 	aprint_naive("\n");
    840   1.1  jmcneill 	aprint_normal(": PIO\n");
    841   1.1  jmcneill 
    842   1.1  jmcneill 	fdtbus_register_gpio_controller(self, phandle, &sunxi_gpio_funcs);
    843   1.2  jmcneill 
    844   1.2  jmcneill 	for (child = OF_child(phandle); child; child = OF_peer(child)) {
    845   1.2  jmcneill 		if (!of_hasprop(child, "function") || !of_hasprop(child, "pins"))
    846   1.2  jmcneill 			continue;
    847   1.2  jmcneill 		fdtbus_register_pinctrl_config(self, child, &sunxi_pinctrl_funcs);
    848   1.2  jmcneill 	}
    849   1.2  jmcneill 
    850   1.2  jmcneill 	fdtbus_pinctrl_configure();
    851   1.5  jmcneill 
    852   1.5  jmcneill 	sunxi_gpio_attach_ports(sc);
    853  1.12  jmcneill 
    854  1.12  jmcneill 	/* Disable all external interrupts */
    855  1.15  jmcneill 	for (int i = 0; i < sc->sc_padconf->npins; i++) {
    856  1.15  jmcneill 		const struct sunxi_gpio_pins *pin_def = &sc->sc_padconf->pins[i];
    857  1.15  jmcneill 		if (pin_def->eint_func == 0)
    858  1.15  jmcneill 			continue;
    859  1.15  jmcneill 		GPIO_WRITE(sc, SUNXI_GPIO_INT_CTL(pin_def->eint_bank), __BIT(pin_def->eint_num));
    860  1.15  jmcneill 		GPIO_WRITE(sc, SUNXI_GPIO_INT_STATUS(pin_def->eint_bank), __BIT(pin_def->eint_num));
    861  1.15  jmcneill 
    862  1.15  jmcneill 		if (sc->sc_eint_bank_max < pin_def->eint_bank)
    863  1.15  jmcneill 			sc->sc_eint_bank_max = pin_def->eint_bank;
    864  1.15  jmcneill 	}
    865  1.15  jmcneill 	KASSERT(sc->sc_eint_bank_max < SUNXI_GPIO_MAX_EINT_BANK);
    866  1.12  jmcneill 
    867  1.12  jmcneill 	if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
    868  1.12  jmcneill 		aprint_error_dev(self, "failed to decode interrupt\n");
    869  1.12  jmcneill 		return;
    870  1.12  jmcneill 	}
    871  1.12  jmcneill 	sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_VM, FDT_INTR_MPSAFE,
    872  1.12  jmcneill 	    sunxi_gpio_intr, sc);
    873  1.12  jmcneill 	if (sc->sc_ih == NULL) {
    874  1.12  jmcneill 		aprint_error_dev(self, "failed to establish interrupt on %s\n",
    875  1.12  jmcneill 		    intrstr);
    876  1.12  jmcneill 		return;
    877  1.12  jmcneill 	}
    878  1.12  jmcneill 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
    879  1.12  jmcneill 	fdtbus_register_interrupt_controller(self, phandle,
    880  1.12  jmcneill 	    &sunxi_gpio_intrfuncs);
    881   1.1  jmcneill }
    882