Home | History | Annotate | Line # | Download | only in sunxi
sunxi_gpio.c revision 1.29
      1  1.29  jmcneill /* $NetBSD: sunxi_gpio.c,v 1.29 2021/01/15 00:38:23 jmcneill Exp $ */
      2   1.1  jmcneill 
      3   1.1  jmcneill /*-
      4   1.1  jmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5   1.1  jmcneill  * All rights reserved.
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8   1.1  jmcneill  * modification, are permitted provided that the following conditions
      9   1.1  jmcneill  * are met:
     10   1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15   1.1  jmcneill  *
     16   1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19   1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21   1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22   1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23   1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24   1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25   1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26   1.1  jmcneill  * SUCH DAMAGE.
     27   1.1  jmcneill  */
     28   1.1  jmcneill 
     29   1.1  jmcneill #include "opt_soc.h"
     30   1.1  jmcneill 
     31   1.1  jmcneill #include <sys/cdefs.h>
     32  1.29  jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_gpio.c,v 1.29 2021/01/15 00:38:23 jmcneill Exp $");
     33   1.1  jmcneill 
     34   1.1  jmcneill #include <sys/param.h>
     35   1.1  jmcneill #include <sys/bus.h>
     36   1.1  jmcneill #include <sys/device.h>
     37   1.1  jmcneill #include <sys/intr.h>
     38   1.1  jmcneill #include <sys/systm.h>
     39   1.1  jmcneill #include <sys/mutex.h>
     40   1.1  jmcneill #include <sys/kmem.h>
     41   1.1  jmcneill #include <sys/gpio.h>
     42  1.12  jmcneill #include <sys/bitops.h>
     43  1.13  jmcneill #include <sys/lwp.h>
     44   1.1  jmcneill 
     45   1.1  jmcneill #include <dev/fdt/fdtvar.h>
     46   1.5  jmcneill #include <dev/gpio/gpiovar.h>
     47   1.1  jmcneill 
     48   1.1  jmcneill #include <arm/sunxi/sunxi_gpio.h>
     49   1.1  jmcneill 
     50  1.15  jmcneill #define	SUNXI_GPIO_MAX_EINT_BANK	5
     51  1.12  jmcneill #define	SUNXI_GPIO_MAX_EINT		32
     52  1.12  jmcneill 
     53  1.24  jmcneill #define	SUNXI_GPIO_MAX_BANK		26
     54  1.24  jmcneill 
     55   1.4  jmcneill #define	SUNXI_GPIO_PORT(port)		(0x24 * (port))
     56   1.4  jmcneill #define SUNXI_GPIO_CFG(port, pin)	(SUNXI_GPIO_PORT(port) + 0x00 + (0x4 * ((pin) / 8)))
     57  1.28     skrll #define  SUNXI_GPIO_CFG_PINMASK(pin)	(0x7U << (((pin) % 8) * 4))
     58   1.1  jmcneill #define	SUNXI_GPIO_DATA(port)		(SUNXI_GPIO_PORT(port) + 0x10)
     59   1.1  jmcneill #define	SUNXI_GPIO_DRV(port, pin)	(SUNXI_GPIO_PORT(port) + 0x14 + (0x4 * ((pin) / 16)))
     60  1.28     skrll #define  SUNXI_GPIO_DRV_PINMASK(pin)	(0x3U << (((pin) % 16) * 2))
     61   1.1  jmcneill #define	SUNXI_GPIO_PULL(port, pin)	(SUNXI_GPIO_PORT(port) + 0x1c + (0x4 * ((pin) / 16)))
     62   1.2  jmcneill #define	 SUNXI_GPIO_PULL_DISABLE	0
     63   1.2  jmcneill #define	 SUNXI_GPIO_PULL_UP		1
     64   1.2  jmcneill #define	 SUNXI_GPIO_PULL_DOWN		2
     65  1.28     skrll #define  SUNXI_GPIO_PULL_PINMASK(pin)	(0x3U << (((pin) % 16) * 2))
     66  1.15  jmcneill #define	SUNXI_GPIO_INT_CFG(bank, eint)	(0x200 + (0x20 * (bank)) + (0x4 * ((eint) / 8)))
     67  1.28     skrll #define	 SUNXI_GPIO_INT_MODEMASK(eint)	(0xfU << (((eint) % 8) * 4))
     68  1.12  jmcneill #define	  SUNXI_GPIO_INT_MODE_POS_EDGE		0x0
     69  1.12  jmcneill #define	  SUNXI_GPIO_INT_MODE_NEG_EDGE		0x1
     70  1.12  jmcneill #define	  SUNXI_GPIO_INT_MODE_HIGH_LEVEL	0x2
     71  1.12  jmcneill #define	  SUNXI_GPIO_INT_MODE_LOW_LEVEL		0x3
     72  1.12  jmcneill #define	  SUNXI_GPIO_INT_MODE_DOUBLE_EDGE	0x4
     73  1.15  jmcneill #define	SUNXI_GPIO_INT_CTL(bank)	(0x210 + 0x20 * (bank))
     74  1.15  jmcneill #define	SUNXI_GPIO_INT_STATUS(bank)	(0x214 + 0x20 * (bank))
     75  1.26       tnn #define	SUNXI_GPIO_INT_DEBOUNCE(bank)	(0x218 + 0x20 * (bank))
     76  1.26       tnn #define	  SUNXI_GPIO_INT_DEBOUNCE_CLK_PRESCALE	__BITS(6,4)
     77  1.26       tnn #define	  SUNXI_GPIO_INT_DEBOUNCE_CLK_SEL	__BIT(0)
     78  1.24  jmcneill #define	SUNXI_GPIO_GRP_CONFIG(bank)	(0x300 + 0x4 * (bank))
     79  1.24  jmcneill #define	 SUNXI_GPIO_GRP_IO_BIAS_CONFIGMASK	0xf
     80   1.1  jmcneill 
     81   1.1  jmcneill static const struct of_compat_data compat_data[] = {
     82  1.14  jmcneill #ifdef SOC_SUN4I_A10
     83  1.14  jmcneill 	{ "allwinner,sun4i-a10-pinctrl",	(uintptr_t)&sun4i_a10_padconf },
     84  1.14  jmcneill #endif
     85  1.11  jmcneill #ifdef SOC_SUN5I_A13
     86  1.11  jmcneill 	{ "allwinner,sun5i-a13-pinctrl",	(uintptr_t)&sun5i_a13_padconf },
     87  1.17  jmcneill 	{ "nextthing,gr8-pinctrl",		(uintptr_t)&sun5i_a13_padconf },
     88  1.11  jmcneill #endif
     89   1.1  jmcneill #ifdef SOC_SUN6I_A31
     90   1.1  jmcneill 	{ "allwinner,sun6i-a31-pinctrl",	(uintptr_t)&sun6i_a31_padconf },
     91   1.2  jmcneill 	{ "allwinner,sun6i-a31-r-pinctrl",	(uintptr_t)&sun6i_a31_r_padconf },
     92   1.1  jmcneill #endif
     93  1.14  jmcneill #ifdef SOC_SUN7I_A20
     94  1.14  jmcneill 	{ "allwinner,sun7i-a20-pinctrl",	(uintptr_t)&sun7i_a20_padconf },
     95  1.14  jmcneill #endif
     96   1.6  jmcneill #ifdef SOC_SUN8I_A83T
     97   1.6  jmcneill 	{ "allwinner,sun8i-a83t-pinctrl",	(uintptr_t)&sun8i_a83t_padconf },
     98   1.6  jmcneill 	{ "allwinner,sun8i-a83t-r-pinctrl",	(uintptr_t)&sun8i_a83t_r_padconf },
     99   1.6  jmcneill #endif
    100   1.1  jmcneill #ifdef SOC_SUN8I_H3
    101   1.1  jmcneill 	{ "allwinner,sun8i-h3-pinctrl",		(uintptr_t)&sun8i_h3_padconf },
    102   1.3  jmcneill 	{ "allwinner,sun8i-h3-r-pinctrl",	(uintptr_t)&sun8i_h3_r_padconf },
    103   1.1  jmcneill #endif
    104  1.15  jmcneill #ifdef SOC_SUN9I_A80
    105  1.15  jmcneill 	{ "allwinner,sun9i-a80-pinctrl",	(uintptr_t)&sun9i_a80_padconf },
    106  1.15  jmcneill 	{ "allwinner,sun9i-a80-r-pinctrl",	(uintptr_t)&sun9i_a80_r_padconf },
    107  1.15  jmcneill #endif
    108   1.9  jmcneill #ifdef SOC_SUN50I_A64
    109   1.9  jmcneill 	{ "allwinner,sun50i-a64-pinctrl",	(uintptr_t)&sun50i_a64_padconf },
    110   1.9  jmcneill 	{ "allwinner,sun50i-a64-r-pinctrl",	(uintptr_t)&sun50i_a64_r_padconf },
    111   1.9  jmcneill #endif
    112  1.16  jmcneill #ifdef SOC_SUN50I_H5
    113  1.16  jmcneill 	{ "allwinner,sun50i-h5-pinctrl",	(uintptr_t)&sun8i_h3_padconf },
    114  1.16  jmcneill 	{ "allwinner,sun50i-h5-r-pinctrl",	(uintptr_t)&sun8i_h3_r_padconf },
    115  1.16  jmcneill #endif
    116  1.19  jmcneill #ifdef SOC_SUN50I_H6
    117  1.19  jmcneill 	{ "allwinner,sun50i-h6-pinctrl",	(uintptr_t)&sun50i_h6_padconf },
    118  1.19  jmcneill 	{ "allwinner,sun50i-h6-r-pinctrl",	(uintptr_t)&sun50i_h6_r_padconf },
    119  1.19  jmcneill #endif
    120   1.1  jmcneill 	{ NULL }
    121   1.1  jmcneill };
    122   1.1  jmcneill 
    123  1.12  jmcneill struct sunxi_gpio_eint {
    124  1.12  jmcneill 	int (*eint_func)(void *);
    125  1.12  jmcneill 	void *eint_arg;
    126  1.25       tnn 	bool eint_mpsafe;
    127  1.15  jmcneill 	int eint_bank;
    128  1.12  jmcneill 	int eint_num;
    129  1.12  jmcneill };
    130  1.12  jmcneill 
    131   1.1  jmcneill struct sunxi_gpio_softc {
    132   1.1  jmcneill 	device_t sc_dev;
    133   1.1  jmcneill 	bus_space_tag_t sc_bst;
    134   1.1  jmcneill 	bus_space_handle_t sc_bsh;
    135  1.24  jmcneill 	int sc_phandle;
    136   1.1  jmcneill 	const struct sunxi_gpio_padconf *sc_padconf;
    137   1.5  jmcneill 	kmutex_t sc_lock;
    138   1.5  jmcneill 
    139   1.5  jmcneill 	struct gpio_chipset_tag sc_gp;
    140   1.5  jmcneill 	gpio_pin_t *sc_pins;
    141   1.5  jmcneill 	device_t sc_gpiodev;
    142  1.12  jmcneill 
    143  1.24  jmcneill 	struct fdtbus_regulator *sc_pin_supply[SUNXI_GPIO_MAX_BANK];
    144  1.24  jmcneill 
    145  1.15  jmcneill 	u_int sc_eint_bank_max;
    146  1.15  jmcneill 
    147  1.12  jmcneill 	void *sc_ih;
    148  1.15  jmcneill 	struct sunxi_gpio_eint sc_eint[SUNXI_GPIO_MAX_EINT_BANK][SUNXI_GPIO_MAX_EINT];
    149   1.1  jmcneill };
    150   1.1  jmcneill 
    151   1.1  jmcneill struct sunxi_gpio_pin {
    152   1.1  jmcneill 	struct sunxi_gpio_softc *pin_sc;
    153   1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    154   1.1  jmcneill 	int pin_flags;
    155   1.1  jmcneill 	bool pin_actlo;
    156   1.1  jmcneill };
    157   1.1  jmcneill 
    158   1.1  jmcneill #define GPIO_READ(sc, reg) 		\
    159   1.1  jmcneill     bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
    160   1.1  jmcneill #define GPIO_WRITE(sc, reg, val) 	\
    161   1.1  jmcneill     bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
    162   1.1  jmcneill 
    163   1.1  jmcneill static int	sunxi_gpio_match(device_t, cfdata_t, void *);
    164   1.1  jmcneill static void	sunxi_gpio_attach(device_t, device_t, void *);
    165   1.1  jmcneill 
    166   1.1  jmcneill CFATTACH_DECL_NEW(sunxi_gpio, sizeof(struct sunxi_gpio_softc),
    167   1.1  jmcneill 	sunxi_gpio_match, sunxi_gpio_attach, NULL, NULL);
    168   1.1  jmcneill 
    169   1.1  jmcneill static const struct sunxi_gpio_pins *
    170   1.1  jmcneill sunxi_gpio_lookup(struct sunxi_gpio_softc *sc, uint8_t port, uint8_t pin)
    171   1.1  jmcneill {
    172   1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    173   1.1  jmcneill 	u_int n;
    174   1.1  jmcneill 
    175   1.1  jmcneill 	for (n = 0; n < sc->sc_padconf->npins; n++) {
    176   1.1  jmcneill 		pin_def = &sc->sc_padconf->pins[n];
    177   1.1  jmcneill 		if (pin_def->port == port && pin_def->pin == pin)
    178   1.1  jmcneill 			return pin_def;
    179   1.1  jmcneill 	}
    180   1.1  jmcneill 
    181   1.1  jmcneill 	return NULL;
    182   1.1  jmcneill }
    183   1.1  jmcneill 
    184   1.2  jmcneill static const struct sunxi_gpio_pins *
    185   1.2  jmcneill sunxi_gpio_lookup_byname(struct sunxi_gpio_softc *sc, const char *name)
    186   1.2  jmcneill {
    187   1.2  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    188   1.2  jmcneill 	u_int n;
    189   1.2  jmcneill 
    190   1.2  jmcneill 	for (n = 0; n < sc->sc_padconf->npins; n++) {
    191   1.2  jmcneill 		pin_def = &sc->sc_padconf->pins[n];
    192   1.2  jmcneill 		if (strcmp(pin_def->name, name) == 0)
    193   1.2  jmcneill 			return pin_def;
    194   1.2  jmcneill 	}
    195   1.2  jmcneill 
    196   1.2  jmcneill 	return NULL;
    197   1.2  jmcneill }
    198   1.2  jmcneill 
    199   1.1  jmcneill static int
    200   1.1  jmcneill sunxi_gpio_setfunc(struct sunxi_gpio_softc *sc,
    201   1.1  jmcneill     const struct sunxi_gpio_pins *pin_def, const char *func)
    202   1.1  jmcneill {
    203   1.1  jmcneill 	uint32_t cfg;
    204   1.1  jmcneill 	u_int n;
    205   1.1  jmcneill 
    206   1.5  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    207   1.5  jmcneill 
    208   1.1  jmcneill 	const bus_size_t cfg_reg = SUNXI_GPIO_CFG(pin_def->port, pin_def->pin);
    209   1.1  jmcneill 	const uint32_t cfg_mask = SUNXI_GPIO_CFG_PINMASK(pin_def->pin);
    210   1.1  jmcneill 
    211   1.1  jmcneill 	for (n = 0; n < SUNXI_GPIO_MAXFUNC; n++) {
    212   1.1  jmcneill 		if (pin_def->functions[n] == NULL)
    213   1.1  jmcneill 			continue;
    214   1.1  jmcneill 		if (strcmp(pin_def->functions[n], func) == 0) {
    215   1.1  jmcneill 			cfg = GPIO_READ(sc, cfg_reg);
    216   1.1  jmcneill 			cfg &= ~cfg_mask;
    217   1.1  jmcneill 			cfg |= __SHIFTIN(n, cfg_mask);
    218   1.4  jmcneill #ifdef SUNXI_GPIO_DEBUG
    219   1.4  jmcneill 			device_printf(sc->sc_dev, "P%c%02d cfg %08x -> %08x\n",
    220   1.4  jmcneill 			    pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, cfg_reg), cfg);
    221   1.4  jmcneill #endif
    222   1.1  jmcneill 			GPIO_WRITE(sc, cfg_reg, cfg);
    223   1.1  jmcneill 			return 0;
    224   1.1  jmcneill 		}
    225   1.1  jmcneill 	}
    226   1.1  jmcneill 
    227   1.1  jmcneill 	/* Function not found */
    228   1.1  jmcneill 	device_printf(sc->sc_dev, "function '%s' not supported on P%c%02d\n",
    229   1.1  jmcneill 	    func, pin_def->port + 'A', pin_def->pin);
    230   1.1  jmcneill 
    231   1.1  jmcneill 	return ENXIO;
    232   1.1  jmcneill }
    233   1.1  jmcneill 
    234   1.1  jmcneill static int
    235   1.2  jmcneill sunxi_gpio_setpull(struct sunxi_gpio_softc *sc,
    236   1.2  jmcneill     const struct sunxi_gpio_pins *pin_def, int flags)
    237   1.2  jmcneill {
    238   1.2  jmcneill 	uint32_t pull;
    239   1.2  jmcneill 
    240   1.5  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    241   1.5  jmcneill 
    242   1.2  jmcneill 	const bus_size_t pull_reg = SUNXI_GPIO_PULL(pin_def->port, pin_def->pin);
    243   1.2  jmcneill 	const uint32_t pull_mask = SUNXI_GPIO_PULL_PINMASK(pin_def->pin);
    244   1.2  jmcneill 
    245   1.2  jmcneill 	pull = GPIO_READ(sc, pull_reg);
    246   1.2  jmcneill 	pull &= ~pull_mask;
    247   1.2  jmcneill 	if (flags & GPIO_PIN_PULLUP)
    248   1.2  jmcneill 		pull |= __SHIFTIN(SUNXI_GPIO_PULL_UP, pull_mask);
    249   1.2  jmcneill 	else if (flags & GPIO_PIN_PULLDOWN)
    250   1.2  jmcneill 		pull |= __SHIFTIN(SUNXI_GPIO_PULL_DOWN, pull_mask);
    251   1.2  jmcneill 	else
    252   1.2  jmcneill 		pull |= __SHIFTIN(SUNXI_GPIO_PULL_DISABLE, pull_mask);
    253   1.4  jmcneill #ifdef SUNXI_GPIO_DEBUG
    254   1.4  jmcneill 	device_printf(sc->sc_dev, "P%c%02d pull %08x -> %08x\n",
    255   1.4  jmcneill 	    pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, pull_reg), pull);
    256   1.4  jmcneill #endif
    257   1.2  jmcneill 	GPIO_WRITE(sc, pull_reg, pull);
    258   1.2  jmcneill 
    259   1.2  jmcneill 	return 0;
    260   1.2  jmcneill }
    261   1.2  jmcneill 
    262   1.2  jmcneill static int
    263   1.2  jmcneill sunxi_gpio_setdrv(struct sunxi_gpio_softc *sc,
    264   1.2  jmcneill     const struct sunxi_gpio_pins *pin_def, int drive_strength)
    265   1.2  jmcneill {
    266   1.2  jmcneill 	uint32_t drv;
    267   1.2  jmcneill 
    268   1.5  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    269   1.5  jmcneill 
    270   1.2  jmcneill 	if (drive_strength < 10 || drive_strength > 40)
    271   1.2  jmcneill 		return EINVAL;
    272   1.2  jmcneill 
    273   1.2  jmcneill 	const bus_size_t drv_reg = SUNXI_GPIO_DRV(pin_def->port, pin_def->pin);
    274   1.2  jmcneill 	const uint32_t drv_mask = SUNXI_GPIO_DRV_PINMASK(pin_def->pin);
    275   1.2  jmcneill 
    276   1.2  jmcneill 	drv = GPIO_READ(sc, drv_reg);
    277   1.2  jmcneill 	drv &= ~drv_mask;
    278   1.2  jmcneill 	drv |= __SHIFTIN((drive_strength / 10) - 1, drv_mask);
    279   1.4  jmcneill #ifdef SUNXI_GPIO_DEBUG
    280   1.4  jmcneill 	device_printf(sc->sc_dev, "P%c%02d drv %08x -> %08x\n",
    281   1.4  jmcneill 	    pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, drv_reg), drv);
    282   1.4  jmcneill #endif
    283   1.2  jmcneill 	GPIO_WRITE(sc, drv_reg, drv);
    284   1.2  jmcneill 
    285   1.2  jmcneill 	return 0;
    286   1.2  jmcneill }
    287   1.2  jmcneill 
    288   1.2  jmcneill static int
    289   1.1  jmcneill sunxi_gpio_ctl(struct sunxi_gpio_softc *sc, const struct sunxi_gpio_pins *pin_def,
    290   1.1  jmcneill     int flags)
    291   1.1  jmcneill {
    292   1.5  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    293   1.5  jmcneill 
    294   1.1  jmcneill 	if (flags & GPIO_PIN_INPUT)
    295   1.1  jmcneill 		return sunxi_gpio_setfunc(sc, pin_def, "gpio_in");
    296   1.1  jmcneill 	if (flags & GPIO_PIN_OUTPUT)
    297   1.1  jmcneill 		return sunxi_gpio_setfunc(sc, pin_def, "gpio_out");
    298   1.1  jmcneill 
    299   1.1  jmcneill 	return EINVAL;
    300   1.1  jmcneill }
    301   1.1  jmcneill 
    302   1.1  jmcneill static void *
    303   1.1  jmcneill sunxi_gpio_acquire(device_t dev, const void *data, size_t len, int flags)
    304   1.1  jmcneill {
    305   1.1  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    306   1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    307   1.1  jmcneill 	struct sunxi_gpio_pin *gpin;
    308   1.1  jmcneill 	const u_int *gpio = data;
    309   1.1  jmcneill 	int error;
    310   1.1  jmcneill 
    311   1.1  jmcneill 	if (len != 16)
    312   1.1  jmcneill 		return NULL;
    313   1.1  jmcneill 
    314   1.1  jmcneill 	const uint8_t port = be32toh(gpio[1]) & 0xff;
    315   1.1  jmcneill 	const uint8_t pin = be32toh(gpio[2]) & 0xff;
    316   1.1  jmcneill 	const bool actlo = be32toh(gpio[3]) & 1;
    317   1.1  jmcneill 
    318   1.1  jmcneill 	pin_def = sunxi_gpio_lookup(sc, port, pin);
    319   1.1  jmcneill 	if (pin_def == NULL)
    320   1.1  jmcneill 		return NULL;
    321   1.1  jmcneill 
    322   1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    323   1.1  jmcneill 	error = sunxi_gpio_ctl(sc, pin_def, flags);
    324   1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    325   1.5  jmcneill 
    326   1.1  jmcneill 	if (error != 0)
    327   1.1  jmcneill 		return NULL;
    328   1.1  jmcneill 
    329   1.1  jmcneill 	gpin = kmem_zalloc(sizeof(*gpin), KM_SLEEP);
    330   1.1  jmcneill 	gpin->pin_sc = sc;
    331   1.1  jmcneill 	gpin->pin_def = pin_def;
    332   1.1  jmcneill 	gpin->pin_flags = flags;
    333   1.1  jmcneill 	gpin->pin_actlo = actlo;
    334   1.1  jmcneill 
    335   1.1  jmcneill 	return gpin;
    336   1.1  jmcneill }
    337   1.1  jmcneill 
    338   1.1  jmcneill static void
    339   1.1  jmcneill sunxi_gpio_release(device_t dev, void *priv)
    340   1.1  jmcneill {
    341  1.21  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    342   1.1  jmcneill 	struct sunxi_gpio_pin *pin = priv;
    343   1.1  jmcneill 
    344  1.21  jmcneill 	mutex_enter(&sc->sc_lock);
    345   1.1  jmcneill 	sunxi_gpio_ctl(pin->pin_sc, pin->pin_def, GPIO_PIN_INPUT);
    346  1.21  jmcneill 	mutex_exit(&sc->sc_lock);
    347   1.1  jmcneill 
    348   1.1  jmcneill 	kmem_free(pin, sizeof(*pin));
    349  1.18     skrll }
    350   1.1  jmcneill 
    351   1.1  jmcneill static int
    352   1.1  jmcneill sunxi_gpio_read(device_t dev, void *priv, bool raw)
    353   1.1  jmcneill {
    354   1.1  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    355   1.1  jmcneill 	struct sunxi_gpio_pin *pin = priv;
    356   1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def = pin->pin_def;
    357   1.1  jmcneill 	uint32_t data;
    358   1.1  jmcneill 	int val;
    359   1.1  jmcneill 
    360   1.1  jmcneill 	KASSERT(sc == pin->pin_sc);
    361   1.1  jmcneill 
    362   1.1  jmcneill 	const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
    363   1.1  jmcneill 	const uint32_t data_mask = __BIT(pin_def->pin);
    364   1.1  jmcneill 
    365   1.5  jmcneill 	/* No lock required for reads */
    366   1.1  jmcneill 	data = GPIO_READ(sc, data_reg);
    367   1.1  jmcneill 	val = __SHIFTOUT(data, data_mask);
    368   1.1  jmcneill 	if (!raw && pin->pin_actlo)
    369   1.1  jmcneill 		val = !val;
    370   1.1  jmcneill 
    371   1.1  jmcneill #ifdef SUNXI_GPIO_DEBUG
    372   1.1  jmcneill 	device_printf(dev, "P%c%02d rd %08x (%d %d)\n",
    373   1.1  jmcneill 	    pin_def->port + 'A', pin_def->pin, data,
    374   1.1  jmcneill 	    __SHIFTOUT(val, data_mask), val);
    375   1.1  jmcneill #endif
    376   1.1  jmcneill 
    377   1.1  jmcneill 	return val;
    378   1.1  jmcneill }
    379   1.1  jmcneill 
    380   1.1  jmcneill static void
    381   1.1  jmcneill sunxi_gpio_write(device_t dev, void *priv, int val, bool raw)
    382   1.1  jmcneill {
    383   1.1  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    384   1.1  jmcneill 	struct sunxi_gpio_pin *pin = priv;
    385   1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def = pin->pin_def;
    386   1.1  jmcneill 	uint32_t data;
    387   1.1  jmcneill 
    388   1.1  jmcneill 	KASSERT(sc == pin->pin_sc);
    389   1.1  jmcneill 
    390   1.1  jmcneill 	const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
    391   1.1  jmcneill 	const uint32_t data_mask = __BIT(pin_def->pin);
    392   1.1  jmcneill 
    393   1.1  jmcneill 	if (!raw && pin->pin_actlo)
    394   1.1  jmcneill 		val = !val;
    395   1.1  jmcneill 
    396   1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    397   1.1  jmcneill 	data = GPIO_READ(sc, data_reg);
    398   1.1  jmcneill 	data &= ~data_mask;
    399   1.1  jmcneill 	data |= __SHIFTIN(val, data_mask);
    400   1.1  jmcneill #ifdef SUNXI_GPIO_DEBUG
    401   1.1  jmcneill 	device_printf(dev, "P%c%02d wr %08x -> %08x\n",
    402   1.4  jmcneill 	    pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, data_reg), data);
    403   1.1  jmcneill #endif
    404   1.7  jmcneill 	GPIO_WRITE(sc, data_reg, data);
    405   1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    406   1.1  jmcneill }
    407   1.1  jmcneill 
    408   1.1  jmcneill static struct fdtbus_gpio_controller_func sunxi_gpio_funcs = {
    409   1.1  jmcneill 	.acquire = sunxi_gpio_acquire,
    410   1.1  jmcneill 	.release = sunxi_gpio_release,
    411   1.1  jmcneill 	.read = sunxi_gpio_read,
    412   1.1  jmcneill 	.write = sunxi_gpio_write,
    413   1.1  jmcneill };
    414   1.1  jmcneill 
    415  1.12  jmcneill static int
    416  1.12  jmcneill sunxi_gpio_intr(void *priv)
    417  1.12  jmcneill {
    418  1.12  jmcneill 	struct sunxi_gpio_softc * const sc = priv;
    419  1.12  jmcneill 	struct sunxi_gpio_eint *eint;
    420  1.12  jmcneill 	uint32_t status, bit;
    421  1.15  jmcneill 	u_int bank;
    422  1.12  jmcneill 	int ret = 0;
    423  1.12  jmcneill 
    424  1.15  jmcneill 	for (bank = 0; bank <= sc->sc_eint_bank_max; bank++) {
    425  1.15  jmcneill 		status = GPIO_READ(sc, SUNXI_GPIO_INT_STATUS(bank));
    426  1.15  jmcneill 		if (status == 0)
    427  1.15  jmcneill 			continue;
    428  1.15  jmcneill 		GPIO_WRITE(sc, SUNXI_GPIO_INT_STATUS(bank), status);
    429  1.12  jmcneill 
    430  1.15  jmcneill 		while ((bit = ffs32(status)) != 0) {
    431  1.15  jmcneill 			status &= ~__BIT(bit - 1);
    432  1.15  jmcneill 			eint = &sc->sc_eint[bank][bit - 1];
    433  1.15  jmcneill 			if (eint->eint_func == NULL)
    434  1.15  jmcneill 				continue;
    435  1.25       tnn 			if (!eint->eint_mpsafe)
    436  1.15  jmcneill 				KERNEL_LOCK(1, curlwp);
    437  1.15  jmcneill 			ret |= eint->eint_func(eint->eint_arg);
    438  1.25       tnn 			if (!eint->eint_mpsafe)
    439  1.15  jmcneill 				KERNEL_UNLOCK_ONE(curlwp);
    440  1.15  jmcneill 		}
    441  1.12  jmcneill 	}
    442  1.12  jmcneill 
    443  1.12  jmcneill 	return ret;
    444  1.12  jmcneill }
    445  1.12  jmcneill 
    446  1.12  jmcneill static void *
    447  1.25       tnn sunxi_intr_enable(struct sunxi_gpio_softc *sc,
    448  1.25       tnn     const struct sunxi_gpio_pins *pin_def, u_int mode, bool mpsafe,
    449  1.12  jmcneill     int (*func)(void *), void *arg)
    450  1.12  jmcneill {
    451  1.25       tnn 	uint32_t val;
    452  1.12  jmcneill 	struct sunxi_gpio_eint *eint;
    453  1.25       tnn 
    454  1.12  jmcneill 	if (pin_def->functions[pin_def->eint_func] == NULL ||
    455  1.20    bouyer 	    strcmp(pin_def->functions[pin_def->eint_func], "irq") != 0)
    456  1.12  jmcneill 		return NULL;
    457  1.12  jmcneill 
    458  1.12  jmcneill 	KASSERT(pin_def->eint_num < SUNXI_GPIO_MAX_EINT);
    459  1.12  jmcneill 
    460  1.12  jmcneill 	mutex_enter(&sc->sc_lock);
    461  1.12  jmcneill 
    462  1.15  jmcneill 	eint = &sc->sc_eint[pin_def->eint_bank][pin_def->eint_num];
    463  1.12  jmcneill 	if (eint->eint_func != NULL) {
    464  1.12  jmcneill 		mutex_exit(&sc->sc_lock);
    465  1.12  jmcneill 		return NULL;	/* in use */
    466  1.12  jmcneill 	}
    467  1.12  jmcneill 
    468  1.12  jmcneill 	/* Set function */
    469  1.20    bouyer 	if (sunxi_gpio_setfunc(sc, pin_def, "irq") != 0) {
    470  1.12  jmcneill 		mutex_exit(&sc->sc_lock);
    471  1.12  jmcneill 		return NULL;
    472  1.12  jmcneill 	}
    473  1.12  jmcneill 
    474  1.12  jmcneill 	eint->eint_func = func;
    475  1.12  jmcneill 	eint->eint_arg = arg;
    476  1.25       tnn 	eint->eint_mpsafe = mpsafe;
    477  1.15  jmcneill 	eint->eint_bank = pin_def->eint_bank;
    478  1.12  jmcneill 	eint->eint_num = pin_def->eint_num;
    479  1.12  jmcneill 
    480  1.12  jmcneill 	/* Configure eint mode */
    481  1.15  jmcneill 	val = GPIO_READ(sc, SUNXI_GPIO_INT_CFG(eint->eint_bank, eint->eint_num));
    482  1.12  jmcneill 	val &= ~SUNXI_GPIO_INT_MODEMASK(eint->eint_num);
    483  1.12  jmcneill 	val |= __SHIFTIN(mode, SUNXI_GPIO_INT_MODEMASK(eint->eint_num));
    484  1.15  jmcneill 	GPIO_WRITE(sc, SUNXI_GPIO_INT_CFG(eint->eint_bank, eint->eint_num), val);
    485  1.12  jmcneill 
    486  1.26       tnn 	val = SUNXI_GPIO_INT_DEBOUNCE_CLK_SEL;
    487  1.26       tnn 	GPIO_WRITE(sc, SUNXI_GPIO_INT_DEBOUNCE(eint->eint_bank), val);
    488  1.26       tnn 
    489  1.12  jmcneill 	/* Enable eint */
    490  1.15  jmcneill 	val = GPIO_READ(sc, SUNXI_GPIO_INT_CTL(eint->eint_bank));
    491  1.12  jmcneill 	val |= __BIT(eint->eint_num);
    492  1.15  jmcneill 	GPIO_WRITE(sc, SUNXI_GPIO_INT_CTL(eint->eint_bank), val);
    493  1.12  jmcneill 
    494  1.12  jmcneill 	mutex_exit(&sc->sc_lock);
    495  1.12  jmcneill 
    496  1.12  jmcneill 	return eint;
    497  1.12  jmcneill }
    498  1.12  jmcneill 
    499  1.12  jmcneill static void
    500  1.25       tnn sunxi_intr_disable(struct sunxi_gpio_softc *sc, struct sunxi_gpio_eint *eint)
    501  1.12  jmcneill {
    502  1.12  jmcneill 	uint32_t val;
    503  1.12  jmcneill 
    504  1.12  jmcneill 	KASSERT(eint->eint_func != NULL);
    505  1.12  jmcneill 
    506  1.12  jmcneill 	mutex_enter(&sc->sc_lock);
    507  1.12  jmcneill 
    508  1.12  jmcneill 	/* Disable eint */
    509  1.15  jmcneill 	val = GPIO_READ(sc, SUNXI_GPIO_INT_CTL(eint->eint_bank));
    510  1.12  jmcneill 	val &= ~__BIT(eint->eint_num);
    511  1.15  jmcneill 	GPIO_WRITE(sc, SUNXI_GPIO_INT_CTL(eint->eint_bank), val);
    512  1.15  jmcneill 	GPIO_WRITE(sc, SUNXI_GPIO_INT_STATUS(eint->eint_bank), __BIT(eint->eint_num));
    513  1.12  jmcneill 
    514  1.12  jmcneill 	eint->eint_func = NULL;
    515  1.12  jmcneill 	eint->eint_arg = NULL;
    516  1.25       tnn 	eint->eint_mpsafe = false;
    517  1.12  jmcneill 
    518  1.12  jmcneill 	mutex_exit(&sc->sc_lock);
    519  1.12  jmcneill }
    520  1.12  jmcneill 
    521  1.25       tnn static void *
    522  1.25       tnn sunxi_fdt_intr_establish(device_t dev, u_int *specifier, int ipl, int flags,
    523  1.29  jmcneill     int (*func)(void *), void *arg, const char *xname)
    524  1.25       tnn {
    525  1.25       tnn 	struct sunxi_gpio_softc * const sc = device_private(dev);
    526  1.25       tnn 	bool mpsafe = (flags & FDT_INTR_MPSAFE) != 0;
    527  1.25       tnn 	const struct sunxi_gpio_pins *pin_def;
    528  1.25       tnn 	u_int mode;
    529  1.25       tnn 
    530  1.25       tnn 	if (ipl != IPL_VM) {
    531  1.25       tnn 		aprint_error_dev(dev, "%s: wrong IPL %d (expected %d)\n",
    532  1.25       tnn 		    __func__, ipl, IPL_VM);
    533  1.25       tnn 		return NULL;
    534  1.25       tnn 	}
    535  1.25       tnn 
    536  1.25       tnn 	/* 1st cell is the bank */
    537  1.25       tnn 	/* 2nd cell is the pin */
    538  1.25       tnn 	/* 3rd cell is flags */
    539  1.25       tnn 	const u_int port = be32toh(specifier[0]);
    540  1.25       tnn 	const u_int pin = be32toh(specifier[1]);
    541  1.25       tnn 	const u_int type = be32toh(specifier[2]) & 0xf;
    542  1.25       tnn 
    543  1.25       tnn 	switch (type) {
    544  1.25       tnn 	case FDT_INTR_TYPE_POS_EDGE:
    545  1.25       tnn 		mode = SUNXI_GPIO_INT_MODE_POS_EDGE;
    546  1.25       tnn 		break;
    547  1.25       tnn 	case FDT_INTR_TYPE_NEG_EDGE:
    548  1.25       tnn 		mode = SUNXI_GPIO_INT_MODE_NEG_EDGE;
    549  1.25       tnn 		break;
    550  1.25       tnn 	case FDT_INTR_TYPE_DOUBLE_EDGE:
    551  1.25       tnn 		mode = SUNXI_GPIO_INT_MODE_DOUBLE_EDGE;
    552  1.25       tnn 		break;
    553  1.25       tnn 	case FDT_INTR_TYPE_HIGH_LEVEL:
    554  1.25       tnn 		mode = SUNXI_GPIO_INT_MODE_HIGH_LEVEL;
    555  1.25       tnn 		break;
    556  1.25       tnn 	case FDT_INTR_TYPE_LOW_LEVEL:
    557  1.25       tnn 		mode = SUNXI_GPIO_INT_MODE_LOW_LEVEL;
    558  1.25       tnn 		break;
    559  1.25       tnn 	default:
    560  1.25       tnn 		aprint_error_dev(dev, "%s: unsupported irq type 0x%x\n",
    561  1.25       tnn 		    __func__, type);
    562  1.25       tnn 		return NULL;
    563  1.25       tnn 	}
    564  1.25       tnn 
    565  1.25       tnn 	pin_def = sunxi_gpio_lookup(sc, port, pin);
    566  1.25       tnn 	if (pin_def == NULL)
    567  1.25       tnn 		return NULL;
    568  1.25       tnn 
    569  1.25       tnn 	return sunxi_intr_enable(sc, pin_def, mode, mpsafe, func, arg);
    570  1.25       tnn }
    571  1.25       tnn 
    572  1.25       tnn static void
    573  1.25       tnn sunxi_fdt_intr_disestablish(device_t dev, void *ih)
    574  1.25       tnn {
    575  1.25       tnn 	struct sunxi_gpio_softc * const sc = device_private(dev);
    576  1.25       tnn 	struct sunxi_gpio_eint * const eint = ih;
    577  1.25       tnn 
    578  1.25       tnn 	sunxi_intr_disable(sc, eint);
    579  1.25       tnn }
    580  1.25       tnn 
    581  1.12  jmcneill static bool
    582  1.25       tnn sunxi_fdt_intrstr(device_t dev, u_int *specifier, char *buf, size_t buflen)
    583  1.12  jmcneill {
    584  1.12  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    585  1.12  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    586  1.12  jmcneill 
    587  1.12  jmcneill 	/* 1st cell is the bank */
    588  1.12  jmcneill 	/* 2nd cell is the pin */
    589  1.12  jmcneill 	/* 3rd cell is flags */
    590  1.12  jmcneill 	if (!specifier)
    591  1.12  jmcneill 		return false;
    592  1.12  jmcneill 	const u_int port = be32toh(specifier[0]);
    593  1.12  jmcneill 	const u_int pin = be32toh(specifier[1]);
    594  1.12  jmcneill 
    595  1.12  jmcneill 	pin_def = sunxi_gpio_lookup(sc, port, pin);
    596  1.12  jmcneill 	if (pin_def == NULL)
    597  1.12  jmcneill 		return false;
    598  1.12  jmcneill 
    599  1.12  jmcneill 	snprintf(buf, buflen, "GPIO %s", pin_def->name);
    600  1.12  jmcneill 
    601  1.12  jmcneill 	return true;
    602  1.12  jmcneill }
    603  1.12  jmcneill 
    604  1.12  jmcneill static struct fdtbus_interrupt_controller_func sunxi_gpio_intrfuncs = {
    605  1.25       tnn 	.establish = sunxi_fdt_intr_establish,
    606  1.25       tnn 	.disestablish = sunxi_fdt_intr_disestablish,
    607  1.25       tnn 	.intrstr = sunxi_fdt_intrstr,
    608  1.12  jmcneill };
    609  1.12  jmcneill 
    610  1.25       tnn static void *
    611  1.25       tnn sunxi_gpio_intr_establish(void *vsc, int pin, int ipl, int irqmode,
    612  1.25       tnn     int (*func)(void *), void *arg)
    613  1.25       tnn {
    614  1.25       tnn 	struct sunxi_gpio_softc * const sc = vsc;
    615  1.25       tnn 	bool mpsafe = (irqmode & GPIO_INTR_MPSAFE) != 0;
    616  1.25       tnn 	int type = irqmode & GPIO_INTR_MODE_MASK;
    617  1.25       tnn 	const struct sunxi_gpio_pins *pin_def;
    618  1.25       tnn 	u_int mode;
    619  1.25       tnn 
    620  1.25       tnn 	switch (type) {
    621  1.25       tnn 	case GPIO_INTR_POS_EDGE:
    622  1.25       tnn 		mode = SUNXI_GPIO_INT_MODE_POS_EDGE;
    623  1.25       tnn 		break;
    624  1.25       tnn 	case GPIO_INTR_NEG_EDGE:
    625  1.25       tnn 		mode = SUNXI_GPIO_INT_MODE_NEG_EDGE;
    626  1.25       tnn 		break;
    627  1.25       tnn 	case GPIO_INTR_DOUBLE_EDGE:
    628  1.25       tnn 		mode = SUNXI_GPIO_INT_MODE_DOUBLE_EDGE;
    629  1.25       tnn 		break;
    630  1.25       tnn 	case GPIO_INTR_HIGH_LEVEL:
    631  1.25       tnn 		mode = SUNXI_GPIO_INT_MODE_HIGH_LEVEL;
    632  1.25       tnn 		break;
    633  1.25       tnn 	case GPIO_INTR_LOW_LEVEL:
    634  1.25       tnn 		mode = SUNXI_GPIO_INT_MODE_LOW_LEVEL;
    635  1.25       tnn 		break;
    636  1.25       tnn 	default:
    637  1.25       tnn 		aprint_error_dev(sc->sc_dev, "%s: unsupported irq type 0x%x\n",
    638  1.25       tnn 				 __func__, type);
    639  1.25       tnn 		return NULL;
    640  1.25       tnn 	}
    641  1.25       tnn 
    642  1.25       tnn 	if (pin < 0 || pin >= sc->sc_padconf->npins)
    643  1.25       tnn 		return NULL;
    644  1.25       tnn 	pin_def = &sc->sc_padconf->pins[pin];
    645  1.25       tnn 
    646  1.25       tnn 	return sunxi_intr_enable(sc, pin_def, mode, mpsafe, func, arg);
    647  1.25       tnn }
    648  1.25       tnn 
    649  1.25       tnn static void
    650  1.25       tnn sunxi_gpio_intr_disestablish(void *vsc, void *ih)
    651  1.25       tnn {
    652  1.25       tnn 	struct sunxi_gpio_softc * const sc = vsc;
    653  1.25       tnn 	struct sunxi_gpio_eint * const eint = ih;
    654  1.25       tnn 
    655  1.25       tnn 	sunxi_intr_disable(sc, eint);
    656  1.25       tnn }
    657  1.25       tnn 
    658  1.25       tnn static bool
    659  1.25       tnn sunxi_gpio_intrstr(void *vsc, int pin, int irqmode, char *buf, size_t buflen)
    660  1.25       tnn {
    661  1.25       tnn 	struct sunxi_gpio_softc * const sc = vsc;
    662  1.25       tnn 	const struct sunxi_gpio_pins *pin_def;
    663  1.25       tnn 
    664  1.25       tnn 	if (pin < 0 || pin >= sc->sc_padconf->npins)
    665  1.25       tnn 		return NULL;
    666  1.25       tnn 	pin_def = &sc->sc_padconf->pins[pin];
    667  1.25       tnn 
    668  1.25       tnn 	snprintf(buf, buflen, "GPIO %s", pin_def->name);
    669  1.25       tnn 
    670  1.25       tnn 	return true;
    671  1.25       tnn }
    672  1.25       tnn 
    673  1.10  jmcneill static const char *
    674  1.10  jmcneill sunxi_pinctrl_parse_function(int phandle)
    675  1.10  jmcneill {
    676  1.10  jmcneill 	const char *function;
    677  1.10  jmcneill 
    678  1.22   thorpej 	function = fdtbus_pinctrl_parse_function(phandle);
    679  1.10  jmcneill 	if (function != NULL)
    680  1.10  jmcneill 		return function;
    681  1.10  jmcneill 
    682  1.10  jmcneill 	return fdtbus_get_string(phandle, "allwinner,function");
    683  1.10  jmcneill }
    684  1.10  jmcneill 
    685  1.10  jmcneill static const char *
    686  1.10  jmcneill sunxi_pinctrl_parse_pins(int phandle, int *pins_len)
    687  1.10  jmcneill {
    688  1.22   thorpej 	const char *pins;
    689  1.10  jmcneill 	int len;
    690  1.10  jmcneill 
    691  1.22   thorpej 	pins = fdtbus_pinctrl_parse_pins(phandle, pins_len);
    692  1.22   thorpej 	if (pins != NULL)
    693  1.22   thorpej 		return pins;
    694  1.10  jmcneill 
    695  1.10  jmcneill 	len = OF_getproplen(phandle, "allwinner,pins");
    696  1.10  jmcneill 	if (len > 0) {
    697  1.10  jmcneill 		*pins_len = len;
    698  1.24  jmcneill 		return fdtbus_get_prop(phandle, "allwinner,pins", pins_len);
    699  1.10  jmcneill 	}
    700  1.10  jmcneill 
    701  1.10  jmcneill 	return NULL;
    702  1.10  jmcneill }
    703  1.10  jmcneill 
    704  1.10  jmcneill static int
    705  1.10  jmcneill sunxi_pinctrl_parse_bias(int phandle)
    706  1.10  jmcneill {
    707  1.10  jmcneill 	u_int pull;
    708  1.22   thorpej 	int bias;
    709  1.22   thorpej 
    710  1.22   thorpej 	bias = fdtbus_pinctrl_parse_bias(phandle, NULL);
    711  1.22   thorpej 	if (bias != -1)
    712  1.22   thorpej 		return bias;
    713  1.10  jmcneill 
    714  1.22   thorpej 	if (of_getprop_uint32(phandle, "allwinner,pull", &pull) == 0) {
    715  1.10  jmcneill 		switch (pull) {
    716  1.10  jmcneill 		case 0:
    717  1.10  jmcneill 			bias = 0;
    718  1.10  jmcneill 			break;
    719  1.10  jmcneill 		case 1:
    720  1.10  jmcneill 			bias = GPIO_PIN_PULLUP;
    721  1.10  jmcneill 			break;
    722  1.10  jmcneill 		case 2:
    723  1.10  jmcneill 			bias = GPIO_PIN_PULLDOWN;
    724  1.10  jmcneill 			break;
    725  1.10  jmcneill 		}
    726  1.10  jmcneill 	}
    727  1.10  jmcneill 
    728  1.10  jmcneill 	return bias;
    729  1.10  jmcneill }
    730  1.10  jmcneill 
    731  1.10  jmcneill static int
    732  1.10  jmcneill sunxi_pinctrl_parse_drive_strength(int phandle)
    733  1.10  jmcneill {
    734  1.10  jmcneill 	int val;
    735  1.10  jmcneill 
    736  1.22   thorpej 	val = fdtbus_pinctrl_parse_drive_strength(phandle);
    737  1.22   thorpej 	if (val != -1)
    738  1.10  jmcneill 		return val;
    739  1.10  jmcneill 
    740  1.10  jmcneill 	if (of_getprop_uint32(phandle, "allwinner,drive", &val) == 0)
    741  1.10  jmcneill 		return (val + 1) * 10;
    742  1.10  jmcneill 
    743  1.10  jmcneill 	return -1;
    744  1.10  jmcneill }
    745  1.10  jmcneill 
    746  1.24  jmcneill static void
    747  1.24  jmcneill sunxi_pinctrl_enable_regulator(struct sunxi_gpio_softc *sc,
    748  1.24  jmcneill     const struct sunxi_gpio_pins *pin_def)
    749  1.24  jmcneill {
    750  1.24  jmcneill 	char supply_prop[16];
    751  1.24  jmcneill 	uint32_t val;
    752  1.24  jmcneill 	u_int uvol;
    753  1.24  jmcneill 	int error;
    754  1.24  jmcneill 
    755  1.24  jmcneill 	const char c = tolower(pin_def->name[1]);
    756  1.24  jmcneill 	if (c < 'a' || c > 'z')
    757  1.24  jmcneill 		return;
    758  1.24  jmcneill 	const int index = c - 'a';
    759  1.24  jmcneill 
    760  1.24  jmcneill 	if (sc->sc_pin_supply[index] != NULL) {
    761  1.24  jmcneill 		/* Already enabled */
    762  1.24  jmcneill 		return;
    763  1.24  jmcneill 	}
    764  1.24  jmcneill 
    765  1.24  jmcneill 	snprintf(supply_prop, sizeof(supply_prop), "vcc-p%c-supply", c);
    766  1.24  jmcneill 	sc->sc_pin_supply[index] = fdtbus_regulator_acquire(sc->sc_phandle, supply_prop);
    767  1.24  jmcneill 	if (sc->sc_pin_supply[index] == NULL)
    768  1.24  jmcneill 		return;
    769  1.24  jmcneill 
    770  1.24  jmcneill 	aprint_debug_dev(sc->sc_dev, "enable \"%s\"\n", supply_prop);
    771  1.24  jmcneill 	error = fdtbus_regulator_enable(sc->sc_pin_supply[index]);
    772  1.24  jmcneill 	if (error != 0)
    773  1.24  jmcneill 		aprint_error_dev(sc->sc_dev, "failed to enable %s: %d\n", supply_prop, error);
    774  1.24  jmcneill 
    775  1.24  jmcneill 	if (sc->sc_padconf->has_io_bias_config) {
    776  1.24  jmcneill 		error = fdtbus_regulator_get_voltage(sc->sc_pin_supply[index], &uvol);
    777  1.24  jmcneill 		if (error != 0) {
    778  1.24  jmcneill 			aprint_error_dev(sc->sc_dev, "failed to get %s voltage: %d\n",
    779  1.24  jmcneill 			    supply_prop, error);
    780  1.24  jmcneill 			uvol = 0;
    781  1.24  jmcneill 		}
    782  1.24  jmcneill 		if (uvol != 0) {
    783  1.24  jmcneill 			if (uvol <= 1800000)
    784  1.24  jmcneill 				val = 0x0;	/* 1.8V */
    785  1.24  jmcneill 			else if (uvol <= 2500000)
    786  1.24  jmcneill 				val = 0x6;	/* 2.5V */
    787  1.24  jmcneill 			else if (uvol <= 2800000)
    788  1.24  jmcneill 				val = 0x9;	/* 2.8V */
    789  1.24  jmcneill 			else if (uvol <= 3000000)
    790  1.24  jmcneill 				val = 0xa;	/* 3.0V */
    791  1.24  jmcneill 			else
    792  1.24  jmcneill 				val = 0xd;	/* 3.3V */
    793  1.24  jmcneill 
    794  1.24  jmcneill 			aprint_debug_dev(sc->sc_dev, "set io bias config for port %d to 0x%x\n",
    795  1.24  jmcneill 			    pin_def->port, val);
    796  1.24  jmcneill 			val = GPIO_READ(sc, SUNXI_GPIO_GRP_CONFIG(pin_def->port));
    797  1.24  jmcneill 			val &= ~SUNXI_GPIO_GRP_IO_BIAS_CONFIGMASK;
    798  1.24  jmcneill 			val |= __SHIFTIN(val, SUNXI_GPIO_GRP_IO_BIAS_CONFIGMASK);
    799  1.24  jmcneill 			GPIO_WRITE(sc, SUNXI_GPIO_GRP_CONFIG(pin_def->port), val);
    800  1.24  jmcneill 		}
    801  1.24  jmcneill 	}
    802  1.24  jmcneill }
    803  1.24  jmcneill 
    804   1.1  jmcneill static int
    805   1.2  jmcneill sunxi_pinctrl_set_config(device_t dev, const void *data, size_t len)
    806   1.2  jmcneill {
    807   1.2  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    808   1.2  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    809  1.10  jmcneill 	int pins_len;
    810   1.2  jmcneill 
    811   1.2  jmcneill 	if (len != 4)
    812   1.2  jmcneill 		return -1;
    813   1.2  jmcneill 
    814   1.2  jmcneill 	const int phandle = fdtbus_get_phandle_from_native(be32dec(data));
    815   1.2  jmcneill 
    816   1.2  jmcneill 	/*
    817   1.2  jmcneill 	 * Required: pins, function
    818  1.10  jmcneill 	 * Optional: bias, drive strength
    819   1.2  jmcneill 	 */
    820   1.2  jmcneill 
    821  1.10  jmcneill 	const char *function = sunxi_pinctrl_parse_function(phandle);
    822   1.2  jmcneill 	if (function == NULL)
    823   1.2  jmcneill 		return -1;
    824  1.10  jmcneill 	const char *pins = sunxi_pinctrl_parse_pins(phandle, &pins_len);
    825  1.10  jmcneill 	if (pins == NULL)
    826   1.2  jmcneill 		return -1;
    827  1.10  jmcneill 
    828  1.10  jmcneill 	const int bias = sunxi_pinctrl_parse_bias(phandle);
    829  1.10  jmcneill 	const int drive_strength = sunxi_pinctrl_parse_drive_strength(phandle);
    830   1.2  jmcneill 
    831   1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    832   1.5  jmcneill 
    833  1.10  jmcneill 	for (; pins_len > 0;
    834  1.10  jmcneill 	    pins_len -= strlen(pins) + 1, pins += strlen(pins) + 1) {
    835   1.2  jmcneill 		pin_def = sunxi_gpio_lookup_byname(sc, pins);
    836   1.2  jmcneill 		if (pin_def == NULL) {
    837   1.2  jmcneill 			aprint_error_dev(dev, "unknown pin name '%s'\n", pins);
    838   1.2  jmcneill 			continue;
    839   1.2  jmcneill 		}
    840   1.2  jmcneill 		if (sunxi_gpio_setfunc(sc, pin_def, function) != 0)
    841   1.2  jmcneill 			continue;
    842   1.2  jmcneill 
    843  1.10  jmcneill 		if (bias != -1)
    844  1.10  jmcneill 			sunxi_gpio_setpull(sc, pin_def, bias);
    845   1.2  jmcneill 
    846  1.10  jmcneill 		if (drive_strength != -1)
    847   1.2  jmcneill 			sunxi_gpio_setdrv(sc, pin_def, drive_strength);
    848  1.24  jmcneill 
    849  1.24  jmcneill 		sunxi_pinctrl_enable_regulator(sc, pin_def);
    850   1.2  jmcneill 	}
    851   1.2  jmcneill 
    852   1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    853   1.5  jmcneill 
    854   1.2  jmcneill 	return 0;
    855   1.2  jmcneill }
    856   1.2  jmcneill 
    857   1.2  jmcneill static struct fdtbus_pinctrl_controller_func sunxi_pinctrl_funcs = {
    858   1.2  jmcneill 	.set_config = sunxi_pinctrl_set_config,
    859   1.2  jmcneill };
    860   1.2  jmcneill 
    861   1.2  jmcneill static int
    862   1.5  jmcneill sunxi_gpio_pin_read(void *priv, int pin)
    863   1.5  jmcneill {
    864   1.5  jmcneill 	struct sunxi_gpio_softc * const sc = priv;
    865   1.5  jmcneill 	const struct sunxi_gpio_pins *pin_def = &sc->sc_padconf->pins[pin];
    866   1.5  jmcneill 	uint32_t data;
    867   1.5  jmcneill 	int val;
    868   1.5  jmcneill 
    869   1.5  jmcneill 	KASSERT(pin < sc->sc_padconf->npins);
    870   1.5  jmcneill 
    871   1.5  jmcneill 	const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
    872   1.5  jmcneill 	const uint32_t data_mask = __BIT(pin_def->pin);
    873   1.5  jmcneill 
    874   1.5  jmcneill 	/* No lock required for reads */
    875   1.5  jmcneill 	data = GPIO_READ(sc, data_reg);
    876   1.5  jmcneill 	val = __SHIFTOUT(data, data_mask);
    877   1.5  jmcneill 
    878   1.5  jmcneill 	return val;
    879   1.5  jmcneill }
    880   1.5  jmcneill 
    881   1.5  jmcneill static void
    882   1.5  jmcneill sunxi_gpio_pin_write(void *priv, int pin, int val)
    883   1.5  jmcneill {
    884   1.5  jmcneill 	struct sunxi_gpio_softc * const sc = priv;
    885   1.5  jmcneill 	const struct sunxi_gpio_pins *pin_def = &sc->sc_padconf->pins[pin];
    886   1.5  jmcneill 	uint32_t data;
    887   1.5  jmcneill 
    888   1.5  jmcneill 	KASSERT(pin < sc->sc_padconf->npins);
    889   1.5  jmcneill 
    890   1.5  jmcneill 	const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
    891   1.5  jmcneill 	const uint32_t data_mask = __BIT(pin_def->pin);
    892   1.5  jmcneill 
    893   1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    894   1.5  jmcneill 	data = GPIO_READ(sc, data_reg);
    895   1.5  jmcneill 	if (val)
    896   1.5  jmcneill 		data |= data_mask;
    897   1.5  jmcneill 	else
    898   1.5  jmcneill 		data &= ~data_mask;
    899   1.5  jmcneill 	GPIO_WRITE(sc, data_reg, data);
    900   1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    901   1.5  jmcneill }
    902   1.5  jmcneill 
    903   1.5  jmcneill static void
    904   1.5  jmcneill sunxi_gpio_pin_ctl(void *priv, int pin, int flags)
    905   1.5  jmcneill {
    906   1.5  jmcneill 	struct sunxi_gpio_softc * const sc = priv;
    907   1.5  jmcneill 	const struct sunxi_gpio_pins *pin_def = &sc->sc_padconf->pins[pin];
    908   1.5  jmcneill 
    909   1.5  jmcneill 	KASSERT(pin < sc->sc_padconf->npins);
    910   1.5  jmcneill 
    911   1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    912   1.5  jmcneill 	sunxi_gpio_ctl(sc, pin_def, flags);
    913   1.5  jmcneill 	sunxi_gpio_setpull(sc, pin_def, flags);
    914   1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    915   1.5  jmcneill }
    916   1.5  jmcneill 
    917   1.5  jmcneill static void
    918   1.5  jmcneill sunxi_gpio_attach_ports(struct sunxi_gpio_softc *sc)
    919   1.5  jmcneill {
    920   1.5  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    921   1.5  jmcneill 	struct gpio_chipset_tag *gp = &sc->sc_gp;
    922   1.5  jmcneill 	struct gpiobus_attach_args gba;
    923   1.5  jmcneill 	u_int pin;
    924   1.5  jmcneill 
    925   1.5  jmcneill 	gp->gp_cookie = sc;
    926   1.5  jmcneill 	gp->gp_pin_read = sunxi_gpio_pin_read;
    927   1.5  jmcneill 	gp->gp_pin_write = sunxi_gpio_pin_write;
    928   1.5  jmcneill 	gp->gp_pin_ctl = sunxi_gpio_pin_ctl;
    929  1.25       tnn 	gp->gp_intr_establish = sunxi_gpio_intr_establish;
    930  1.25       tnn 	gp->gp_intr_disestablish = sunxi_gpio_intr_disestablish;
    931  1.25       tnn 	gp->gp_intr_str = sunxi_gpio_intrstr;
    932   1.5  jmcneill 
    933   1.5  jmcneill 	const u_int npins = sc->sc_padconf->npins;
    934   1.5  jmcneill 	sc->sc_pins = kmem_zalloc(sizeof(*sc->sc_pins) * npins, KM_SLEEP);
    935   1.5  jmcneill 
    936   1.5  jmcneill 	for (pin = 0; pin < sc->sc_padconf->npins; pin++) {
    937   1.5  jmcneill 		pin_def = &sc->sc_padconf->pins[pin];
    938   1.5  jmcneill 		sc->sc_pins[pin].pin_num = pin;
    939   1.5  jmcneill 		sc->sc_pins[pin].pin_caps = GPIO_PIN_INPUT | GPIO_PIN_OUTPUT |
    940   1.5  jmcneill 		    GPIO_PIN_PULLUP | GPIO_PIN_PULLDOWN;
    941  1.25       tnn 		if (pin_def->functions[pin_def->eint_func] != NULL &&
    942  1.25       tnn 		    strcmp(pin_def->functions[pin_def->eint_func], "irq") == 0) {
    943  1.25       tnn 			sc->sc_pins[pin].pin_intrcaps =
    944  1.25       tnn 			    GPIO_INTR_POS_EDGE | GPIO_INTR_NEG_EDGE |
    945  1.25       tnn 			    GPIO_INTR_HIGH_LEVEL | GPIO_INTR_LOW_LEVEL |
    946  1.25       tnn 			    GPIO_INTR_DOUBLE_EDGE | GPIO_INTR_MPSAFE;
    947  1.25       tnn 		}
    948   1.5  jmcneill 		sc->sc_pins[pin].pin_state = sunxi_gpio_pin_read(sc, pin);
    949   1.5  jmcneill 		strlcpy(sc->sc_pins[pin].pin_defname, pin_def->name,
    950   1.5  jmcneill 		    sizeof(sc->sc_pins[pin].pin_defname));
    951   1.5  jmcneill 	}
    952   1.5  jmcneill 
    953   1.5  jmcneill 	memset(&gba, 0, sizeof(gba));
    954   1.5  jmcneill 	gba.gba_gc = gp;
    955   1.5  jmcneill 	gba.gba_pins = sc->sc_pins;
    956   1.5  jmcneill 	gba.gba_npins = npins;
    957   1.5  jmcneill 	sc->sc_gpiodev = config_found_ia(sc->sc_dev, "gpiobus", &gba, NULL);
    958   1.5  jmcneill }
    959   1.5  jmcneill 
    960   1.5  jmcneill static int
    961   1.1  jmcneill sunxi_gpio_match(device_t parent, cfdata_t cf, void *aux)
    962   1.1  jmcneill {
    963   1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    964   1.1  jmcneill 
    965   1.1  jmcneill 	return of_match_compat_data(faa->faa_phandle, compat_data);
    966   1.1  jmcneill }
    967   1.1  jmcneill 
    968   1.1  jmcneill static void
    969   1.1  jmcneill sunxi_gpio_attach(device_t parent, device_t self, void *aux)
    970   1.1  jmcneill {
    971   1.1  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(self);
    972   1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    973   1.1  jmcneill 	const int phandle = faa->faa_phandle;
    974  1.12  jmcneill 	char intrstr[128];
    975   1.8  jmcneill 	struct fdtbus_reset *rst;
    976   1.8  jmcneill 	struct clk *clk;
    977   1.1  jmcneill 	bus_addr_t addr;
    978   1.1  jmcneill 	bus_size_t size;
    979   1.2  jmcneill 	int child;
    980   1.1  jmcneill 
    981   1.1  jmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    982   1.1  jmcneill 		aprint_error(": couldn't get registers\n");
    983   1.1  jmcneill 		return;
    984   1.1  jmcneill 	}
    985   1.1  jmcneill 
    986   1.8  jmcneill 	if ((clk = fdtbus_clock_get_index(phandle, 0)) != NULL)
    987   1.8  jmcneill 		if (clk_enable(clk) != 0) {
    988   1.8  jmcneill 			aprint_error(": couldn't enable clock\n");
    989   1.8  jmcneill 			return;
    990   1.8  jmcneill 		}
    991   1.8  jmcneill 
    992   1.8  jmcneill 	if ((rst = fdtbus_reset_get_index(phandle, 0)) != NULL)
    993   1.8  jmcneill 		if (fdtbus_reset_deassert(rst) != 0) {
    994   1.8  jmcneill 			aprint_error(": couldn't de-assert reset\n");
    995   1.8  jmcneill 			return;
    996   1.8  jmcneill 		}
    997   1.8  jmcneill 
    998   1.1  jmcneill 	sc->sc_dev = self;
    999  1.24  jmcneill 	sc->sc_phandle = phandle;
   1000   1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
   1001   1.1  jmcneill 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
   1002   1.1  jmcneill 		aprint_error(": couldn't map registers\n");
   1003   1.1  jmcneill 		return;
   1004   1.1  jmcneill 	}
   1005   1.5  jmcneill 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
   1006   1.1  jmcneill 	sc->sc_padconf = (void *)of_search_compatible(phandle, compat_data)->data;
   1007   1.1  jmcneill 
   1008   1.1  jmcneill 	aprint_naive("\n");
   1009   1.1  jmcneill 	aprint_normal(": PIO\n");
   1010   1.1  jmcneill 
   1011   1.1  jmcneill 	fdtbus_register_gpio_controller(self, phandle, &sunxi_gpio_funcs);
   1012   1.2  jmcneill 
   1013   1.2  jmcneill 	for (child = OF_child(phandle); child; child = OF_peer(child)) {
   1014  1.24  jmcneill 		bool is_valid =
   1015  1.24  jmcneill 		    (of_hasprop(child, "function") && of_hasprop(child, "pins")) ||
   1016  1.24  jmcneill 		    (of_hasprop(child, "allwinner,function") && of_hasprop(child, "allwinner,pins"));
   1017  1.24  jmcneill 		if (!is_valid)
   1018   1.2  jmcneill 			continue;
   1019   1.2  jmcneill 		fdtbus_register_pinctrl_config(self, child, &sunxi_pinctrl_funcs);
   1020   1.2  jmcneill 	}
   1021   1.2  jmcneill 
   1022   1.5  jmcneill 	sunxi_gpio_attach_ports(sc);
   1023  1.12  jmcneill 
   1024  1.12  jmcneill 	/* Disable all external interrupts */
   1025  1.15  jmcneill 	for (int i = 0; i < sc->sc_padconf->npins; i++) {
   1026  1.15  jmcneill 		const struct sunxi_gpio_pins *pin_def = &sc->sc_padconf->pins[i];
   1027  1.15  jmcneill 		if (pin_def->eint_func == 0)
   1028  1.15  jmcneill 			continue;
   1029  1.15  jmcneill 		GPIO_WRITE(sc, SUNXI_GPIO_INT_CTL(pin_def->eint_bank), __BIT(pin_def->eint_num));
   1030  1.15  jmcneill 		GPIO_WRITE(sc, SUNXI_GPIO_INT_STATUS(pin_def->eint_bank), __BIT(pin_def->eint_num));
   1031  1.15  jmcneill 
   1032  1.15  jmcneill 		if (sc->sc_eint_bank_max < pin_def->eint_bank)
   1033  1.15  jmcneill 			sc->sc_eint_bank_max = pin_def->eint_bank;
   1034  1.15  jmcneill 	}
   1035  1.15  jmcneill 	KASSERT(sc->sc_eint_bank_max < SUNXI_GPIO_MAX_EINT_BANK);
   1036  1.12  jmcneill 
   1037  1.12  jmcneill 	if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
   1038  1.12  jmcneill 		aprint_error_dev(self, "failed to decode interrupt\n");
   1039  1.12  jmcneill 		return;
   1040  1.12  jmcneill 	}
   1041  1.12  jmcneill 	sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_VM, FDT_INTR_MPSAFE,
   1042  1.12  jmcneill 	    sunxi_gpio_intr, sc);
   1043  1.12  jmcneill 	if (sc->sc_ih == NULL) {
   1044  1.12  jmcneill 		aprint_error_dev(self, "failed to establish interrupt on %s\n",
   1045  1.12  jmcneill 		    intrstr);
   1046  1.12  jmcneill 		return;
   1047  1.12  jmcneill 	}
   1048  1.12  jmcneill 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
   1049  1.12  jmcneill 	fdtbus_register_interrupt_controller(self, phandle,
   1050  1.12  jmcneill 	    &sunxi_gpio_intrfuncs);
   1051   1.1  jmcneill }
   1052