sunxi_gpio.c revision 1.3 1 1.3 jmcneill /* $NetBSD: sunxi_gpio.c,v 1.3 2017/07/02 18:19:26 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include "opt_soc.h"
30 1.1 jmcneill
31 1.1 jmcneill #include <sys/cdefs.h>
32 1.3 jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_gpio.c,v 1.3 2017/07/02 18:19:26 jmcneill Exp $");
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/param.h>
35 1.1 jmcneill #include <sys/bus.h>
36 1.1 jmcneill #include <sys/device.h>
37 1.1 jmcneill #include <sys/intr.h>
38 1.1 jmcneill #include <sys/systm.h>
39 1.1 jmcneill #include <sys/mutex.h>
40 1.1 jmcneill #include <sys/kmem.h>
41 1.1 jmcneill #include <sys/gpio.h>
42 1.1 jmcneill
43 1.1 jmcneill #include <dev/fdt/fdtvar.h>
44 1.1 jmcneill
45 1.1 jmcneill #include <arm/sunxi/sunxi_gpio.h>
46 1.1 jmcneill
47 1.1 jmcneill #define SUNXI_GPIO_PORT(port) (0x20 * (port))
48 1.1 jmcneill #define SUNXI_GPIO_CFG(port, pin) (SUNXI_GPIO_PORT(port) + (0x4 * ((pin) / 8)))
49 1.1 jmcneill #define SUNXI_GPIO_CFG_PINMASK(pin) (0x7 << (((pin) % 8) * 4))
50 1.1 jmcneill #define SUNXI_GPIO_DATA(port) (SUNXI_GPIO_PORT(port) + 0x10)
51 1.1 jmcneill #define SUNXI_GPIO_DRV(port, pin) (SUNXI_GPIO_PORT(port) + 0x14 + (0x4 * ((pin) / 16)))
52 1.2 jmcneill #define SUNXI_GPIO_DRV_PINMASK(pin) (0x3 << (((pin) % 16) * 4))
53 1.1 jmcneill #define SUNXI_GPIO_PULL(port, pin) (SUNXI_GPIO_PORT(port) + 0x1c + (0x4 * ((pin) / 16)))
54 1.2 jmcneill #define SUNXI_GPIO_PULL_DISABLE 0
55 1.2 jmcneill #define SUNXI_GPIO_PULL_UP 1
56 1.2 jmcneill #define SUNXI_GPIO_PULL_DOWN 2
57 1.2 jmcneill #define SUNXI_GPIO_PULL_PINMASK(pin) (0x3 << (((pin) % 16) * 4))
58 1.1 jmcneill
59 1.1 jmcneill static const struct of_compat_data compat_data[] = {
60 1.1 jmcneill #ifdef SOC_SUN6I_A31
61 1.1 jmcneill { "allwinner,sun6i-a31-pinctrl", (uintptr_t)&sun6i_a31_padconf },
62 1.2 jmcneill { "allwinner,sun6i-a31-r-pinctrl", (uintptr_t)&sun6i_a31_r_padconf },
63 1.1 jmcneill #endif
64 1.1 jmcneill #ifdef SOC_SUN8I_H3
65 1.1 jmcneill { "allwinner,sun8i-h3-pinctrl", (uintptr_t)&sun8i_h3_padconf },
66 1.3 jmcneill { "allwinner,sun8i-h3-r-pinctrl", (uintptr_t)&sun8i_h3_r_padconf },
67 1.1 jmcneill #endif
68 1.1 jmcneill { NULL }
69 1.1 jmcneill };
70 1.1 jmcneill
71 1.1 jmcneill struct sunxi_gpio_softc {
72 1.1 jmcneill device_t sc_dev;
73 1.1 jmcneill bus_space_tag_t sc_bst;
74 1.1 jmcneill bus_space_handle_t sc_bsh;
75 1.1 jmcneill const struct sunxi_gpio_padconf *sc_padconf;
76 1.1 jmcneill };
77 1.1 jmcneill
78 1.1 jmcneill struct sunxi_gpio_pin {
79 1.1 jmcneill struct sunxi_gpio_softc *pin_sc;
80 1.1 jmcneill const struct sunxi_gpio_pins *pin_def;
81 1.1 jmcneill int pin_flags;
82 1.1 jmcneill bool pin_actlo;
83 1.1 jmcneill };
84 1.1 jmcneill
85 1.1 jmcneill #define GPIO_READ(sc, reg) \
86 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
87 1.1 jmcneill #define GPIO_WRITE(sc, reg, val) \
88 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
89 1.1 jmcneill
90 1.1 jmcneill static int sunxi_gpio_match(device_t, cfdata_t, void *);
91 1.1 jmcneill static void sunxi_gpio_attach(device_t, device_t, void *);
92 1.1 jmcneill
93 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_gpio, sizeof(struct sunxi_gpio_softc),
94 1.1 jmcneill sunxi_gpio_match, sunxi_gpio_attach, NULL, NULL);
95 1.1 jmcneill
96 1.1 jmcneill static const struct sunxi_gpio_pins *
97 1.1 jmcneill sunxi_gpio_lookup(struct sunxi_gpio_softc *sc, uint8_t port, uint8_t pin)
98 1.1 jmcneill {
99 1.1 jmcneill const struct sunxi_gpio_pins *pin_def;
100 1.1 jmcneill u_int n;
101 1.1 jmcneill
102 1.1 jmcneill for (n = 0; n < sc->sc_padconf->npins; n++) {
103 1.1 jmcneill pin_def = &sc->sc_padconf->pins[n];
104 1.1 jmcneill if (pin_def->port == port && pin_def->pin == pin)
105 1.1 jmcneill return pin_def;
106 1.1 jmcneill }
107 1.1 jmcneill
108 1.1 jmcneill return NULL;
109 1.1 jmcneill }
110 1.1 jmcneill
111 1.2 jmcneill static const struct sunxi_gpio_pins *
112 1.2 jmcneill sunxi_gpio_lookup_byname(struct sunxi_gpio_softc *sc, const char *name)
113 1.2 jmcneill {
114 1.2 jmcneill const struct sunxi_gpio_pins *pin_def;
115 1.2 jmcneill u_int n;
116 1.2 jmcneill
117 1.2 jmcneill for (n = 0; n < sc->sc_padconf->npins; n++) {
118 1.2 jmcneill pin_def = &sc->sc_padconf->pins[n];
119 1.2 jmcneill if (strcmp(pin_def->name, name) == 0)
120 1.2 jmcneill return pin_def;
121 1.2 jmcneill }
122 1.2 jmcneill
123 1.2 jmcneill return NULL;
124 1.2 jmcneill }
125 1.2 jmcneill
126 1.1 jmcneill static int
127 1.1 jmcneill sunxi_gpio_setfunc(struct sunxi_gpio_softc *sc,
128 1.1 jmcneill const struct sunxi_gpio_pins *pin_def, const char *func)
129 1.1 jmcneill {
130 1.1 jmcneill uint32_t cfg;
131 1.1 jmcneill u_int n;
132 1.1 jmcneill
133 1.1 jmcneill const bus_size_t cfg_reg = SUNXI_GPIO_CFG(pin_def->port, pin_def->pin);
134 1.1 jmcneill const uint32_t cfg_mask = SUNXI_GPIO_CFG_PINMASK(pin_def->pin);
135 1.1 jmcneill
136 1.1 jmcneill for (n = 0; n < SUNXI_GPIO_MAXFUNC; n++) {
137 1.1 jmcneill if (pin_def->functions[n] == NULL)
138 1.1 jmcneill continue;
139 1.1 jmcneill if (strcmp(pin_def->functions[n], func) == 0) {
140 1.1 jmcneill cfg = GPIO_READ(sc, cfg_reg);
141 1.1 jmcneill cfg &= ~cfg_mask;
142 1.1 jmcneill cfg |= __SHIFTIN(n, cfg_mask);
143 1.1 jmcneill GPIO_WRITE(sc, cfg_reg, cfg);
144 1.1 jmcneill return 0;
145 1.1 jmcneill }
146 1.1 jmcneill }
147 1.1 jmcneill
148 1.1 jmcneill /* Function not found */
149 1.1 jmcneill device_printf(sc->sc_dev, "function '%s' not supported on P%c%02d\n",
150 1.1 jmcneill func, pin_def->port + 'A', pin_def->pin);
151 1.1 jmcneill
152 1.1 jmcneill return ENXIO;
153 1.1 jmcneill }
154 1.1 jmcneill
155 1.1 jmcneill static int
156 1.2 jmcneill sunxi_gpio_setpull(struct sunxi_gpio_softc *sc,
157 1.2 jmcneill const struct sunxi_gpio_pins *pin_def, int flags)
158 1.2 jmcneill {
159 1.2 jmcneill uint32_t pull;
160 1.2 jmcneill
161 1.2 jmcneill const bus_size_t pull_reg = SUNXI_GPIO_PULL(pin_def->port, pin_def->pin);
162 1.2 jmcneill const uint32_t pull_mask = SUNXI_GPIO_PULL_PINMASK(pin_def->pin);
163 1.2 jmcneill
164 1.2 jmcneill pull = GPIO_READ(sc, pull_reg);
165 1.2 jmcneill pull &= ~pull_mask;
166 1.2 jmcneill if (flags & GPIO_PIN_PULLUP)
167 1.2 jmcneill pull |= __SHIFTIN(SUNXI_GPIO_PULL_UP, pull_mask);
168 1.2 jmcneill else if (flags & GPIO_PIN_PULLDOWN)
169 1.2 jmcneill pull |= __SHIFTIN(SUNXI_GPIO_PULL_DOWN, pull_mask);
170 1.2 jmcneill else
171 1.2 jmcneill pull |= __SHIFTIN(SUNXI_GPIO_PULL_DISABLE, pull_mask);
172 1.2 jmcneill GPIO_WRITE(sc, pull_reg, pull);
173 1.2 jmcneill
174 1.2 jmcneill return 0;
175 1.2 jmcneill }
176 1.2 jmcneill
177 1.2 jmcneill static int
178 1.2 jmcneill sunxi_gpio_setdrv(struct sunxi_gpio_softc *sc,
179 1.2 jmcneill const struct sunxi_gpio_pins *pin_def, int drive_strength)
180 1.2 jmcneill {
181 1.2 jmcneill uint32_t drv;
182 1.2 jmcneill
183 1.2 jmcneill if (drive_strength < 10 || drive_strength > 40)
184 1.2 jmcneill return EINVAL;
185 1.2 jmcneill
186 1.2 jmcneill const bus_size_t drv_reg = SUNXI_GPIO_DRV(pin_def->port, pin_def->pin);
187 1.2 jmcneill const uint32_t drv_mask = SUNXI_GPIO_DRV_PINMASK(pin_def->pin);
188 1.2 jmcneill
189 1.2 jmcneill drv = GPIO_READ(sc, drv_reg);
190 1.2 jmcneill drv &= ~drv_mask;
191 1.2 jmcneill drv |= __SHIFTIN((drive_strength / 10) - 1, drv_mask);
192 1.2 jmcneill GPIO_WRITE(sc, drv_reg, drv);
193 1.2 jmcneill
194 1.2 jmcneill return 0;
195 1.2 jmcneill }
196 1.2 jmcneill
197 1.2 jmcneill static int
198 1.1 jmcneill sunxi_gpio_ctl(struct sunxi_gpio_softc *sc, const struct sunxi_gpio_pins *pin_def,
199 1.1 jmcneill int flags)
200 1.1 jmcneill {
201 1.1 jmcneill if (flags & GPIO_PIN_INPUT)
202 1.1 jmcneill return sunxi_gpio_setfunc(sc, pin_def, "gpio_in");
203 1.1 jmcneill if (flags & GPIO_PIN_OUTPUT)
204 1.1 jmcneill return sunxi_gpio_setfunc(sc, pin_def, "gpio_out");
205 1.1 jmcneill
206 1.1 jmcneill return EINVAL;
207 1.1 jmcneill }
208 1.1 jmcneill
209 1.1 jmcneill static void *
210 1.1 jmcneill sunxi_gpio_acquire(device_t dev, const void *data, size_t len, int flags)
211 1.1 jmcneill {
212 1.1 jmcneill struct sunxi_gpio_softc * const sc = device_private(dev);
213 1.1 jmcneill const struct sunxi_gpio_pins *pin_def;
214 1.1 jmcneill struct sunxi_gpio_pin *gpin;
215 1.1 jmcneill const u_int *gpio = data;
216 1.1 jmcneill int error;
217 1.1 jmcneill
218 1.1 jmcneill if (len != 16)
219 1.1 jmcneill return NULL;
220 1.1 jmcneill
221 1.1 jmcneill const uint8_t port = be32toh(gpio[1]) & 0xff;
222 1.1 jmcneill const uint8_t pin = be32toh(gpio[2]) & 0xff;
223 1.1 jmcneill const bool actlo = be32toh(gpio[3]) & 1;
224 1.1 jmcneill
225 1.1 jmcneill pin_def = sunxi_gpio_lookup(sc, port, pin);
226 1.1 jmcneill if (pin_def == NULL)
227 1.1 jmcneill return NULL;
228 1.1 jmcneill
229 1.1 jmcneill error = sunxi_gpio_ctl(sc, pin_def, flags);
230 1.1 jmcneill if (error != 0)
231 1.1 jmcneill return NULL;
232 1.1 jmcneill
233 1.1 jmcneill gpin = kmem_zalloc(sizeof(*gpin), KM_SLEEP);
234 1.1 jmcneill gpin->pin_sc = sc;
235 1.1 jmcneill gpin->pin_def = pin_def;
236 1.1 jmcneill gpin->pin_flags = flags;
237 1.1 jmcneill gpin->pin_actlo = actlo;
238 1.1 jmcneill
239 1.1 jmcneill return gpin;
240 1.1 jmcneill }
241 1.1 jmcneill
242 1.1 jmcneill static void
243 1.1 jmcneill sunxi_gpio_release(device_t dev, void *priv)
244 1.1 jmcneill {
245 1.1 jmcneill struct sunxi_gpio_pin *pin = priv;
246 1.1 jmcneill
247 1.1 jmcneill sunxi_gpio_ctl(pin->pin_sc, pin->pin_def, GPIO_PIN_INPUT);
248 1.1 jmcneill
249 1.1 jmcneill kmem_free(pin, sizeof(*pin));
250 1.1 jmcneill }
251 1.1 jmcneill
252 1.1 jmcneill static int
253 1.1 jmcneill sunxi_gpio_read(device_t dev, void *priv, bool raw)
254 1.1 jmcneill {
255 1.1 jmcneill struct sunxi_gpio_softc * const sc = device_private(dev);
256 1.1 jmcneill struct sunxi_gpio_pin *pin = priv;
257 1.1 jmcneill const struct sunxi_gpio_pins *pin_def = pin->pin_def;
258 1.1 jmcneill uint32_t data;
259 1.1 jmcneill int val;
260 1.1 jmcneill
261 1.1 jmcneill KASSERT(sc == pin->pin_sc);
262 1.1 jmcneill
263 1.1 jmcneill const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
264 1.1 jmcneill const uint32_t data_mask = __BIT(pin_def->pin);
265 1.1 jmcneill
266 1.1 jmcneill data = GPIO_READ(sc, data_reg);
267 1.1 jmcneill val = __SHIFTOUT(data, data_mask);
268 1.1 jmcneill if (!raw && pin->pin_actlo)
269 1.1 jmcneill val = !val;
270 1.1 jmcneill
271 1.1 jmcneill #ifdef SUNXI_GPIO_DEBUG
272 1.1 jmcneill device_printf(dev, "P%c%02d rd %08x (%d %d)\n",
273 1.1 jmcneill pin_def->port + 'A', pin_def->pin, data,
274 1.1 jmcneill __SHIFTOUT(val, data_mask), val);
275 1.1 jmcneill #endif
276 1.1 jmcneill
277 1.1 jmcneill return val;
278 1.1 jmcneill }
279 1.1 jmcneill
280 1.1 jmcneill static void
281 1.1 jmcneill sunxi_gpio_write(device_t dev, void *priv, int val, bool raw)
282 1.1 jmcneill {
283 1.1 jmcneill struct sunxi_gpio_softc * const sc = device_private(dev);
284 1.1 jmcneill struct sunxi_gpio_pin *pin = priv;
285 1.1 jmcneill const struct sunxi_gpio_pins *pin_def = pin->pin_def;
286 1.1 jmcneill uint32_t data;
287 1.1 jmcneill #ifdef SUNXI_GPIO_DEBUG
288 1.1 jmcneill uint32_t old_data;
289 1.1 jmcneill #endif
290 1.1 jmcneill
291 1.1 jmcneill KASSERT(sc == pin->pin_sc);
292 1.1 jmcneill
293 1.1 jmcneill const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
294 1.1 jmcneill const uint32_t data_mask = __BIT(pin_def->pin);
295 1.1 jmcneill
296 1.1 jmcneill if (!raw && pin->pin_actlo)
297 1.1 jmcneill val = !val;
298 1.1 jmcneill
299 1.1 jmcneill /* XXX locking */
300 1.1 jmcneill data = GPIO_READ(sc, data_reg);
301 1.1 jmcneill #ifdef SUNXI_GPIO_DEBUG
302 1.1 jmcneill old_data = data;
303 1.1 jmcneill #endif
304 1.1 jmcneill data &= ~data_mask;
305 1.1 jmcneill data |= __SHIFTIN(val, data_mask);
306 1.1 jmcneill GPIO_WRITE(sc, data_reg, data_mask);
307 1.1 jmcneill
308 1.1 jmcneill #ifdef SUNXI_GPIO_DEBUG
309 1.1 jmcneill device_printf(dev, "P%c%02d wr %08x -> %08x\n",
310 1.1 jmcneill pin_def->port + 'A', pin_def->pin, old_data, data);
311 1.1 jmcneill #endif
312 1.1 jmcneill }
313 1.1 jmcneill
314 1.1 jmcneill static struct fdtbus_gpio_controller_func sunxi_gpio_funcs = {
315 1.1 jmcneill .acquire = sunxi_gpio_acquire,
316 1.1 jmcneill .release = sunxi_gpio_release,
317 1.1 jmcneill .read = sunxi_gpio_read,
318 1.1 jmcneill .write = sunxi_gpio_write,
319 1.1 jmcneill };
320 1.1 jmcneill
321 1.1 jmcneill static int
322 1.2 jmcneill sunxi_pinctrl_set_config(device_t dev, const void *data, size_t len)
323 1.2 jmcneill {
324 1.2 jmcneill struct sunxi_gpio_softc * const sc = device_private(dev);
325 1.2 jmcneill const struct sunxi_gpio_pins *pin_def;
326 1.2 jmcneill u_int drive_strength;
327 1.2 jmcneill
328 1.2 jmcneill if (len != 4)
329 1.2 jmcneill return -1;
330 1.2 jmcneill
331 1.2 jmcneill const int phandle = fdtbus_get_phandle_from_native(be32dec(data));
332 1.2 jmcneill
333 1.2 jmcneill /*
334 1.2 jmcneill * Required: pins, function
335 1.2 jmcneill * Optional: bias-disable, bias-pull-up, bias-pull-down, drive-strength
336 1.2 jmcneill */
337 1.2 jmcneill
338 1.2 jmcneill const char *function = fdtbus_get_string(phandle, "function");
339 1.2 jmcneill if (function == NULL)
340 1.2 jmcneill return -1;
341 1.2 jmcneill int pins_len = OF_getproplen(phandle, "pins");
342 1.2 jmcneill if (pins_len <= 0)
343 1.2 jmcneill return -1;
344 1.2 jmcneill const char *pins = fdtbus_get_string(phandle, "pins");
345 1.2 jmcneill
346 1.2 jmcneill for (pins = fdtbus_get_string(phandle, "pins");
347 1.2 jmcneill pins_len > 0;
348 1.2 jmcneill pins_len -= strlen(pins) + 1, pins += strlen(pins) + 1) {
349 1.2 jmcneill pin_def = sunxi_gpio_lookup_byname(sc, pins);
350 1.2 jmcneill if (pin_def == NULL) {
351 1.2 jmcneill aprint_error_dev(dev, "unknown pin name '%s'\n", pins);
352 1.2 jmcneill continue;
353 1.2 jmcneill }
354 1.2 jmcneill if (sunxi_gpio_setfunc(sc, pin_def, function) != 0)
355 1.2 jmcneill continue;
356 1.2 jmcneill
357 1.2 jmcneill if (of_hasprop(phandle, "bias-disable"))
358 1.2 jmcneill sunxi_gpio_setpull(sc, pin_def, 0);
359 1.2 jmcneill else if (of_hasprop(phandle, "bias-pull-up"))
360 1.2 jmcneill sunxi_gpio_setpull(sc, pin_def, GPIO_PIN_PULLUP);
361 1.2 jmcneill else if (of_hasprop(phandle, "bias-pull-down"))
362 1.2 jmcneill sunxi_gpio_setpull(sc, pin_def, GPIO_PIN_PULLDOWN);
363 1.2 jmcneill
364 1.2 jmcneill if (of_getprop_uint32(phandle, "drive-strength", &drive_strength) == 0)
365 1.2 jmcneill sunxi_gpio_setdrv(sc, pin_def, drive_strength);
366 1.2 jmcneill }
367 1.2 jmcneill
368 1.2 jmcneill return 0;
369 1.2 jmcneill }
370 1.2 jmcneill
371 1.2 jmcneill static struct fdtbus_pinctrl_controller_func sunxi_pinctrl_funcs = {
372 1.2 jmcneill .set_config = sunxi_pinctrl_set_config,
373 1.2 jmcneill };
374 1.2 jmcneill
375 1.2 jmcneill static int
376 1.1 jmcneill sunxi_gpio_match(device_t parent, cfdata_t cf, void *aux)
377 1.1 jmcneill {
378 1.1 jmcneill struct fdt_attach_args * const faa = aux;
379 1.1 jmcneill
380 1.1 jmcneill return of_match_compat_data(faa->faa_phandle, compat_data);
381 1.1 jmcneill }
382 1.1 jmcneill
383 1.1 jmcneill static void
384 1.1 jmcneill sunxi_gpio_attach(device_t parent, device_t self, void *aux)
385 1.1 jmcneill {
386 1.1 jmcneill struct sunxi_gpio_softc * const sc = device_private(self);
387 1.1 jmcneill struct fdt_attach_args * const faa = aux;
388 1.1 jmcneill const int phandle = faa->faa_phandle;
389 1.1 jmcneill bus_addr_t addr;
390 1.1 jmcneill bus_size_t size;
391 1.2 jmcneill int child;
392 1.1 jmcneill
393 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
394 1.1 jmcneill aprint_error(": couldn't get registers\n");
395 1.1 jmcneill return;
396 1.1 jmcneill }
397 1.1 jmcneill
398 1.1 jmcneill sc->sc_dev = self;
399 1.1 jmcneill sc->sc_bst = faa->faa_bst;
400 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
401 1.1 jmcneill aprint_error(": couldn't map registers\n");
402 1.1 jmcneill return;
403 1.1 jmcneill }
404 1.1 jmcneill sc->sc_padconf = (void *)of_search_compatible(phandle, compat_data)->data;
405 1.1 jmcneill
406 1.1 jmcneill aprint_naive("\n");
407 1.1 jmcneill aprint_normal(": PIO\n");
408 1.1 jmcneill
409 1.1 jmcneill fdtbus_register_gpio_controller(self, phandle, &sunxi_gpio_funcs);
410 1.2 jmcneill
411 1.2 jmcneill for (child = OF_child(phandle); child; child = OF_peer(child)) {
412 1.2 jmcneill if (!of_hasprop(child, "function") || !of_hasprop(child, "pins"))
413 1.2 jmcneill continue;
414 1.2 jmcneill fdtbus_register_pinctrl_config(self, child, &sunxi_pinctrl_funcs);
415 1.2 jmcneill }
416 1.2 jmcneill
417 1.2 jmcneill fdtbus_pinctrl_configure();
418 1.1 jmcneill }
419