Home | History | Annotate | Line # | Download | only in sunxi
sunxi_gpio.c revision 1.5
      1  1.5  jmcneill /* $NetBSD: sunxi_gpio.c,v 1.5 2017/07/06 10:44:19 jmcneill Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill #include "opt_soc.h"
     30  1.1  jmcneill 
     31  1.1  jmcneill #include <sys/cdefs.h>
     32  1.5  jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_gpio.c,v 1.5 2017/07/06 10:44:19 jmcneill Exp $");
     33  1.1  jmcneill 
     34  1.1  jmcneill #include <sys/param.h>
     35  1.1  jmcneill #include <sys/bus.h>
     36  1.1  jmcneill #include <sys/device.h>
     37  1.1  jmcneill #include <sys/intr.h>
     38  1.1  jmcneill #include <sys/systm.h>
     39  1.1  jmcneill #include <sys/mutex.h>
     40  1.1  jmcneill #include <sys/kmem.h>
     41  1.1  jmcneill #include <sys/gpio.h>
     42  1.1  jmcneill 
     43  1.1  jmcneill #include <dev/fdt/fdtvar.h>
     44  1.5  jmcneill #include <dev/gpio/gpiovar.h>
     45  1.1  jmcneill 
     46  1.1  jmcneill #include <arm/sunxi/sunxi_gpio.h>
     47  1.1  jmcneill 
     48  1.4  jmcneill #define	SUNXI_GPIO_PORT(port)		(0x24 * (port))
     49  1.4  jmcneill #define SUNXI_GPIO_CFG(port, pin)	(SUNXI_GPIO_PORT(port) + 0x00 + (0x4 * ((pin) / 8)))
     50  1.1  jmcneill #define  SUNXI_GPIO_CFG_PINMASK(pin)	(0x7 << (((pin) % 8) * 4))
     51  1.1  jmcneill #define	SUNXI_GPIO_DATA(port)		(SUNXI_GPIO_PORT(port) + 0x10)
     52  1.1  jmcneill #define	SUNXI_GPIO_DRV(port, pin)	(SUNXI_GPIO_PORT(port) + 0x14 + (0x4 * ((pin) / 16)))
     53  1.4  jmcneill #define  SUNXI_GPIO_DRV_PINMASK(pin)	(0x3 << (((pin) % 16) * 2))
     54  1.1  jmcneill #define	SUNXI_GPIO_PULL(port, pin)	(SUNXI_GPIO_PORT(port) + 0x1c + (0x4 * ((pin) / 16)))
     55  1.2  jmcneill #define	 SUNXI_GPIO_PULL_DISABLE	0
     56  1.2  jmcneill #define	 SUNXI_GPIO_PULL_UP		1
     57  1.2  jmcneill #define	 SUNXI_GPIO_PULL_DOWN		2
     58  1.4  jmcneill #define  SUNXI_GPIO_PULL_PINMASK(pin)	(0x3 << (((pin) % 16) * 2))
     59  1.1  jmcneill 
     60  1.1  jmcneill static const struct of_compat_data compat_data[] = {
     61  1.1  jmcneill #ifdef SOC_SUN6I_A31
     62  1.1  jmcneill 	{ "allwinner,sun6i-a31-pinctrl",	(uintptr_t)&sun6i_a31_padconf },
     63  1.2  jmcneill 	{ "allwinner,sun6i-a31-r-pinctrl",	(uintptr_t)&sun6i_a31_r_padconf },
     64  1.1  jmcneill #endif
     65  1.1  jmcneill #ifdef SOC_SUN8I_H3
     66  1.1  jmcneill 	{ "allwinner,sun8i-h3-pinctrl",		(uintptr_t)&sun8i_h3_padconf },
     67  1.3  jmcneill 	{ "allwinner,sun8i-h3-r-pinctrl",	(uintptr_t)&sun8i_h3_r_padconf },
     68  1.1  jmcneill #endif
     69  1.1  jmcneill 	{ NULL }
     70  1.1  jmcneill };
     71  1.1  jmcneill 
     72  1.1  jmcneill struct sunxi_gpio_softc {
     73  1.1  jmcneill 	device_t sc_dev;
     74  1.1  jmcneill 	bus_space_tag_t sc_bst;
     75  1.1  jmcneill 	bus_space_handle_t sc_bsh;
     76  1.1  jmcneill 	const struct sunxi_gpio_padconf *sc_padconf;
     77  1.5  jmcneill 	kmutex_t sc_lock;
     78  1.5  jmcneill 
     79  1.5  jmcneill 	struct gpio_chipset_tag sc_gp;
     80  1.5  jmcneill 	gpio_pin_t *sc_pins;
     81  1.5  jmcneill 	device_t sc_gpiodev;
     82  1.1  jmcneill };
     83  1.1  jmcneill 
     84  1.1  jmcneill struct sunxi_gpio_pin {
     85  1.1  jmcneill 	struct sunxi_gpio_softc *pin_sc;
     86  1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def;
     87  1.1  jmcneill 	int pin_flags;
     88  1.1  jmcneill 	bool pin_actlo;
     89  1.1  jmcneill };
     90  1.1  jmcneill 
     91  1.1  jmcneill #define GPIO_READ(sc, reg) 		\
     92  1.1  jmcneill     bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
     93  1.1  jmcneill #define GPIO_WRITE(sc, reg, val) 	\
     94  1.1  jmcneill     bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
     95  1.1  jmcneill 
     96  1.1  jmcneill static int	sunxi_gpio_match(device_t, cfdata_t, void *);
     97  1.1  jmcneill static void	sunxi_gpio_attach(device_t, device_t, void *);
     98  1.1  jmcneill 
     99  1.1  jmcneill CFATTACH_DECL_NEW(sunxi_gpio, sizeof(struct sunxi_gpio_softc),
    100  1.1  jmcneill 	sunxi_gpio_match, sunxi_gpio_attach, NULL, NULL);
    101  1.1  jmcneill 
    102  1.1  jmcneill static const struct sunxi_gpio_pins *
    103  1.1  jmcneill sunxi_gpio_lookup(struct sunxi_gpio_softc *sc, uint8_t port, uint8_t pin)
    104  1.1  jmcneill {
    105  1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    106  1.1  jmcneill 	u_int n;
    107  1.1  jmcneill 
    108  1.1  jmcneill 	for (n = 0; n < sc->sc_padconf->npins; n++) {
    109  1.1  jmcneill 		pin_def = &sc->sc_padconf->pins[n];
    110  1.1  jmcneill 		if (pin_def->port == port && pin_def->pin == pin)
    111  1.1  jmcneill 			return pin_def;
    112  1.1  jmcneill 	}
    113  1.1  jmcneill 
    114  1.1  jmcneill 	return NULL;
    115  1.1  jmcneill }
    116  1.1  jmcneill 
    117  1.2  jmcneill static const struct sunxi_gpio_pins *
    118  1.2  jmcneill sunxi_gpio_lookup_byname(struct sunxi_gpio_softc *sc, const char *name)
    119  1.2  jmcneill {
    120  1.2  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    121  1.2  jmcneill 	u_int n;
    122  1.2  jmcneill 
    123  1.2  jmcneill 	for (n = 0; n < sc->sc_padconf->npins; n++) {
    124  1.2  jmcneill 		pin_def = &sc->sc_padconf->pins[n];
    125  1.2  jmcneill 		if (strcmp(pin_def->name, name) == 0)
    126  1.2  jmcneill 			return pin_def;
    127  1.2  jmcneill 	}
    128  1.2  jmcneill 
    129  1.2  jmcneill 	return NULL;
    130  1.2  jmcneill }
    131  1.2  jmcneill 
    132  1.1  jmcneill static int
    133  1.1  jmcneill sunxi_gpio_setfunc(struct sunxi_gpio_softc *sc,
    134  1.1  jmcneill     const struct sunxi_gpio_pins *pin_def, const char *func)
    135  1.1  jmcneill {
    136  1.1  jmcneill 	uint32_t cfg;
    137  1.1  jmcneill 	u_int n;
    138  1.1  jmcneill 
    139  1.5  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    140  1.5  jmcneill 
    141  1.1  jmcneill 	const bus_size_t cfg_reg = SUNXI_GPIO_CFG(pin_def->port, pin_def->pin);
    142  1.1  jmcneill 	const uint32_t cfg_mask = SUNXI_GPIO_CFG_PINMASK(pin_def->pin);
    143  1.1  jmcneill 
    144  1.1  jmcneill 	for (n = 0; n < SUNXI_GPIO_MAXFUNC; n++) {
    145  1.1  jmcneill 		if (pin_def->functions[n] == NULL)
    146  1.1  jmcneill 			continue;
    147  1.1  jmcneill 		if (strcmp(pin_def->functions[n], func) == 0) {
    148  1.1  jmcneill 			cfg = GPIO_READ(sc, cfg_reg);
    149  1.1  jmcneill 			cfg &= ~cfg_mask;
    150  1.1  jmcneill 			cfg |= __SHIFTIN(n, cfg_mask);
    151  1.4  jmcneill #ifdef SUNXI_GPIO_DEBUG
    152  1.4  jmcneill 			device_printf(sc->sc_dev, "P%c%02d cfg %08x -> %08x\n",
    153  1.4  jmcneill 			    pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, cfg_reg), cfg);
    154  1.4  jmcneill #endif
    155  1.1  jmcneill 			GPIO_WRITE(sc, cfg_reg, cfg);
    156  1.1  jmcneill 			return 0;
    157  1.1  jmcneill 		}
    158  1.1  jmcneill 	}
    159  1.1  jmcneill 
    160  1.1  jmcneill 	/* Function not found */
    161  1.1  jmcneill 	device_printf(sc->sc_dev, "function '%s' not supported on P%c%02d\n",
    162  1.1  jmcneill 	    func, pin_def->port + 'A', pin_def->pin);
    163  1.1  jmcneill 
    164  1.1  jmcneill 	return ENXIO;
    165  1.1  jmcneill }
    166  1.1  jmcneill 
    167  1.1  jmcneill static int
    168  1.2  jmcneill sunxi_gpio_setpull(struct sunxi_gpio_softc *sc,
    169  1.2  jmcneill     const struct sunxi_gpio_pins *pin_def, int flags)
    170  1.2  jmcneill {
    171  1.2  jmcneill 	uint32_t pull;
    172  1.2  jmcneill 
    173  1.5  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    174  1.5  jmcneill 
    175  1.2  jmcneill 	const bus_size_t pull_reg = SUNXI_GPIO_PULL(pin_def->port, pin_def->pin);
    176  1.2  jmcneill 	const uint32_t pull_mask = SUNXI_GPIO_PULL_PINMASK(pin_def->pin);
    177  1.2  jmcneill 
    178  1.2  jmcneill 	pull = GPIO_READ(sc, pull_reg);
    179  1.2  jmcneill 	pull &= ~pull_mask;
    180  1.2  jmcneill 	if (flags & GPIO_PIN_PULLUP)
    181  1.2  jmcneill 		pull |= __SHIFTIN(SUNXI_GPIO_PULL_UP, pull_mask);
    182  1.2  jmcneill 	else if (flags & GPIO_PIN_PULLDOWN)
    183  1.2  jmcneill 		pull |= __SHIFTIN(SUNXI_GPIO_PULL_DOWN, pull_mask);
    184  1.2  jmcneill 	else
    185  1.2  jmcneill 		pull |= __SHIFTIN(SUNXI_GPIO_PULL_DISABLE, pull_mask);
    186  1.4  jmcneill #ifdef SUNXI_GPIO_DEBUG
    187  1.4  jmcneill 	device_printf(sc->sc_dev, "P%c%02d pull %08x -> %08x\n",
    188  1.4  jmcneill 	    pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, pull_reg), pull);
    189  1.4  jmcneill #endif
    190  1.2  jmcneill 	GPIO_WRITE(sc, pull_reg, pull);
    191  1.2  jmcneill 
    192  1.2  jmcneill 	return 0;
    193  1.2  jmcneill }
    194  1.2  jmcneill 
    195  1.2  jmcneill static int
    196  1.2  jmcneill sunxi_gpio_setdrv(struct sunxi_gpio_softc *sc,
    197  1.2  jmcneill     const struct sunxi_gpio_pins *pin_def, int drive_strength)
    198  1.2  jmcneill {
    199  1.2  jmcneill 	uint32_t drv;
    200  1.2  jmcneill 
    201  1.5  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    202  1.5  jmcneill 
    203  1.2  jmcneill 	if (drive_strength < 10 || drive_strength > 40)
    204  1.2  jmcneill 		return EINVAL;
    205  1.2  jmcneill 
    206  1.2  jmcneill 	const bus_size_t drv_reg = SUNXI_GPIO_DRV(pin_def->port, pin_def->pin);
    207  1.2  jmcneill 	const uint32_t drv_mask = SUNXI_GPIO_DRV_PINMASK(pin_def->pin);
    208  1.2  jmcneill 
    209  1.2  jmcneill 	drv = GPIO_READ(sc, drv_reg);
    210  1.2  jmcneill 	drv &= ~drv_mask;
    211  1.2  jmcneill 	drv |= __SHIFTIN((drive_strength / 10) - 1, drv_mask);
    212  1.4  jmcneill #ifdef SUNXI_GPIO_DEBUG
    213  1.4  jmcneill 	device_printf(sc->sc_dev, "P%c%02d drv %08x -> %08x\n",
    214  1.4  jmcneill 	    pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, drv_reg), drv);
    215  1.4  jmcneill #endif
    216  1.2  jmcneill 	GPIO_WRITE(sc, drv_reg, drv);
    217  1.2  jmcneill 
    218  1.2  jmcneill 	return 0;
    219  1.2  jmcneill }
    220  1.2  jmcneill 
    221  1.2  jmcneill static int
    222  1.1  jmcneill sunxi_gpio_ctl(struct sunxi_gpio_softc *sc, const struct sunxi_gpio_pins *pin_def,
    223  1.1  jmcneill     int flags)
    224  1.1  jmcneill {
    225  1.5  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    226  1.5  jmcneill 
    227  1.1  jmcneill 	if (flags & GPIO_PIN_INPUT)
    228  1.1  jmcneill 		return sunxi_gpio_setfunc(sc, pin_def, "gpio_in");
    229  1.1  jmcneill 	if (flags & GPIO_PIN_OUTPUT)
    230  1.1  jmcneill 		return sunxi_gpio_setfunc(sc, pin_def, "gpio_out");
    231  1.1  jmcneill 
    232  1.1  jmcneill 	return EINVAL;
    233  1.1  jmcneill }
    234  1.1  jmcneill 
    235  1.1  jmcneill static void *
    236  1.1  jmcneill sunxi_gpio_acquire(device_t dev, const void *data, size_t len, int flags)
    237  1.1  jmcneill {
    238  1.1  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    239  1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    240  1.1  jmcneill 	struct sunxi_gpio_pin *gpin;
    241  1.1  jmcneill 	const u_int *gpio = data;
    242  1.1  jmcneill 	int error;
    243  1.1  jmcneill 
    244  1.1  jmcneill 	if (len != 16)
    245  1.1  jmcneill 		return NULL;
    246  1.1  jmcneill 
    247  1.1  jmcneill 	const uint8_t port = be32toh(gpio[1]) & 0xff;
    248  1.1  jmcneill 	const uint8_t pin = be32toh(gpio[2]) & 0xff;
    249  1.1  jmcneill 	const bool actlo = be32toh(gpio[3]) & 1;
    250  1.1  jmcneill 
    251  1.1  jmcneill 	pin_def = sunxi_gpio_lookup(sc, port, pin);
    252  1.1  jmcneill 	if (pin_def == NULL)
    253  1.1  jmcneill 		return NULL;
    254  1.1  jmcneill 
    255  1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    256  1.1  jmcneill 	error = sunxi_gpio_ctl(sc, pin_def, flags);
    257  1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    258  1.5  jmcneill 
    259  1.1  jmcneill 	if (error != 0)
    260  1.1  jmcneill 		return NULL;
    261  1.1  jmcneill 
    262  1.1  jmcneill 	gpin = kmem_zalloc(sizeof(*gpin), KM_SLEEP);
    263  1.1  jmcneill 	gpin->pin_sc = sc;
    264  1.1  jmcneill 	gpin->pin_def = pin_def;
    265  1.1  jmcneill 	gpin->pin_flags = flags;
    266  1.1  jmcneill 	gpin->pin_actlo = actlo;
    267  1.1  jmcneill 
    268  1.1  jmcneill 	return gpin;
    269  1.1  jmcneill }
    270  1.1  jmcneill 
    271  1.1  jmcneill static void
    272  1.1  jmcneill sunxi_gpio_release(device_t dev, void *priv)
    273  1.1  jmcneill {
    274  1.1  jmcneill 	struct sunxi_gpio_pin *pin = priv;
    275  1.1  jmcneill 
    276  1.1  jmcneill 	sunxi_gpio_ctl(pin->pin_sc, pin->pin_def, GPIO_PIN_INPUT);
    277  1.1  jmcneill 
    278  1.1  jmcneill 	kmem_free(pin, sizeof(*pin));
    279  1.1  jmcneill }
    280  1.1  jmcneill 
    281  1.1  jmcneill static int
    282  1.1  jmcneill sunxi_gpio_read(device_t dev, void *priv, bool raw)
    283  1.1  jmcneill {
    284  1.1  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    285  1.1  jmcneill 	struct sunxi_gpio_pin *pin = priv;
    286  1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def = pin->pin_def;
    287  1.1  jmcneill 	uint32_t data;
    288  1.1  jmcneill 	int val;
    289  1.1  jmcneill 
    290  1.1  jmcneill 	KASSERT(sc == pin->pin_sc);
    291  1.1  jmcneill 
    292  1.1  jmcneill 	const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
    293  1.1  jmcneill 	const uint32_t data_mask = __BIT(pin_def->pin);
    294  1.1  jmcneill 
    295  1.5  jmcneill 	/* No lock required for reads */
    296  1.1  jmcneill 	data = GPIO_READ(sc, data_reg);
    297  1.1  jmcneill 	val = __SHIFTOUT(data, data_mask);
    298  1.1  jmcneill 	if (!raw && pin->pin_actlo)
    299  1.1  jmcneill 		val = !val;
    300  1.1  jmcneill 
    301  1.1  jmcneill #ifdef SUNXI_GPIO_DEBUG
    302  1.1  jmcneill 	device_printf(dev, "P%c%02d rd %08x (%d %d)\n",
    303  1.1  jmcneill 	    pin_def->port + 'A', pin_def->pin, data,
    304  1.1  jmcneill 	    __SHIFTOUT(val, data_mask), val);
    305  1.1  jmcneill #endif
    306  1.1  jmcneill 
    307  1.1  jmcneill 	return val;
    308  1.1  jmcneill }
    309  1.1  jmcneill 
    310  1.1  jmcneill static void
    311  1.1  jmcneill sunxi_gpio_write(device_t dev, void *priv, int val, bool raw)
    312  1.1  jmcneill {
    313  1.1  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    314  1.1  jmcneill 	struct sunxi_gpio_pin *pin = priv;
    315  1.1  jmcneill 	const struct sunxi_gpio_pins *pin_def = pin->pin_def;
    316  1.1  jmcneill 	uint32_t data;
    317  1.1  jmcneill 
    318  1.1  jmcneill 	KASSERT(sc == pin->pin_sc);
    319  1.1  jmcneill 
    320  1.1  jmcneill 	const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
    321  1.1  jmcneill 	const uint32_t data_mask = __BIT(pin_def->pin);
    322  1.1  jmcneill 
    323  1.1  jmcneill 	if (!raw && pin->pin_actlo)
    324  1.1  jmcneill 		val = !val;
    325  1.1  jmcneill 
    326  1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    327  1.1  jmcneill 	data = GPIO_READ(sc, data_reg);
    328  1.1  jmcneill 	data &= ~data_mask;
    329  1.1  jmcneill 	data |= __SHIFTIN(val, data_mask);
    330  1.1  jmcneill #ifdef SUNXI_GPIO_DEBUG
    331  1.1  jmcneill 	device_printf(dev, "P%c%02d wr %08x -> %08x\n",
    332  1.4  jmcneill 	    pin_def->port + 'A', pin_def->pin, GPIO_READ(sc, data_reg), data);
    333  1.1  jmcneill #endif
    334  1.4  jmcneill 	GPIO_WRITE(sc, data_reg, data_mask);
    335  1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    336  1.1  jmcneill }
    337  1.1  jmcneill 
    338  1.1  jmcneill static struct fdtbus_gpio_controller_func sunxi_gpio_funcs = {
    339  1.1  jmcneill 	.acquire = sunxi_gpio_acquire,
    340  1.1  jmcneill 	.release = sunxi_gpio_release,
    341  1.1  jmcneill 	.read = sunxi_gpio_read,
    342  1.1  jmcneill 	.write = sunxi_gpio_write,
    343  1.1  jmcneill };
    344  1.1  jmcneill 
    345  1.1  jmcneill static int
    346  1.2  jmcneill sunxi_pinctrl_set_config(device_t dev, const void *data, size_t len)
    347  1.2  jmcneill {
    348  1.2  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(dev);
    349  1.2  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    350  1.2  jmcneill 	u_int drive_strength;
    351  1.2  jmcneill 
    352  1.2  jmcneill 	if (len != 4)
    353  1.2  jmcneill 		return -1;
    354  1.2  jmcneill 
    355  1.2  jmcneill 	const int phandle = fdtbus_get_phandle_from_native(be32dec(data));
    356  1.2  jmcneill 
    357  1.2  jmcneill 	/*
    358  1.2  jmcneill 	 * Required: pins, function
    359  1.2  jmcneill 	 * Optional: bias-disable, bias-pull-up, bias-pull-down, drive-strength
    360  1.2  jmcneill 	 */
    361  1.2  jmcneill 
    362  1.2  jmcneill 	const char *function = fdtbus_get_string(phandle, "function");
    363  1.2  jmcneill 	if (function == NULL)
    364  1.2  jmcneill 		return -1;
    365  1.2  jmcneill 	int pins_len = OF_getproplen(phandle, "pins");
    366  1.2  jmcneill 	if (pins_len <= 0)
    367  1.2  jmcneill 		return -1;
    368  1.2  jmcneill 	const char *pins = fdtbus_get_string(phandle, "pins");
    369  1.2  jmcneill 
    370  1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    371  1.5  jmcneill 
    372  1.2  jmcneill 	for (pins = fdtbus_get_string(phandle, "pins");
    373  1.2  jmcneill 	     pins_len > 0;
    374  1.2  jmcneill 	     pins_len -= strlen(pins) + 1, pins += strlen(pins) + 1) {
    375  1.2  jmcneill 		pin_def = sunxi_gpio_lookup_byname(sc, pins);
    376  1.2  jmcneill 		if (pin_def == NULL) {
    377  1.2  jmcneill 			aprint_error_dev(dev, "unknown pin name '%s'\n", pins);
    378  1.2  jmcneill 			continue;
    379  1.2  jmcneill 		}
    380  1.2  jmcneill 		if (sunxi_gpio_setfunc(sc, pin_def, function) != 0)
    381  1.2  jmcneill 			continue;
    382  1.2  jmcneill 
    383  1.2  jmcneill 		if (of_hasprop(phandle, "bias-disable"))
    384  1.2  jmcneill 			sunxi_gpio_setpull(sc, pin_def, 0);
    385  1.2  jmcneill 		else if (of_hasprop(phandle, "bias-pull-up"))
    386  1.2  jmcneill 			sunxi_gpio_setpull(sc, pin_def, GPIO_PIN_PULLUP);
    387  1.2  jmcneill 		else if (of_hasprop(phandle, "bias-pull-down"))
    388  1.2  jmcneill 			sunxi_gpio_setpull(sc, pin_def, GPIO_PIN_PULLDOWN);
    389  1.2  jmcneill 
    390  1.2  jmcneill 		if (of_getprop_uint32(phandle, "drive-strength", &drive_strength) == 0)
    391  1.2  jmcneill 			sunxi_gpio_setdrv(sc, pin_def, drive_strength);
    392  1.2  jmcneill 	}
    393  1.2  jmcneill 
    394  1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    395  1.5  jmcneill 
    396  1.2  jmcneill 	return 0;
    397  1.2  jmcneill }
    398  1.2  jmcneill 
    399  1.2  jmcneill static struct fdtbus_pinctrl_controller_func sunxi_pinctrl_funcs = {
    400  1.2  jmcneill 	.set_config = sunxi_pinctrl_set_config,
    401  1.2  jmcneill };
    402  1.2  jmcneill 
    403  1.2  jmcneill static int
    404  1.5  jmcneill sunxi_gpio_pin_read(void *priv, int pin)
    405  1.5  jmcneill {
    406  1.5  jmcneill 	struct sunxi_gpio_softc * const sc = priv;
    407  1.5  jmcneill 	const struct sunxi_gpio_pins *pin_def = &sc->sc_padconf->pins[pin];
    408  1.5  jmcneill 	uint32_t data;
    409  1.5  jmcneill 	int val;
    410  1.5  jmcneill 
    411  1.5  jmcneill 	KASSERT(pin < sc->sc_padconf->npins);
    412  1.5  jmcneill 
    413  1.5  jmcneill 	const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
    414  1.5  jmcneill 	const uint32_t data_mask = __BIT(pin_def->pin);
    415  1.5  jmcneill 
    416  1.5  jmcneill 	/* No lock required for reads */
    417  1.5  jmcneill 	data = GPIO_READ(sc, data_reg);
    418  1.5  jmcneill 	val = __SHIFTOUT(data, data_mask);
    419  1.5  jmcneill 
    420  1.5  jmcneill 	return val;
    421  1.5  jmcneill }
    422  1.5  jmcneill 
    423  1.5  jmcneill static void
    424  1.5  jmcneill sunxi_gpio_pin_write(void *priv, int pin, int val)
    425  1.5  jmcneill {
    426  1.5  jmcneill 	struct sunxi_gpio_softc * const sc = priv;
    427  1.5  jmcneill 	const struct sunxi_gpio_pins *pin_def = &sc->sc_padconf->pins[pin];
    428  1.5  jmcneill 	uint32_t data;
    429  1.5  jmcneill 
    430  1.5  jmcneill 	KASSERT(pin < sc->sc_padconf->npins);
    431  1.5  jmcneill 
    432  1.5  jmcneill 	const bus_size_t data_reg = SUNXI_GPIO_DATA(pin_def->port);
    433  1.5  jmcneill 	const uint32_t data_mask = __BIT(pin_def->pin);
    434  1.5  jmcneill 
    435  1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    436  1.5  jmcneill 	data = GPIO_READ(sc, data_reg);
    437  1.5  jmcneill 	if (val)
    438  1.5  jmcneill 		data |= data_mask;
    439  1.5  jmcneill 	else
    440  1.5  jmcneill 		data &= ~data_mask;
    441  1.5  jmcneill 	GPIO_WRITE(sc, data_reg, data);
    442  1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    443  1.5  jmcneill }
    444  1.5  jmcneill 
    445  1.5  jmcneill static void
    446  1.5  jmcneill sunxi_gpio_pin_ctl(void *priv, int pin, int flags)
    447  1.5  jmcneill {
    448  1.5  jmcneill 	struct sunxi_gpio_softc * const sc = priv;
    449  1.5  jmcneill 	const struct sunxi_gpio_pins *pin_def = &sc->sc_padconf->pins[pin];
    450  1.5  jmcneill 
    451  1.5  jmcneill 	KASSERT(pin < sc->sc_padconf->npins);
    452  1.5  jmcneill 
    453  1.5  jmcneill 	mutex_enter(&sc->sc_lock);
    454  1.5  jmcneill 	sunxi_gpio_ctl(sc, pin_def, flags);
    455  1.5  jmcneill 	sunxi_gpio_setpull(sc, pin_def, flags);
    456  1.5  jmcneill 	mutex_exit(&sc->sc_lock);
    457  1.5  jmcneill }
    458  1.5  jmcneill 
    459  1.5  jmcneill static void
    460  1.5  jmcneill sunxi_gpio_attach_ports(struct sunxi_gpio_softc *sc)
    461  1.5  jmcneill {
    462  1.5  jmcneill 	const struct sunxi_gpio_pins *pin_def;
    463  1.5  jmcneill 	struct gpio_chipset_tag *gp = &sc->sc_gp;
    464  1.5  jmcneill 	struct gpiobus_attach_args gba;
    465  1.5  jmcneill 	u_int pin;
    466  1.5  jmcneill 
    467  1.5  jmcneill 	gp->gp_cookie = sc;
    468  1.5  jmcneill 	gp->gp_pin_read = sunxi_gpio_pin_read;
    469  1.5  jmcneill 	gp->gp_pin_write = sunxi_gpio_pin_write;
    470  1.5  jmcneill 	gp->gp_pin_ctl = sunxi_gpio_pin_ctl;
    471  1.5  jmcneill 
    472  1.5  jmcneill 	const u_int npins = sc->sc_padconf->npins;
    473  1.5  jmcneill 	sc->sc_pins = kmem_zalloc(sizeof(*sc->sc_pins) * npins, KM_SLEEP);
    474  1.5  jmcneill 
    475  1.5  jmcneill 	for (pin = 0; pin < sc->sc_padconf->npins; pin++) {
    476  1.5  jmcneill 		pin_def = &sc->sc_padconf->pins[pin];
    477  1.5  jmcneill 		sc->sc_pins[pin].pin_num = pin;
    478  1.5  jmcneill 		sc->sc_pins[pin].pin_caps = GPIO_PIN_INPUT | GPIO_PIN_OUTPUT |
    479  1.5  jmcneill 		    GPIO_PIN_PULLUP | GPIO_PIN_PULLDOWN;
    480  1.5  jmcneill 		sc->sc_pins[pin].pin_state = sunxi_gpio_pin_read(sc, pin);
    481  1.5  jmcneill 		strlcpy(sc->sc_pins[pin].pin_defname, pin_def->name,
    482  1.5  jmcneill 		    sizeof(sc->sc_pins[pin].pin_defname));
    483  1.5  jmcneill 	}
    484  1.5  jmcneill 
    485  1.5  jmcneill 	memset(&gba, 0, sizeof(gba));
    486  1.5  jmcneill 	gba.gba_gc = gp;
    487  1.5  jmcneill 	gba.gba_pins = sc->sc_pins;
    488  1.5  jmcneill 	gba.gba_npins = npins;
    489  1.5  jmcneill 	sc->sc_gpiodev = config_found_ia(sc->sc_dev, "gpiobus", &gba, NULL);
    490  1.5  jmcneill }
    491  1.5  jmcneill 
    492  1.5  jmcneill static int
    493  1.1  jmcneill sunxi_gpio_match(device_t parent, cfdata_t cf, void *aux)
    494  1.1  jmcneill {
    495  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    496  1.1  jmcneill 
    497  1.1  jmcneill 	return of_match_compat_data(faa->faa_phandle, compat_data);
    498  1.1  jmcneill }
    499  1.1  jmcneill 
    500  1.1  jmcneill static void
    501  1.1  jmcneill sunxi_gpio_attach(device_t parent, device_t self, void *aux)
    502  1.1  jmcneill {
    503  1.1  jmcneill 	struct sunxi_gpio_softc * const sc = device_private(self);
    504  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    505  1.1  jmcneill 	const int phandle = faa->faa_phandle;
    506  1.1  jmcneill 	bus_addr_t addr;
    507  1.1  jmcneill 	bus_size_t size;
    508  1.2  jmcneill 	int child;
    509  1.1  jmcneill 
    510  1.1  jmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    511  1.1  jmcneill 		aprint_error(": couldn't get registers\n");
    512  1.1  jmcneill 		return;
    513  1.1  jmcneill 	}
    514  1.1  jmcneill 
    515  1.1  jmcneill 	sc->sc_dev = self;
    516  1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    517  1.1  jmcneill 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
    518  1.1  jmcneill 		aprint_error(": couldn't map registers\n");
    519  1.1  jmcneill 		return;
    520  1.1  jmcneill 	}
    521  1.5  jmcneill 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
    522  1.1  jmcneill 	sc->sc_padconf = (void *)of_search_compatible(phandle, compat_data)->data;
    523  1.1  jmcneill 
    524  1.1  jmcneill 	aprint_naive("\n");
    525  1.1  jmcneill 	aprint_normal(": PIO\n");
    526  1.1  jmcneill 
    527  1.1  jmcneill 	fdtbus_register_gpio_controller(self, phandle, &sunxi_gpio_funcs);
    528  1.2  jmcneill 
    529  1.2  jmcneill 	for (child = OF_child(phandle); child; child = OF_peer(child)) {
    530  1.2  jmcneill 		if (!of_hasprop(child, "function") || !of_hasprop(child, "pins"))
    531  1.2  jmcneill 			continue;
    532  1.2  jmcneill 		fdtbus_register_pinctrl_config(self, child, &sunxi_pinctrl_funcs);
    533  1.2  jmcneill 	}
    534  1.2  jmcneill 
    535  1.2  jmcneill 	fdtbus_pinctrl_configure();
    536  1.5  jmcneill 
    537  1.5  jmcneill 	sunxi_gpio_attach_ports(sc);
    538  1.1  jmcneill }
    539